TLC5615C, TLC5615I

SLAS142E-OCTOBER 1996-REVISED JUNE 2007

## **10-BIT DIGITAL-TO-ANALOG CONVERTERS**

### FEATURES

- 10-Bit CMOS Voltage Output DAC in an 8-Terminal Package
- 5V Single Supply Operation
- 3-Wire Serial Interface
- High-Impedance Reference Inputs
- Voltage Output Range: 2 Times the Reference Input Voltage
- Internal Power-On Reset
- Low Power Consumption: 1.75mW Max
- Update Rate of 1.21MHz
- Settling Time to 0.5LSB: 12.5µs Typ
- Monotonic Over Temperature
- Pin-Compatible With the Maxim MAX515

### **APPLICATIONS**

- Battery-Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones

### DESCRIPTION

The TLC5615 is a 10-bit voltage output digital-to-analog converter (DAC) with a buffered reference input (high impedance). The DAC has an output voltage range that is two times the reference voltage, and the DAC is monotonic. The device is simple to use, running from a single supply of 5V. A power-on-reset function is incorporated to ensure repeatable start-up conditions.

Digital control of the TLC5615 is over a three-wire serial bus that is CMOS compatible and easily interfaced to industry standard microprocessor and microcontroller devices. The device receives a 16-bit data word to produce the analog output. The digital inputs feature Schmitt triggers for high noise immunity. Digital communication protocols include the SPI<sup>™</sup>, QSPI<sup>™</sup>, and Microwire<sup>™</sup> standards.

The 8-terminal small-outline D package allows digital control of analog functions in space-critical applications. The TLC5615C is characterized for operation from 0°C to +70°C. The TLC5615I is characterized for operation from -40°C to +85°C.

#### D, P, OR DGK PACKAGE (TOP VIEW)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI, QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor Corporation. All other trademarks are the property of their respective owners.



## TLC5615C, TLC5615I



#### SLAS142E-OCTOBER 1996-REVISED JUNE 2007



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### **Terminal Functions**

| TERMINAL        |     | I/O | DESCRIPTION                           |
|-----------------|-----|-----|---------------------------------------|
| NAME            | NO. | 1/0 | DESCRIPTION                           |
| DIN             | 1   | I   | Serial data input                     |
| SCLK            | 2   | I   | Serial clock input                    |
| CS              | 3   | 1   | Chip select, active low               |
| DOUT            | 4   | 0   | Serial data output for daisy chaining |
| AGND            | 5   |     | Analog ground                         |
| REFIN           | 6   | I   | Reference input                       |
| OUT             | 7   | 0   | DAC analog voltage output             |
| V <sub>DD</sub> | 8   |     | Positive power supply                 |

#### **PACKAGE/ORDERING INFORMATION**

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                             |          | UNIT                            |
|-------------------------------------------------------------|----------|---------------------------------|
| Supply voltage (V <sub>DD</sub> to AGND)                    |          | 7V                              |
| Digital input voltage range to AGND                         |          | -0.3V to V <sub>DD</sub> + 0.3V |
| Reference input voltage range to AGND                       |          | -0.3V to V <sub>DD</sub> + 0.3V |
| Output voltage at OUT from external source                  |          | V <sub>DD</sub> + 0.3V          |
| Continuous current at any terminal                          |          | ±20mA                           |
| Operating free-air temperature range, T <sub>A</sub>        | TLC5615C | 0°C to +70°C                    |
|                                                             | TLC5615I | −40°C to +85°C                  |
| Storage temperature range, T <sub>stg</sub>                 |          | −65°C to +150°C                 |
| Lead temperature 1,6mm (1/16 inch) from case for 10 seconds |          | +260°C                          |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

|                                                       |          |   | MIN | NOM   | MAX                | UNIT |
|-------------------------------------------------------|----------|---|-----|-------|--------------------|------|
| Supply voltage, V <sub>DD</sub>                       |          |   | 4.5 | 5     | 5.5                | V    |
| High-level digital input voltage, V <sub>IH</sub>     |          |   | 2.4 |       |                    | V    |
| Low-level digital input voltage, V <sub>IL</sub>      |          |   |     |       | 0.8                | V    |
| Reference voltage, V <sub>ref</sub> to REFIN terminal |          |   | 2   | 2.048 | V <sub>DD</sub> -2 | V    |
| Load resistance, RL                                   |          | 2 |     |       | kΩ                 |      |
|                                                       | TLC5615C |   | 0   |       | 70                 | °C   |
| Operating free-air temperature, $T_A$                 | TLC5615I |   | 40  |       | 85                 | °C   |

#### **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{DD} = 5V \pm 5\%$ ,  $V_{ref} = 2.048V$  (unless otherwise noted)

| STATIO          | C DAC SPECIFICATIONS                            |            |                            |         |     |                              |      |        |
|-----------------|-------------------------------------------------|------------|----------------------------|---------|-----|------------------------------|------|--------|
|                 | PARAMETER                                       |            | TEST CON                   | DITIONS | MIN | ТҮР                          | MAX  | UNIT   |
|                 | Resolution                                      |            |                            |         | 10  |                              |      | bits   |
|                 | Integral nonlinearity, end point adjusted (INL) |            | V <sub>ref</sub> = 2.048V, | See (1) |     |                              | ±1   | LSB    |
|                 | Differential nonlinearity (DNL)                 |            | V <sub>ref</sub> = 2.048V, | See (2) |     | ±0.1                         | ±0.5 | LSB    |
| E <sub>ZS</sub> | Zero-scale error (offset error at zero scale)   |            | V <sub>ref</sub> = 2.048V, | See (3) |     |                              | ±3   | LSB    |
|                 | Zero-scale-error temperature co                 | efficient  | V <sub>ref</sub> = 2.048V, | See (4) |     | 3                            |      | ppm/°C |
| E <sub>G</sub>  | Gain error                                      |            | V <sub>ref</sub> = 2.048V, | See (5) |     |                              | ±3   | LSB    |
|                 | Gain-error temperature coefficie                | nt         | V <sub>ref</sub> = 2.048V, | See (6) |     | 1                            |      | ppm/°C |
|                 | Dower oursely rejection ratio                   | Zero scale | See (7)(8)                 |         | 80  |                              |      | dB     |
| PSRR            | Power-supply rejection ratio                    | Gain       | See (170)                  |         | 80  |                              |      | uВ     |
|                 | Analog full scale output                        |            | $R_L = 100 k\Omega$        |         | 2   | V <sub>ref</sub> (1023/1024) |      | V      |

(1) The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors (see text). Tested from code 3 to code 1024.

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1LSB (2)amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code. Tested from code 3 to code 1024.

(3) Zero-scale error is the deviation from zero-voltage output when the digital input code is zero (see text).

(4) Zero-scale-error temperature coefficient is given by:  $E_{ZS} TC = [E_{ZS} (T_{max}) - E_{ZS} (T_{min})]/V_{ref} \times 10^6/(T_{max} - T_{min}).$ (5) Gain error is the deviation from the ideal output ( $V_{ref} - 1LSB$ ) with an output load of  $10k\Omega$  excluding the effects of the zero-scale error. (6) Gain temperature coefficient is given by:  $E_G TC = [E_G(T_{max}) - E_G (T_{min})]/V_{ref} \times 10^6/(T_{max} - T_{min}).$ (7) Zero-scale-error rejection ratio (EZS-RR) is measured by varying the  $V_{DD}$  from 4.5V to 5.5V dc and measuring the proportion of this signal imposed on the zero-code output voltage.

Gain-error rejection ratio (EG-RR) is measured by varying the V<sub>DD</sub> from 4.5V to 5.5V dc and measuring the proportion of this signal (8) imposed on the full-scale output voltage after subtracting the zero-scale change.

### **VOLTAGE OUTPUT (OUT)**

|                       | PARAMETER                             | TEST CONDITIONS                                                          |                           | MIN                | TYP | MAX                  | UNIT |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------|---------------------------|--------------------|-----|----------------------|------|
| Vo                    | Voltage output range                  | $R_L = 10k\Omega$                                                        |                           | 0                  |     | V <sub>DD</sub> -0.4 | V    |
|                       | Output load regulation accuracy       | $V_{O(OUT)} = 2V,$                                                       | $R_L = 2k\Omega$          |                    |     | 0.5                  | LSB  |
| I <sub>OSC</sub>      | Output short circuit current          | OUT to V <sub>DD</sub> or AGND                                           |                           |                    | 20  |                      | mA   |
| V <sub>OL(low)</sub>  | Output voltage, low-level             | I <sub>O(OUT)</sub> ≤ 5mA                                                |                           |                    |     | 0.25                 | V    |
| V <sub>OH(high)</sub> | Output voltage, high-level            | I <sub>O(OUT)</sub> ≤– 5mA                                               |                           | 4.75               |     |                      | V    |
|                       | NCE INPUT (REFIN)                     |                                                                          |                           |                    |     |                      |      |
| VI                    | Input voltage                         |                                                                          |                           | 0                  |     | V <sub>DD</sub> -2   | V    |
| r <sub>i</sub>        | Input resistance                      |                                                                          |                           | 10                 |     |                      | MΩ   |
| Ci                    | Input capacitance                     |                                                                          |                           |                    | 5   |                      | pF   |
| DIGITAL               | INPUTS (DIN, SCLK, CS)                |                                                                          |                           |                    |     |                      |      |
| V <sub>IH</sub>       | High-level digital input voltage      |                                                                          |                           | 2.4                |     |                      | V    |
| V <sub>IL</sub>       | Low-level digital input voltage       |                                                                          |                           |                    |     | 0.8                  | V    |
| I <sub>IH</sub>       | High-level digital input current      | $V_{I} = V_{DD}$                                                         | $V_{I} = V_{DD}$          |                    |     | ±1                   | μA   |
| IIL                   | Low-level digital input current       | $V_{I} = 0$                                                              | $V_1 = 0$                 |                    |     | ±1                   | μA   |
| C <sub>i</sub>        | Input capacitance                     |                                                                          |                           |                    | 8   |                      | pF   |
| DIGITAL               | OUTPUT (DOUT)                         |                                                                          |                           |                    |     |                      |      |
| V <sub>OH</sub>       | Output voltage, high-level            | $I_{O} = -2mA$                                                           |                           | V <sub>DD</sub> -1 |     |                      | V    |
| V <sub>OL</sub>       | Output voltage, low-level             | I <sub>O</sub> = 2mA                                                     |                           |                    |     | 0.4                  | V    |
| POWER                 | SUPPLY                                |                                                                          |                           |                    |     |                      |      |
| V <sub>DD</sub>       | Supply voltage                        |                                                                          |                           | 4.5                | 5   | 5.5                  | V    |
|                       |                                       | $V_{DD} = 5.5V$ , No load,<br>All inputs = 0V or $V_{DD}$                | V <sub>ref</sub> = 0      |                    | 150 | 250                  | μΑ   |
| I <sub>DD</sub>       | Power supply current                  | $V_{DD}$ = 5.5V, No load,<br>All inputs = 0V or $V_{DD}$                 | V <sub>ref</sub> = 2.048V |                    | 230 | 350                  | μΑ   |
| ANALOG                | OUTPUT DYNAMIC PERFORMANC             | E                                                                        |                           |                    |     |                      |      |
|                       | Signal-to-noise + distortion, S/(N+D) | $V_{ref} = 1V_{PP}$ at 1kHz + 2.04<br>code = 11 1111 1111 <sup>(1)</sup> | l8Vdc,                    | 60                 |     |                      | dB   |

ŧ,

**TEXAS** INSTRUMENTS www.ti.com

(1) The limiting frequency value at  $1V_{\text{PP}}$  is determined by the output-amplifier slew rate.

## DIGITAL INPUT TIMING REQUIREMENTS (See Figure 1)

|                      | PARAMETER                                            | MIN | NOM | MAX | UNIT |
|----------------------|------------------------------------------------------|-----|-----|-----|------|
| t <sub>su(DS)</sub>  | Setup time, DIN before SCLK high                     | 45  |     |     | ns   |
| t <sub>h(DH)</sub>   | Hold time, DIN valid after SCLK high                 | 0   |     |     | ns   |
| t <sub>su(CSS)</sub> | Setup time, CS low to SCLK high                      | 1   |     |     | ns   |
| t <sub>su(CS1)</sub> | Setup time, CS high to SCLK high                     | 50  |     |     | ns   |
| t <sub>h(CSH0)</sub> | Hold time, SCLK low to CS low                        | 1   |     |     | ns   |
| t <sub>h(CSH1)</sub> | Hold time, SCLK low to CS high                       | 0   |     |     | ns   |
| t <sub>w(CS)</sub>   | Pulse duration, minimum chip select pulse width high | 20  |     |     | ns   |
| t <sub>w(CL)</sub>   | Pulse duration, SCLK low                             | 25  |     |     | ns   |
| t <sub>w(CH)</sub>   | Pulse duration, SCLK high                            | 25  |     |     | ns   |

## **OUTPUT SWITCHING CHARACTERISTICS**

| PARAMETER             |                              | TEST CONDITIONS | MIN NOM | MAX | UNIT |
|-----------------------|------------------------------|-----------------|---------|-----|------|
| t <sub>pd(DOUT)</sub> | Propagation delay time, DOUT | $C_L = 50 pF$   |         | 50  | ns   |

#### SLAS142E-OCTOBER 1996-REVISED JUNE 2007

### **OPERATING CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{DD}$  = 5V ±5%,  $V_{ref}$  = 2.048V (unless otherwise noted)

| PARAMETER      |                                      |                                                   | TEST CONDITIONS                                     | MIN | TYP  | MAX | UNIT |
|----------------|--------------------------------------|---------------------------------------------------|-----------------------------------------------------|-----|------|-----|------|
| ANAL           | OG OUTPUT DYNAMIC PE                 | RFORMANCE                                         |                                                     |     |      |     |      |
| SR             | Output slew rate                     | C <sub>L</sub> = 100pF,<br>T <sub>A</sub> = +25°C | $R_{L} = 10k\Omega,$                                | 0.3 | 0.5  |     | V/µs |
| t <sub>s</sub> | Output settling time                 | To 0.5LSB,<br>$R_L = 10k\Omega$ ,                 | $C_{L} = 100 pF$ , <sup>(1)</sup>                   |     | 12.5 |     | μs   |
|                | Glitch energy                        | DIN = All 0s to all                               | 1s                                                  |     | 5    |     | nV-s |
| REFE           | RENCE INPUT (REFIN)                  |                                                   |                                                     |     |      |     |      |
|                | Reference feedthrough                | REFIN = 1V <sub>PP</sub> at                       | REFIN = $1V_{PP}$ at 1kHz + 2.048Vdc <sup>(2)</sup> |     | -80  |     | dB   |
|                | Reference input<br>bandwidth (f–3dB) | $REFIN = 0.2 V_{PP}$                              | $REFIN = 0.2V_PP + 2.048Vdc$                        |     | 30   |     | kHz  |

(1) Settling time is the time for the output signal to remain within ±0.5LSB of the final measured value for a digital input code change of 000 hex to 3FF hex or 3FF hex to 000 hex.

(2) Reference feedthrough is measured at the DAC output with an input code = 000 hex and a  $V_{ref}$  input = 2.048Vdc +  $1V_{pp}$  at 1kHz.



### PARAMETER MEASUREMENT INFORMATION

NOTES: A. The input clock, applied at the SCLK terminal, should be inhibited low when CS is high to minimize clock feedthrough.

- B. Data input from preceeding conversion cycle.
- C. Sixteenth SCLK falling edge

#### Figure 1. Timing Diagram

### **TYPICAL CHARACTERISTICS**



#### SLAS142E-OCTOBER 1996-REVISED JUNE 2007

### **TYPICAL CHARACTERISTICS (continued)**



Figure 8. Integral Nonlinearity With Input Code

### **APPLICATION INFORMATION**

### **GENERAL FUNCTION**

The TLC5615 uses a resistor string network buffered with an op amp in a fixed gain of 2 to convert 10-bit digital data to analog voltage levels (see functional block diagram and Figure 9). The output of the TLC5615 is the same polarity as the reference input (see Table 1).

An internal circuit resets the DAC register to all zeros on power up.



Figure 9. TLC5615 Typical Operating Circuit

|      | INPUT <sup>(1)</sup> | INPUT <sup>(1)</sup> OUTPUT |                                            |  |  |
|------|----------------------|-----------------------------|--------------------------------------------|--|--|
| 1111 | 1111                 | 11(00)                      | $2(V_{REFIN})\frac{1023}{1024}$            |  |  |
|      | :                    |                             | :                                          |  |  |
| 1000 | 0000                 | 01(00)                      | $2(V_{REFIN})\frac{513}{1024}$             |  |  |
| 1000 | 0000                 | 00(00)                      | $2(V_{REFIN})\frac{512}{1024} = V_{REFIN}$ |  |  |
| 0111 | 1111                 | 11(00)                      | $2(v_{REFIN})\frac{511}{1024}$             |  |  |
|      | :                    |                             | :                                          |  |  |
| 0000 | 0000                 | 01(00)                      | $2(V_{REFIN})\frac{1}{1024}$               |  |  |
| 0000 | 0000                 | 00(00)                      | 0 V                                        |  |  |

(1) A 10-bit data word with two bits below the LSB bit (sub-LSB) with 0 values must be written since the DAC input latch is 12 bits wide.



### **BUFFER AMPLIFIER**

The output buffer has a rail-to-rail output with short circuit protection and can drive a  $2k\Omega$  load with a 100pF load capacitance. Settling time is 12.5µs typical to within 0.5LSB of final value.

### EXTERNAL REFERENCE

The reference voltage input is buffered, which makes the DAC input resistance not code dependent. Therefore, the REFIN input resistance is  $10M\Omega$  and the REFIN input capacitance is typically 5pF independent of input code. The reference voltage determines the DAC full-scale output.

#### LOGIC INTERFACE

The logic inputs function with either TTL or CMOS logic levels. However, using rail-to-rail CMOS logic achieves the lowest power dissipation. The power requirement increases by approximately 2 times when using TTL logic levels.

### SERIAL CLOCK AND UPDATE RATE

Figure 1 shows the TLC5615 timing. The maximum serial clock rate is:

$$f_{(SCLK)max} = \frac{1}{t_{w(CH)} + t_{w(CL)}}$$

or approximately 14MHz. The digital update rate is limited by the chip-select period, which is:

$$t_{p(CS)} = 16 \times \left(t_{w(CH)} + t_{w(CL)}\right) + t_{w(CS)}$$

and is equal to 820ns which is a 1.21MHz update rate. However, the DAC settling time to 10 bits of  $12.5\mu$ s limits the update rate to 80kHz for full-scale input step transitions.

### SERIAL INTERFACE

When chip select ( $\overline{CS}$ ) is low, the input data is read into a 16-bit shift register with the input data clocked in most significant bit first. The rising edge of the SLCK input shifts the data into the input register.

The rising edge of  $\overline{CS}$  then transfers the data to the DAC register. When  $\overline{CS}$  is high, input data cannot be clocked into the input register. All  $\overline{CS}$  transitions should occur when the SCLK input is low.

If the daisy chain (cascading) function (see daisy-chaining devices section) is not used, a 12-bit input data sequence with the MSB first can be used as shown in Figure 10:

| ● 12 Bits    |            | >            |
|--------------|------------|--------------|
| 10 Data Bits | x          | x            |
| MSB LSB      | 2 Extra (S | ub-LSB) Bits |

x = don't care

#### Figure 10. 12-Bit Input Data Sequence

or 16 bits of data can be transferred as shown in Figure 11 with the 4 upper dummy bits first.

| •              |          | 16 Bits      |            |               |
|----------------|----------|--------------|------------|---------------|
| 4 Upper Du     | mmy Bits | 10 Data Bits | x          | x             |
| x = don't care | MSB      | LSB          | 2 Extra (S | Sub-LSB) Bits |



## TLC5615C, TLC5615I



#### SLAS142E-OCTOBER 1996-REVISED JUNE 2007

The data from DOUT requires 16 falling edges of the input clock and, therefore, requires an extra clock width. When daisy chaining multiple TLC5615 devices, the data requires 4 upper dummy bits because the data transfer requires 16 input-clock cycles plus one additional input-clock falling edge to clock out the data at the DOUT terminal (see Figure 1).

The two extra (sub-LSB) bits are always required to provide hardware and software compatibility with 12-bit data converter transfers.

The TLC5615 three-wire interface is compatible with the SPI, QSPI, and Microwire serial standards. The hardware connections are shown in Figure 12 and Figure 13.

The SPI and Microwire interfaces transfer data in 8-bit bytes; therefore, two write cycles are required to input data to the DAC. The QSPI interface, which has a variable input data length from 8 to 16 bits, can load the DAC input register in one write cycle.



NOTE A: The DOUT-SI connection is not required for writing to the TLC5615 but may be used for verifying data transfer if desired.





NOTE A: The DOUT-MISO connection is not required for writing to the TLC5615 but may be used for verifying data transfer.

#### Figure 13. SPI/QSPI Connection

#### **DAISY-CHAINING DEVICES**

DACs can be daisy-chained by connecting the DOUT terminal of one device to the DIN of the next device in the chain, providing that the setup time,  $t_{su(CSS)}$  ( $\overline{CS}$  low to SCLK high), is greater than the sum of the setup time,  $t_{su(DS)}$ , plus the propagation delay time,  $t_{pd(DOUT)}$ , for proper timing (see digital input timing requirements section). The data at DIN appears at DOUT, delayed by 16 clock cycles plus one clock width. DOUT is a totem-poled output for low power. DOUT changes on the SCLK falling edge when  $\overline{CS}$  is low. When  $\overline{CS}$  is high, DOUT remains at the value of the last data bit and does not go into a high-impedance state.

#### LINEARITY, OFFSET, AND GAIN ERROR USING SINGLE-ENDED SUPPLIES

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0V.

The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 14.



Figure 14. Effect of Negative Offset (Single Supply)

This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs '0') and full-scale code (all inputs '1') after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. For the TLC5615, the zero-scale (offset) error is  $\pm 3$ LSB maximum. The code is calculated from the maximum specification for the negative offset.

#### POWER-SUPPLY BYPASSING AND GROUND MANAGEMENT

Printed circuit boards that use separate analog and digital ground planes offer the best system performance. Wire-wrap boards do not perform well and should not be used. The two ground planes should be connected together at the low-impedance power-supply source. The best ground connection may be achieved by connecting the DAC AGND terminal to the system analog ground plane making sure that analog ground currents are well managed and there are negligible voltage drops across the ground plane.

A  $0.1\mu$ F ceramic-capacitor bypass should be connected between V<sub>DD</sub> and AGND and mounted with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analog supply from the digital power supply.

Figure 15 shows the ground plane layout and bypassing technique.



Figure 15. Power-Supply Bypassing

#### SAVING POWER

Setting the DAC register to all 0s minimizes power consumption by the reference resistor array and the output load when the system is not using the DAC.

SLAS142E-OCTOBER 1996-REVISED JUNE 2007



#### **AC CONSIDERATIONS**

#### **Digital Feedthrough**

Even with  $\overline{CS}$  high, high-speed serial data at any of the digital input or output terminals may couple through the DAC package internal stray capacitance and appear at the DAC analog output as digital feedthrough. Digital feedthrough is tested by holding  $\overline{CS}$  high and transmitting 0101010101 from DIN to DOUT.

#### Analog Feedthrough

Higher frequency analog input signals may couple to the output through internal stray capacitance. Analog feedthrough is tested by holding  $\overline{CS}$  high, setting the DAC code to all 0s, sweeping the frequency applied to REFIN, and monitoring the DAC output.



#### SLAS142E-OCTOBER 1996-REVISED JUNE 2007

### **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from D Revision (August 2003) to E Revision |                                                      |   |  |  |
|-----------------------------------------------------|------------------------------------------------------|---|--|--|
| •                                                   | Added ESD statement.                                 | 2 |  |  |
| •                                                   | Changed —moved package option table from front page. | 2 |  |  |



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (1)    | (2)           |                 |                       | (0)  | (4)                           | (5)                        |              | (0)              |
| TLC5615CD             | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 5615C            |
| TLC5615CD.A           | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 5615C            |
| TLC5615CDG4           | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 5615C            |
| TLC5615CDGK           | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | 0 to 70      | AEM              |
| TLC5615CDGK.A         | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | 0 to 70      | AEM              |
| TLC5615CDGKR          | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | 0 to 70      | AEM              |
| TLC5615CDGKR.A        | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | 0 to 70      | AEM              |
| TLC5615CDR            | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 5615C            |
| TLC5615CDR.A          | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 5615C            |
| TLC5615CP             | Active | Production    | PDIP (P)   8    | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC5615CP        |
| TLC5615CP.A           | Active | Production    | PDIP (P)   8    | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | TLC5615CP        |
| TLC5615ID             | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 56151            |
| TLC5615ID.A           | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 56151            |
| TLC5615IDGK           | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 85    | AEN              |
| TLC5615IDGK.A         | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 85    | AEN              |
| TLC5615IDR            | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 56151            |
| TLC5615IDR.A          | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 56151            |
| TLC5615IP             | Active | Production    | PDIP (P)   8    | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC5615IP        |
| TLC5615IP.A           | Active | Production    | PDIP (P)   8    | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | TLC5615IP        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

30-Jun-2025

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •     | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLC5615CDGKR                | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLC5615CDR                  | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC5615IDR                  | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5615CDGKR | VSSOP        | DGK             | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TLC5615CDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| TLC5615IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

## TEXAS INSTRUMENTS

www.ti.com

23-May-2025

## TUBE



## - B - Alignment groove width

| *All dimensions are nomin | nal |
|---------------------------|-----|
|---------------------------|-----|

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLC5615CD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLC5615CD     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TLC5615CD.A   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TLC5615CD.A   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLC5615CDG4   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLC5615CDG4   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TLC5615CDGK   | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TLC5615CDGK.A | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TLC5615CP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC5615CP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC5615ID     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLC5615ID     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TLC5615ID.A   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TLC5615ID.A   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLC5615IDGK   | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TLC5615IDGK.A | DGK          | VSSOP        | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TLC5615IP     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLC5615IP.A   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |

# **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

# **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

# **EXAMPLE STENCIL DESIGN**

# <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated