

www.ti.com

## TL760M33-Q1

SGLS284I-OCTOBER 2005-REVISED DECEMBER 2010

# LOW-DROPOUT FIXED-VOLTAGE REGULATORS

Check for Samples: TL760M33-Q1

## FEATURES

- Qualified for Automotive Applications
- ±3% Output Voltage Variation Across Load and Temperature
- Load-Dump Protection
- 500-mV Maximum Dropout Voltage at 500 mA
- Fixed 3.3-V Output
- Internal Thermal-Overload Protection
- Internal Overvoltage Protection
- Customer-Specific Configuration Control Can Be Supported Along With Major-Change Approval





## DESCRIPTION/ORDERING INFORMATION

The TL760M33-Q1 low-dropout regulator offers a variety of fixed-voltage options that offer a maximum continuous input voltage of 26 V. Utilizing a pnp pass element, this regulator is capable of sourcing 500 mA of current, with a specified maximum dropout of 500 mV, making the TL760M33-Q1 ideal for low-voltage applications. Additionally, the TL760M33-Q1 regulator offers very tight output accuracy of  $\pm$ 3% across operating load and temperature ranges. Other convenient features the regulators provide are internal overcurrent limiting, thermal-overload protection, and overvoltage protection. The TL760M33-Q1 is load-dump protected to its maximum operating condition of 45 V. Stability has been optimized for typical automotive applications and low-cost capacitors.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | V <sub>O</sub> (TYP) | PACKAGE <sup>(2)</sup> |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|----------------------|------------------------|--------------|-----------------------|------------------|--|
| 10°C to 105°C  | 3.3 V                | TO-263 – KTT           | Reel of 500  | TL760M33QKTTRQ1       | TL760M33Q1       |  |
| –40°C to 125°C |                      | TO-252 – KVU           | Reel of 2500 | TL760M33QKVURQ1       | 760M33Q1         |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TL760M33-Q1

SGLS284I-OCTOBER 2005-REVISED DECEMBER 2010

www.ti.com

STRUMENTS

XAS

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating virtual junction temperature range (unless otherwise noted)

| VI               | Maximum input voltage                  | 45 V           |
|------------------|----------------------------------------|----------------|
| TJ               | Operating virtual junction temperature | 150°C          |
| T <sub>stg</sub> | Storage temperature range              | –65°C to 150°C |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## PACKAGE THERMAL DATA<sup>(1)</sup>

| PACKAGE      | BOARD             | $\theta_{JA}$ |  |  |
|--------------|-------------------|---------------|--|--|
| TO-252 (KVU) | High K, JESD 51-5 | 30.3°C/W      |  |  |
| TO-263 (KTT) | High K, JESD 51-5 | 26.9°C/W      |  |  |

(1) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can impact reliability.

#### THERMAL RESISTANCE

1-oz copper, one-layer PCB

| THERMAL RESISTANCE | VALUE                                |  |  |  |
|--------------------|--------------------------------------|--|--|--|
| R <sub>JA</sub>    | 55°C/W (area = 240 mm <sup>2</sup> ) |  |  |  |
| R <sub>JC</sub>    | 5.5°C/W from FET to tab              |  |  |  |
| R <sub>JC</sub>    | 0.1°C/W from die center to tab       |  |  |  |

#### **RECOMMENDED OPERATING CONDITIONS**

|                |                                        | MIN | MAX | UNIT |
|----------------|----------------------------------------|-----|-----|------|
| VI             | Input voltage                          | 3.8 | 26  | V    |
| I <sub>O</sub> | Output current                         | 0   | 500 | mA   |
| TJ             | Operating virtual-junction temperature | -40 | 150 | °C   |

## **ELECTRICAL CHARACTERISTICS**

 $V_I = 6 V$ ,  $I_O = 500 mA$ ,  $T_J = -40^{\circ}C$  to  $150^{\circ}C$  (unless otherwise noted)

|                               | PARAMETER                              |                           | TEST CONDITIONS <sup>(1)</sup>                                                                           | MIN | TYP | MAX | UNIT |
|-------------------------------|----------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V                             |                                        |                           | $I_0 = 5 \text{ mA to } 500 \text{ mA}, V_1 = 3.8 \text{ V to } 26 \text{ V}, T_3 = 125^{\circ}\text{C}$ |     |     | 3.4 | V    |
| V <sub>O</sub> Output voltage | Output voltage                         | T <sub>J</sub> = 150°C, I | $_{\rm O}$ = 5 mA to 300 mA, V <sub>I</sub> = 3.8 V to 26 V                                              | 3.2 | 3.3 | 3.4 | V    |
| l <sub>Q</sub>                |                                        | N 6 M                     | I <sub>O</sub> = 250 mA                                                                                  |     | 8   | 15  | 0    |
|                               | Current consumption, $I_Q = I_I - I_O$ | $V_I = 6 V$               | I <sub>O</sub> = 500 mA                                                                                  |     | 20  | 30  | mA   |
|                               | Line regulation                        | V <sub>I</sub> = 3.8 V to | V <sub>I</sub> = 3.8 V to 28 V                                                                           |     | 10  | 25  | mV   |
| PSRR                          | Power-supply ripple rejection          | f = 100 Hz, V             | f = 100 Hz, V <sub>ripple</sub> = 0.5 V <sub>PP</sub> , V <sub>I</sub> = 6 V                             |     |     |     | dB   |
|                               | Load regulation                        | $I_0 = 5 \text{ mA to}$   | $I_{O} = 5 \text{ mA to } 500 \text{ mA}$                                                                |     |     | 30  | mV   |
| .,                            | Dropout voltogo <sup>(2)</sup>         | I <sub>O</sub> = 250 mA   |                                                                                                          |     | 400 | m)/ |      |
| V <sub>DO</sub>               | Dropout voltage <sup>(2)</sup>         | I <sub>O</sub> = 500 mA   | I <sub>O</sub> = 500 mA                                                                                  |     |     | 500 | mV   |

(1) Pulse-testing techniques are used to maintain the virtual junction temperature as close to the ambient temperature as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 0.1-μF capacitor across the input and a 22-μF tantalum capacitor, with equivalent series resistance of 1.5 Ω on the output.

(2) Measured when the output voltage,  $V_0$ , has dropped 100 mV from the nominal value obtained when  $V_1 = 6 V$ 



www.ti.com

#### **COMPENSATION-CAPACITOR SELECTION INFORMATION**

The TL760M is a low-dropout regulator. This means that the capacitance loading is important to the performance of the regulator because it is a vital part of the control loop. The capacitor value and the equivalent series resistance (ESR) both affect the control loop and must be defined for the load range. Figure 1 can be used to establish the capacitance value and ESR range for the best regulator performance.









## TL760M33-Q1 SGLS284I – OCTOBER 2005 – REVISED DECEMBER 2010



4



www.ti.com



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                 |              |              |
| TL760M33QKTTRQ1       | Active | Production    | DDPAK/           | 500   SMALL T&R       | Yes  | SN            | Level-3-245C-168 HR | -40 to 125   | TL760M33Q1   |
|                       |        |               | TO-263 (KTT)   3 |                       |      |               |                     |              |              |
| TL760M33QKTTRQ1.A     | Active | Production    | DDPAK/           | 500   SMALL T&R       | Yes  | SN            | Level-3-245C-168 HR | -40 to 125   | TL760M33Q1   |
|                       |        |               | TO-263 (KTT)   3 | · ·                   |      |               |                     |              |              |
| TL760M33QKVURQ1       | Active | Production    | TO-252 (KVU)   3 | 2500   LARGE T&R      | Yes  | SN            | Level-3-260C-168 HR | -40 to 125   | 760M33Q1     |
| TL760M33QKVURQ1.A     | Active | Production    | TO-252 (KVU)   3 | 2500   LARGE T&R      | Yes  | SN            | Level-3-260C-168 HR | -40 to 125   | 760M33Q1     |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | *All | dimensions | are | nominal |
|-----------------------------|------|------------|-----|---------|
|-----------------------------|------|------------|-----|---------|

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL760M33QKVURQ1 | TO-252          | KVU                | 3 | 2500 | 330.0                    | 16.4                     | 6.9        | 10.5       | 2.7        | 8.0        | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Apr-2020



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL760M33QKVURQ1 | TO-252       | KVU             | 3    | 2500 | 340.0       | 340.0      | 38.0        |

## **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side.

A Falls within JEDEC TO-263 variation AA, except minimum lead thickness and minimum exposed pad length.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.



# **KVU 3**

# **GENERIC PACKAGE VIEW**

# TO-252 - 2.52 mm max height TRANSISTOR OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4205521-2/E

# KVU0003A



# **PACKAGE OUTLINE**

## TO-252 - 2.52 mm max height

TO-252



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  This drawing is subject to change without notice.
  Shape may vary per different assembly sites.
  Reference JEDEC registration TO-252.



# KVU0003A

# **EXAMPLE BOARD LAYOUT**

## TO-252 - 2.52 mm max height

TO-252



NOTES: (continued)

5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004).

6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



# KVU0003A

# **EXAMPLE STENCIL DESIGN**

## TO-252 - 2.52 mm max height

TO-252



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated