ZHCSAT1D - DECEMBER 2012 - REVISED JULY 2017 TCA9517 # TCA9517 电平转换 I<sup>2</sup>C 总线中继器 # 特性 - 双通道双向缓冲器 - 与 I2C 总线和系统管理总线 (SMBus) 兼容 - 在 A 侧上,运行电源电压范围为 0.9V 至 5.5V - 在 B 侧上,运行电源电压范围为 2.7V 至 5.5V - 从 0.9V-5.5V 到 2.7V-5.5V 的电压电平转换 - 针对 PCA9515B 的封装和功能替代产品 - 高电平有效中继器启用输入 - 漏极开路 I<sup>2</sup>C I/O - 5.5V 耐压 I<sup>2</sup>C 和使能输入支持混合模式信号操作 - 适用于标准模式和快速模式 I2C 器件和多重主器件 - 器件断电时 I<sup>2</sup>C 引脚呈高阻态 - 锁断性能超过 100mA,符合 JESD 78 II 类规范的 要求 - 静电放电 (ESD) 保护性能超过 JESD 22 规范的要 - 5500V 人体放电模式 (A114-A) - 200V 机器放电模式 (A115-A) - 1000V 组件充电模式 (C101) ## 2 应用 - 服务器 - 路由器(电信交换设备) - 工业设备 - 具有多个 I2C 从器件和/或印刷电路板 (PCB) 走线 较长的产品 ## 3 说明 TCA9517 是一款具有电平转换功能的双向缓冲器,适 用于 I<sup>2</sup>C 和 SMBus 系统。此器件可在混合模式应用中 提供低电压(低至 0.9V)和较高电压(2.7V 至 5.5V) 间的双向电压电平转换(上行转换/下行转 换)。 应用中的杂音问题。。该器件能够扩展 $I^2C$ 和 SMBus 系统, 甚至在电平转换期间也不会影响系统性 能。 TCA9517 可缓冲 I<sup>2</sup>C 总线上的串行数据 (SDA) 和串行 时钟 (SCL) 信号,因此允许 I<sup>2</sup>C 应用中的两条总线连 接高达 400pF 的总线电容。 TCA9517 具有两类驱动器: A 侧驱动器和 B 侧驱动 器。所有输入和 I/O 均可耐受 5.5V 过压, 甚至在器件 断电时( $V_{CCB}$ 和/或 $V_{CCA} = 0V$ )也如此。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|-----------|-----------------| | TCA9517 | VSSOP (8) | 3.00mm × 3.00mm | | TCA9517 | SOIC (8) | 4.90mm x 3.91mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 | | | 目表 | 录 | | | |-----|---------------------------------------------------------------------|----------|------|--------------------------------|------| | 1 | 特性 | 1 | | 9.1 Overview | 10 | | 2 | 应用 | | | 9.2 Functional Block Diagram | 10 | | 3 | · · · · · · · · · · · · · · · · · · · | | | 9.3 Feature Description | 11 | | 4 | 修订历史记录 | | | 9.4 Device Functional Modes | 11 | | 5 | 说明 (续) | | 10 | Application and Implementation | 12 | | 6 | Pin Configuration and Functions | | | 10.1 Application Information | | | 7 | Specifications | | | 10.2 Typical Application | | | - | 7.1 Absolute Maximum Ratings | | 11 | Power Supply Recommendations | | | | 7.2 ESD Ratings | | 12 | Layout | | | | 7.3 Recommended Operating Conditions | | | 12.1 Layout Guidelines | | | | 7.4 Thermal Information | 5 | | 12.2 Layout Example | | | | 7.5 Electrical Characteristics | 6 | 13 | 器件和文档支持 | | | | 7.6 Timing Requirements | 6 | | 13.1 社区资源 | | | | 7.7 I <sup>2</sup> C Interface Switching Characteristics | 7 | | 13.2 商标 | | | | 7.8 Typical Characteristics | 8 | | 13.3 静电放电警告 | | | 8 | Parameter Measurement Information | 9 | | 13.4 Glossary | | | 9 | Detailed Description | 10 | 14 | 机械、封装和可订购信息 | 17 | | | 之前版本的页码可能与当前版本有所不同。<br>nges from Revision C (June 2015) to Revision | D | | | Page | | • | Deleted $V_{CCA} < V_{CCB}$ from the Design Requirement | nts list | | | 12 | | Cha | nges from Revision B (May 2013) to Revision | С | | | Page | | | 已添加 引脚配置和功能部分、ESD 额定值表、特例分、布局部分、器件和文档支持部分以及机械、封 | 装和可订购 | 信息部分 | <del>}</del> | | | • ; | 删除了订购信息表。 | | | | 3 | | Cha | nges from Revision A (April 2013) to Revision | В | | | Page | | • ] | 更新了订购信息表的顶部标记列。 | | | | 1 | | Cha | nges from Original (December 2012) to Revision | on A | | | Page | | | 左文拟中操加了 <b>D</b> 封准 | | | | 1 | ### 5 说明 (续) B 侧上的缓冲器设计类型使其无法与使用静态电压偏移的器件串联使用。这是因为这类器件并不将经缓冲的低电平信号识别为有效低电平,并且不再将其作为经缓冲的低电平进行传送。 B 侧驱动器运行电压介于 2.7V 至 5.5V 之间。针对这个内部缓冲器的输出低电平大约为 0.5V,但是当输出在内部被驱动为低电平时,输入电压必须比输出低电平低 70mV 或者更多。更高的电压低信号被称为经缓冲的低电平。当 B 侧 I/O 被内部驱动为低电平时,输入并不将此低电平识别为低电平。当输入低电平状态被释放时,这一特性防止了锁定情况的发生。 A 侧驱动器运行电压介于 0.9V 至 5.5V 之间并且能够驱动更大电流。它们不需要经缓冲的低电平特性(或者静态偏移电压)。这意味着,B 侧上的低电平信号将转换为 A 侧上接近 0V 的低电平,以适应低压逻辑的较小电压摆幅。A 侧上的输出下拉电阻会驱动一个"硬"低电平,输入电平会设置在 0.3 × V<sub>CCA</sub> 以满足低压侧电源电压低至 0.9V 的系统对于较低低电平的需求。 可将 A 侧作为公共总线,将两个或两个以上的 TCA9517 的 A 侧连接在一起,从而实现多个拓扑结构(请参阅 图 8 和 图 9)。此外,还可以将 A 侧直接连接至任意具有静态或动态偏移电压的其他缓冲器。可以将多个 TCA9517 串联在一起(相邻器件间通过 A 侧和 B 侧相连),偏移电压不会增大,只是需要考虑飞行时间延迟。由于 B 侧缓冲低电压的原因,TCA9517 不能通过 B 侧相连。B 侧不能连接配有上升时间加速器的器件。 VCCA 只能用于为 A 侧输入比较器提供 $0.3 \times V_{CCA}$ 参考电压,或者用于电源正常状态检测电路。TCA9517 逻辑和 所有 I/O 均由 VCCB 引脚供电。 当与标准 I<sup>2</sup>C 系统一同工作时,需要用上拉电阻在经缓冲的总线上提供逻辑高电平。TCA9517 具有 I<sup>2</sup>C 总线的标准漏极开路配置。这些上拉电阻器的尺寸由系统决定,然而,中继器的每一侧都必须有一个上拉电阻器。此器件专为与标准模式及快速模式 I<sup>2</sup>C 器件(而不单是 SMBus 器件)一起工作而设计。在可以接受标准模式器件和多个主控器的通用型 IC 系统中,标准模式 I<sup>2</sup>C 器件的额定值只为 3mA。在特定条件下,可以采用更高的终止电流。 # 6 Pin Configuration and Functions #### **Pin Functions** | F | PIN | TYPE | DESCRIPTION | |-----|------|--------------|--------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | ITPE | DESCRIPTION | | 1 | VCCA | Supply | A-side supply voltage (0.9 V to 5.5 V) | | 2 | SCLA | Input/Output | Serial clock bus, A-side. Connect to V <sub>CCA</sub> through a pull-up resistor. If unused, connect directly to ground. | | 3 | SDAA | Input/Output | Serial data bus, A-side. Connect to $V_{\text{CCA}}$ through a pull-up resistor. If unused, connect directly to ground. | | 4 | GND | Ground | Ground | | 5 | EN | Input | Active-high repeater enable input | | 6 | SDAB | Input/Output | Serial data bus, B-side. Connect to $V_{\text{CCB}}$ through a pull-up resistor. If unused, connect directly to ground. | | 7 | SCLB | Input/Output | Serial clock bus, B-side. Connect to V <sub>CCB</sub> through a pull-up resistor. If unused, connect directly to ground. | | 8 | VCCB | Supply | B-side and device supply voltage (2.7 V to 5.5 V) | # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|--------------------|------|------|-------------|------| | $V_{CCB}$ | Supply voltage range | -0.5 | 7 | V | | | | $V_{CCA}$ | Supply voltage range | | | -0.5 | 7 | V | | VI | Enable input voltage range (2) | -0.5 | 7 | V | | | | V <sub>I/O</sub> | I <sup>2</sup> C bus voltage range <sup>(2)</sup> | | | | 7 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | | <b>-</b> 50 | A | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | | -50 | mA | | | Continuous output current | | | ±50 | mA | | | IO | Continuous current through $V_{CC}$ or GND | | ±100 | mA | | | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±5500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V | | | | Machine model (A115-A) | ±200 | | - JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|---------------------------|------------------------|----------------------|------| | $V_{CCA}$ | Supply voltage, A-side bus | 0.9 <sup>(1)</sup> | 5.5 | V | | | $V_{CCB}$ | Supply voltage, B-side bus | | 2.7 | 5.5 | V | | | | SDAA, SCLA | 0.7 × V <sub>CCA</sub> | 5.5 | | | V <sub>IH</sub> | High-level input voltage | SDAB, SCLB | 0.7 × V <sub>CCB</sub> | 5.5 | V | | | | EN | 0.7 × V <sub>CCB</sub> | 5.5 | | | | | SDAA, SCLA | | $0.3 \times V_{CCA}$ | | | $V_{IL}$ | Low-level input voltage | SDAB, SCLB <sup>(2)</sup> | | $0.3 \times V_{CCB}$ | V | | | EN | | | $0.3 \times V_{CCB}$ | | | I <sub>OL</sub> | Low-level output current | | | 6 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | <sup>(1)</sup> Low-level supply voltage #### 7.4 Thermal Information | | | TCAS | | | |----------------------|----------------------------------------------|-------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | DGK (VSSOP) | D (SOIC) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 187.6 | 133.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 59.3 | 87.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 108.6 | 74.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.4 | 36.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 106.9 | 73.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. $V_{\rm IL}$ specification is for the first low level seen by the SDAB and SCLB lines. $V_{\rm ILC}$ is for the second and subsequent low levels seen by the SDAB and SCLB lines. See $V_{\rm ILC}$ and Pullup Resistor Sizing for $V_{\rm ILC}$ application information ## 7.5 Electrical Characteristics $V_{CCB} = 2.7 \text{ V}$ to 5.5 V, GND = 0 V, $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | V <sub>CCB</sub> | MIN | TYP | MAX | UNIT | | |--------------------|--------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------|--| | | | | I <sub>I</sub> = -18 mA | 2.7 V to 5.5 V | | | -1.2 | V | | | V <sub>OL</sub> | Low-level output | SDAB, SCLB | $I_{OL}$ = 100 $\mu A$ or 6 mA, $V_{ILA}$ = $V_{ILB}$ = 0 $V$ | 2.7 V to 5.5 V | 0.45 | 0.52 | 0.6 | V | | | | voltage | SDAA, SCLA | I <sub>OL</sub> = 6 mA | | | 0.1 | 0.2 | | | | $V_{OL} - V_{ILc}$ | Low-level input voltage below low-level output voltage | SDAB, SCLB | ensured by design | 2.7 V to 5.5 V | | 70 | | mV | | | V <sub>ILC</sub> | SDA and SCL low-level input voltage contention | SDAB, SCLB | | 2.7 V to 5.5 V | | 0.4 | | V | | | I <sub>CC</sub> | Quiescent supply curren | t for V <sub>CCA</sub> | Both channels low,<br>SDAA = SCLA = GND and<br>SDAB = SCLB = open, or<br>SDAA = SCLA = open and<br>SDAB = SCLB = GND | | | | 1 | mA | | | | Quiescent supply current | | Both channels high, SDAA = SCLA = $V_{CCA}$ and SDAB = SCLB = $V_{CCB}$ and EN = $V_{CCB}$ | | | 1.5 | 5 | | | | I <sub>CC</sub> | | | Both channels low,<br>SDAA = SCLA = GND and<br>SDAB = SCLB = open | 5.5 V | | 1.5 | 5 | mA | | | | | | In contention,<br>SDAA = SCLA = GND and<br>SDAB = SCLB = GND | | | 3 | 5 | | | | | | CDAR COLD | $V_I = V_{CCB}$ | | | | ±1 | | | | | | SDAB, SCLB | V <sub>I</sub> = 0.2 V | | | | 10 | | | | | land balana some | 0044 0014 | $V_I = V_{CCB}$ | 0.7.//- 5.5.// | | | ±1 | • | | | I <sub>I</sub> | Input leakage current | SDAA, SCLA | V <sub>I</sub> = 0.2 V | 2.7 V to 5.5 V | | | 10 | μΑ | | | | | EN | $V_I = V_{CCB}$ | | | | ±1 | | | | | | EN | V <sub>I</sub> = 0.2 V | | | -10 | -30 | | | | | High-level output | SDAB, SCLB | ., | | | | 10 | | | | I <sub>OH</sub> | leakage current | SDAA, SCLA | $V_0 = 3.6 \text{ V}$ | 2.7 V to 5.5 V | 10 | | μΑ | | | | | | EN | V <sub>I</sub> = 3 V or 0 V | 3.3 V | | 6 | 10 | | | | $C_{I}$ | Input capacitance | COLA COLD | V 2V 0V | 3.3 V | | 8 | 13 | pF | | | | | SCLA, SCLB | $V_I = 3 \text{ V or } 0 \text{ V}$ | 0 V | | 7 | 11 | | | | • | Input/output CDAA CDAB | | V 2 V or 0 V | 3.3 V | | 8 | 13 | ~F | | | C <sub>IO</sub> | capacitance | SUAA, SUAB | $V_I = 3 V \text{ or } 0 V$ | 0 V | | 7 | 11 | pF | | # 7.6 Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) | | | MIN MAX | UNIT | |-----------------|-----------------------------------------------------------|---------|------| | t <sub>su</sub> | Setup time, EN high before Start condition <sup>(1)</sup> | 100 | ns | | t <sub>h</sub> | Hold time, EN high after Stop condition <sup>(1)</sup> | 100 | ns | <sup>(1)</sup> EN should change state only when the global bus and the repeater port are in an idle state. # 7.7 I<sup>2</sup>C Interface Switching Characteristics $V_{CCB} = 2.7 \text{ V}$ to 5.5 V, GND = 0 V, $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted)<sup>(1)</sup> (2) | PARAMETER | | | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP <sup>(3)</sup> | MAX | UNIT | | | |------------------|-------------------|---------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------------|------------------------------------------|--------------------------------------------|-----|------|----|--| | | | | SDAB, SCLB <sup>(4)</sup><br>(see Figure 6) | SDAA, SCLA <sup>(4)</sup><br>(see Figure 6) | | 80 | 141 | 250 | | | | | t <sub>PLZ</sub> | Propagation dela | у | SDAA, SCLA <sup>(5)</sup><br>(see Figure 5) | SDAB, SCLB <sup>(5)</sup><br>(see Figure 5) | | 25 | 74 | 110 | ns | | | | | | | SDAB, SCLB | SDAA, SCLA | V <sub>CCA</sub> ≤ 2.7 V<br>(see Figure 4) | 30 | 76 <sup>(6)</sup> | 110 | | | | | t <sub>PZL</sub> | Propagation delay | | SDAB, SCLB | SDAA, SCLA | V <sub>CCA</sub> ≥ 3 V<br>(see Figure 4) | 10 | 86 | 230 | ns | | | | | | | SDAA, SCLA <sup>(5)</sup><br>(see Figure 5) | SDAB, SCLB <sup>(5)</sup><br>(see Figure 5) | | 60 | 107 | 230 | | | | | | Transition time | | | B-side to A side | | | V <sub>CCA</sub> ≤ 2.7 V<br>(see Figure 5) | 10 | 12 | 15 | | | t <sub>TLH</sub> | | | | 80% | 20% | V <sub>CCA</sub> ≥ 3 V<br>(see Figure 5) | 40 | 42 | 45 | ns | | | | | A side to B-side (see Figure 4) | | | | 110 | 125 | 140 | | | | | | | B-side to A side | | | V <sub>CCA</sub> ≤ 2.7 V<br>(see Figure 5) | 1 | 52 <sup>(6)</sup> | 105 | | | | | t <sub>THL</sub> | Transition time | b-side to A side | 80% | 20% | V <sub>CCA</sub> ≥ 3 V<br>(see Figure 5) | 20 | 67 | 175 | ns | | | | | | A side to B-side (see Figure 4) | | | | 30 | 48 | 90 | | | | Times are specified with loads of 1.35-k $\Omega$ pull-up resistance and 50-pF load capacitance on the B-side and 167- $\Omega$ pull-up and 57-pF load capacitance on the A side. Different load resistance and capacitance alter the RC time constant, thereby changing the propagation pull-up voltages are $V_{CCA}$ on the A side and $V_{CCB}$ on the B-side. Typical values were measured with $V_{CCA} = V_{CCB} = 3.3 \text{ V}$ at $T_A = 25^{\circ}\text{C}$ , unless otherwise noted. The $t_{PLH}$ delay data from B to A side is measured at 0.4 V on the B-side to 0.5 $V_{CCA}$ on the A side when $V_{CCA}$ is less than 2 V, and 1.5 V on the A side if $V_{CCA}$ is greater than 2 V. The proportional delay data from A to B-side is measured at 0.3 V<sub>CCA</sub> on the A side to 1.5 V on the B-side. <sup>(6)</sup> Typical value measured with $V_{CCA} = 2.7 \text{ V}$ at $T_A = 25^{\circ}\text{C}$ # 7.8 Typical Characteristics $V_{CCA} = 0.9 \text{ V}, V_{CCB} = 2.7 \text{ V}$ #### 8 Parameter Measurement Information #### TEST CIRCUIT FOR OPEN-DRAIN OUTPUT Copyright © 2017, Texas Instruments Incorporated - A. $R_L$ = 167 $\Omega$ (0.9 V to 2.7 V) and $R_L$ = 450 $\Omega$ (3.0 V to 5.5 V) on the A side and 1.35 k $\Omega$ on the B-side - R<sub>T</sub> termination resistance should be equal to Z<sub>OUT</sub> of pulse generators. - C. C<sub>L</sub> includes probe and jig capacitance. - D. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - E. The outputs are measured one at a time, with one transition per measurement. - F. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - G. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - H. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. Figure 3. Test Circuit Figure 4. Waveform 1 – Propagation Delay and Transition Times for B-side to A-side Figure 5. Waveform 2 – Propagation Delay and Transition Times for A-side to B-side Figure 6. Waveform 3 - Propagation Delay for B-side to A-side ## 9 Detailed Description #### 9.1 Overview The TCA9517 is a bidirectional buffer with level shifting capabilities for I<sup>2</sup>C and SMBus systems. It provides bidirectional voltage-level translation (up-translation/down-translation) between low voltages (down to 0.9 V) and higher voltages (2.7 V to 5.5 V) in mixed-mode applications. This device enables I<sup>2</sup>C and SMBus systems to be extended without degradation of performance, even during level shifting. The TCA9517 buffers both the serial data (SDA) and the serial clock (SCL) signals on the I<sup>2</sup>C bus, thus allowing two buses of up to 400-pF bus capacitance to be connected in an I<sup>2</sup>C application. The TCA9517 has two types of drivers: A-side drivers and B-side drivers. All inputs and I/Os are over-voltage tolerant to 5.5 V, even when the device is unpowered ( $V_{CCB}$ and/or $V_{CCA} = 0$ V). ## 9.2 Functional Block Diagram ### 9.3 Feature Description #### 9.3.1 Two-Channel Bidirectional Buffer The TCA9517 is a two-channel bidirectional buffer with level-shifting capabilities #### 9.3.2 Active-High Repeater-Enable Input The TCA9517 has an active-high enable (EN) input with an internal pull-up to $V_{CCB}$ , which allows the user to select when the repeater is active. This can be used to isolate a badly behaved slave on power-up reset. The EN input should change state only when the global bus and repeater port are in an idle state, to prevent system failures. #### 9.3.3 V<sub>OL</sub> B-Side Offset Voltage The B-side drivers operate from 2.7 V to 5.5 V. The output low level for this internal buffer is approximately 0.5 V, but the input voltage must be 70 mV or more below the output low level when the output internally is driven low. The higher-voltage low signal is called a buffered low. When the B-side I/O is driven low internally, the low is not recognized as a low by the input. This feature prevents a lockup condition from occurring when the input low condition is released. This type of design prevents 2 B-side ports from being connected to each other. #### 9.3.4 Standard Mode and Fast Mode Support The TCA9517 supports standard mode as well as fast mode I<sup>2</sup>C. The maximum system operating frequency will depend on system design and the delays added by the repeater. ### 9.3.5 Clock Stretching Support The TCA9517 can support clock stretching, but care needs to be taken to minimize the overshoot voltage presented during the hand-off between the slave and master. This is best done by increasing the pull-up resistor value. #### 9.4 Device Functional Modes **Table 1. Function Table** | INPUT<br>EN | FUNCTION | |-------------|----------------------------| | L | Outputs disabled | | Н | SDAA = SDAB<br>SCLA = SCLB | # 10 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 10.1 Application Information A typical application is shown in Figure 7. In this example, the system master is running on a $3.3 \text{ V } I^2\text{C}$ bus, and the slave is connected to a $1.2 \text{ V } I^2\text{C}$ bus. Both buses run at 400 kHz. Master devices can be placed on either bus. The TCA9517 is 5-V tolerant, so it does not require any additional circuitry to translate between 0.9 V to 5.5 V bus voltages and 2.7 V to 5.5 V bus voltages. When the A side of the TCA9517 is pulled low by a driver on the $I^2C$ bus, a comparator detects the falling edge when it goes below $0.3 \times V_{CCA}$ and causes the internal driver on the B-side to turn on, causing the B-side to pull down to about 0.5 V. When the B-side of the TCA9517 falls, first a CMOS hysteresis-type input detects the falling edge and causes the internal driver on the A side to turn on and pull the A-side pin down to ground. In order to illustrate what would be seen in a typical application, refer to Figure 9 and Figure 10. If the bus master in Figure 7 were to write to the slave through the TCA9517 , waveforms shown in Figure 9 would be observed on the A bus. This looks like a normal $I^2C$ transmission, except that the high level may be as low as 0.9 V, and the turn on and turn off of the acknowledge signals are slightly delayed. On the B-side bus of the TCA9517, the clock and data lines would have a positive offset from ground equal to the $V_{OL}$ of the TCA9517. After the eighth clock pulse, the data line is pulled to the $V_{OL}$ of the slave device, which is very close to ground in this example. At the end of the acknowledge, the level rises only to the low level set by the driver in the TCA9517 for a short delay, while the A-bus side rises above $0.3 \times V_{CCA}$ and then continues high. #### 10.2 Typical Application Figure 7. Typical Application Schematic ### 10.2.1 Design Requirements For the level translating application, the following should be true: - V<sub>CCA</sub> = 0.9 V to 5.5 V - V<sub>CCB</sub> = 2.7 to 5.5 V - B-side ports must not be connected together ### **Typical Application (continued)** #### 10.2.2 Detailed Design Procedure #### 10.2.2.1 Clock Stretching Support The TCA9517 can support clock stretching, but care needs to be taken to minimize the overshoot voltage presented during the hand-off between the slave and master. This is best done by increasing the pull-up resistor value. # 10.2.2.2 V<sub>ILC</sub> and Pullup Resistor Sizing For the TCA9517 to function correctly, all devices on the B-side must be able to pull the B-side below the voltage input low contention level ( $V_{ILC}$ ). This means that the $V_{OL}$ of any device on the B-side must be below 0.4 V. $V_{OL}$ of a device can be adjusted by changing the $I_{OL}$ through the device which is set by the pull-up resistance value. The pull-up resistance on the B-side must be carefully selected to ensure that logic levels will be transferred correctly to the A-side. Figure 8. Typical Star Application Multiple A sides of TCA9517 s can be connected in a star configuration, allowing all nodes to communicate with each other. ### **Typical Application (continued)** Figure 9. Typical Series Application To further extend the I<sup>2</sup>C bus for long traces/cables, multiple TCA9517 s can be connected in series as long as the A-side is connected to the B-side. I<sup>2</sup>C bus slave devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time-of-flight considerations on the maximum bus speed requirements. Figure 10. Bus A (0.9 V to 5.5 V Bus) Waveform Figure 11. Bus B (2.7 V to 5.5 V Bus) Waveform # **Typical Application (continued)** #### 10.2.3 Application Curve Figure 12. Voltage Translation at 400 kHz, $V_{CCA} = 0.9 \text{ V}$ , $V_{CCB} = 2.7 \text{ V}$ # 11 Power Supply Recommendations $V_{CCB}$ and $V_{CCA}$ can be applied in any sequence at power up. The TCA9517 includes a power-up circuit that keeps the output drivers turned off until $V_{CCB}$ is above 2.5 V and the $V_{CCA}$ is above 0.8 V. After power up and with the EN high, a low level on the A-side (below $0.3 \times V_{CCA}$ ) turns the corresponding B-side driver (either SDA or SCL) on and drives the B-side down to approximately 0.5 V. When the A-side rises above $0.3 \times V_{CCA}$ , the B-side pull-down driver is turned off and the external pull-up resistor pulls the pin high. When the B-side falls first and goes below $0.3 \times V_{CCB}$ , the A-side driver is turned on and the A-side pulls down to 0 V. The B-side pull-down is not enabled unless the B-side voltage goes below 0.4 V. If the B-side low voltage does not go below 0.5 V, the A-side driver turns off when the B-side voltage is above 0.7 $\times V_{CCB}$ . If the B-side low voltage goes below 0.4 V, the B-side pull-down driver is enabled, and the B-side is able to rise to only 0.5 V until the A-side rises above 0.3 $\times V_{CCA}$ . TI recommends using a decoupling capacitor and placing it close to the VCCA and VCCB pins of a value of about 100 nF. # 12 Layout # 12.1 Layout Guidelines There are no special layout procedures required for the TCA9517. It is recommended that the decoupling capacitors be placed as close to the VCC pins as possible. # 12.2 Layout Example Figure 13 shows an example layout of the DGK package. Figure 13. TCA9517A Layout Example #### 13 器件和文档支持 #### 13.1 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 13.2 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.3 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修 订此文档。如欲获取此产品说明书的浏览器版本,请参阅左侧的导航。 www.ti.com 25-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TCA9517DGKR | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAU SN<br> NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | AYK | | TCA9517DGKR.B | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | AYK | | TCA9517DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PW517 | | TCA9517DR.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PW517 | | TCA9517DRG4 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PW517 | | TCA9517DRG4.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PW517 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 25-Jun-2025 #### OTHER QUALIFIED VERSIONS OF TCA9517: Automotive : TCA9517-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCA9517DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TCA9517DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TCA9517DRG4 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 29-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TCA9517DGKR | VSSOP | DGK | 8 | 2500 | 353.0 | 353.0 | 32.0 | | TCA9517DR | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | | TCA9517DRG4 | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司