

## SN74LVC1G04-Q1 Single Inverter Gate

### 1 Features

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature grade 1: -40°C to 125°C ambient operating temperature range
  - Device HBM ESD classification level H2
  - Device CDM ESG classification level C4B
- ESD protection exceeds 2000V per MIL-STD-883, method 3015; exceeds 200V using machine model (C = 200 pF, R = 0)
- Supports 5V V<sub>CC</sub> operation
- Inputs accept voltages to 5.5V
- Maximum t<sub>pd</sub> of 3.3ns at 3.3V
- Low power consumption, 10µA maximum I<sub>CC</sub>
- ±24mA output drive at 3.3V
- Ioff supports partial-power-down mode operation
- Latch-up performance exceeds 100mA per JESD 78, Class II

## 2 Applications

- Body control modules
- Engine control modules
- Infotainment systems
- Telematics

## **3 Description**

This single inverter gate is designed for 1.65V to 5.5V V<sub>CC</sub> operation.

The SN74LVC1G04-Q1 performs the Boolean function  $Y = \overline{A}$ .

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when the device is powered down.

| Device information  |                        |                                |                                   |  |  |  |  |  |  |  |
|---------------------|------------------------|--------------------------------|-----------------------------------|--|--|--|--|--|--|--|
| PART NUMBER         | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> | BODY SIZE<br>(NOM) <sup>(3)</sup> |  |  |  |  |  |  |  |
| SN74LVC1G04-        | DBV (SOT-23, 5)        | 2.90mm ×<br>2.80mm             | 2.90mm ×<br>1.60mm                |  |  |  |  |  |  |  |
| Q1                  | DCK (SC-70, 5)         | 2.00mm ×<br>2.10mm             | 2.00mm ×<br>1.25mm                |  |  |  |  |  |  |  |
| SN74LVC1G04I-<br>Q1 | DCK (SC-70, 5)         | 2.00mm ×<br>2.10mm             | 2.00mm ×<br>1.25mm                |  |  |  |  |  |  |  |

Dovice Information

- For all available packages, see the orderable addendum at (1) the end of the data sheet.
- The package size (length × width) is a nominal value and (2) includes pins, where applicable.
- The body size (length × width) is a nominal value and does (3) not include pins.



Logic Diagram (Positive Logic)





## **Table of Contents**

| 1 Features1                           |
|---------------------------------------|
| 2 Applications1                       |
| 3 Description1                        |
| 4 Pin Configuration and Functions     |
| 5 Specifications4                     |
| 5.1 Absolute Maximum Ratings4         |
| 5.2 ESD Ratings4                      |
| 5.3 Recommended Operating Conditions5 |
| 5.4 Thermal Information5              |
| 5.5 Electrical Characteristics6       |
| 5.6 Switching Characteristics6        |
| 5.7 Switching Characteristics6        |
| 5.8 Operating Characteristics         |
| 5.9 Typical Characteristics7          |
| 6 Parameter Measurement Information8  |
| 7 Detailed Description10              |
| 7.1 Overview10                        |
| 7.2 Functional Block Diagram10        |

| 7.3 Feature Description                             | 10 |
|-----------------------------------------------------|----|
| 7.4 Device Functional Modes                         |    |
| 8 Application and Implementation                    | 11 |
| 8.1 Application Information                         | 11 |
| 8.2 Typical Application                             |    |
| 8.3 Power Supply Recommendations                    | 12 |
| 8.4 Layout                                          |    |
| 9 Device and Documentation Support                  |    |
| 9.1 Documentation Support                           |    |
| 9.2 Receiving Notification of Documentation Updates |    |
| 9.3 Support Resources                               | 13 |
| 9.4 Trademarks                                      | 13 |
| 9.5 Electrostatic Discharge Caution                 | 13 |
| 9.6 Glossary                                        |    |
| 10 Revision History                                 |    |
| 11 Mechanical, Packaging, and Orderable             |    |
| Information                                         | 14 |
|                                                     |    |



## **4** Pin Configuration and Functions



## Figure 4-1. DBV 5-pin SOT-23 Top View



NC - no internal connection

For package dimensions see the mechanical drawings at the end of the data sheet.

### Figure 4-2. DCK 5-pin SC-70 Top View

#### Table 4-1. Pin Functions

| PIN             |     | I/O | DESCRIPTION            |  |  |  |  |  |  |
|-----------------|-----|-----|------------------------|--|--|--|--|--|--|
| NAME            | NO. |     | DESCRIPTION            |  |  |  |  |  |  |
| A               | 2   | I   | Logic input            |  |  |  |  |  |  |
| GND             | 3   | _   | Ground                 |  |  |  |  |  |  |
| NC              | 1   | _   | No internal connection |  |  |  |  |  |  |
| V <sub>CC</sub> | 5   | I   | Supply voltage         |  |  |  |  |  |  |
| Y               | 4   | 0   | Inverted logic output  |  |  |  |  |  |  |



### **5** Specifications

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                     |                                                                                 | MIN  | MAX  | UNIT |
|------------------|-----------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | Supply voltage range                                | oply voltage range                                                              |      |      |      |
| VI               | Input voltage range <sup>(2)</sup>                  |                                                                                 | -0.5 | 6.5  | V    |
| Vo               | Voltage range applied to any output in the hi       | gh-impedance or power-off state <sup>(2)</sup>                                  | -0.5 | 6.5  | V    |
| Vo               | Voltage range applied to any output in the hi       | Voltage range applied to any output in the high or low state <sup>(2) (3)</sup> |      |      |      |
| I <sub>IK</sub>  | Input clamp current                                 | V <sub>1</sub> < 0                                                              |      | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                                | V <sub>O</sub> < 0                                                              |      | -50  | mA   |
| lo               | Continuous output current                           |                                                                                 |      | ±50  | mA   |
|                  | Continuous current through $V_{CC} \mbox{ or } GND$ |                                                                                 | ·    | ±100 | mA   |
| 0                | Package thermal impedance <sup>(4)</sup>            | DBV package                                                                     |      | 206  | °C/W |
| θ <sub>JA</sub>  |                                                     | DCK package                                                                     |      | 252  | C/vv |
| T <sub>stg</sub> | Storage temperature range                           | emperature range                                                                |      | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) The value of  $V_{CC}$  is provided in the recommended operating conditions table.
- (4) The package thermal impedance is calculated in accordance with JESD 51-7.

## 5.2 ESD Ratings

|                    |                               |                                                                                | VALUE | UNIT |  |  |  |  |  |
|--------------------|-------------------------------|--------------------------------------------------------------------------------|-------|------|--|--|--|--|--|
| SN74LV             | SN74LVC1G04-Q1 in DBV package |                                                                                |       |      |  |  |  |  |  |
| V <sub>(ESD)</sub> |                               | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |  |  |  |  |  |
|                    | Electrostatic discharge       | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |  |  |  |  |  |
| SN74LV             | C1G04-Q1 in DCK package       |                                                                                |       |      |  |  |  |  |  |
|                    |                               | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |  |  |  |  |  |
| V <sub>(ESD)</sub> | Electrostatic discharge       | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |  |  |  |  |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    |                                          | MIN                    | MAX                    | UNIT |
|-----------------|------------------------------------|------------------------------------------|------------------------|------------------------|------|
|                 | Cumplus valta na                   | Operating                                | 1.65                   | 5.5                    | V    |
| V <sub>CC</sub> | Supply voltage                     | Data retention only                      | 1.5                    |                        | v    |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V       | 0.65 × V <sub>CC</sub> |                        |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V         | 1.7                    |                        | V    |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V           | 2                      |                        | v    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V         | 0.7 × V <sub>CC</sub>  |                        |      |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V       |                        | 0.35 × V <sub>CC</sub> |      |
| V               |                                    | V <sub>CC</sub> = 2.3 V to 2.7 V         |                        | 0.7                    | V    |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V           |                        | 0.8                    | v    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V         |                        | 0.3 × V <sub>CC</sub>  |      |
| VI              | Input voltage                      |                                          | 0                      | 5.5                    | V    |
| Vo              | Output voltage                     |                                          | 0                      | V <sub>CC</sub>        | V    |
|                 |                                    | V <sub>CC</sub> = 1.65 V                 |                        | -4                     |      |
|                 | High-level output current          | V <sub>CC</sub> = 2.3 V                  |                        | -8                     |      |
| I <sub>OH</sub> |                                    | V <sub>CC</sub> = 3 V                    |                        | –16                    | mA   |
|                 |                                    | V <sub>CC</sub> - 5 V                    |                        | -24                    |      |
|                 |                                    | V <sub>CC</sub> = 4.5 V                  |                        | -32                    |      |
|                 |                                    | V <sub>CC</sub> = 1.65 V                 |                        | 4                      |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V                  |                        | 8                      |      |
| I <sub>OL</sub> | Low-level output current           | $\gamma = 2\gamma$                       |                        | 16                     | mA   |
|                 |                                    | V <sub>CC</sub> = 3 V                    |                        | 24                     |      |
|                 |                                    | V <sub>CC</sub> = 4.5 V                  |                        | 32                     |      |
|                 |                                    | $V_{CC}$ = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V |                        | 20                     |      |
| Δt/Δv           | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V          |                        | ns/V                   |      |
|                 |                                    | V <sub>CC</sub> = 5 V ± 0.5 V            |                        |                        |      |
| т               | Operating free air temperature     | Q-suffix device                          | -40                    | 125                    | °C   |
| T <sub>A</sub>  | Operating free-air temperature     | I-suffix device                          | -40                    | 85                     | U    |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### **5.4 Thermal Information**

|                       |                                              | SN74LVC      |             |      |
|-----------------------|----------------------------------------------|--------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DCK (SC-70) | UNIT |
|                       |                                              | 5 PINS       | 5 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 357.1        | 278         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 263.7        | 93          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 264.4        | 65          | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 195.6        | 2           | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 262.2        | 64          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _            | _           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application note.

## **5.5 Electrical Characteristics**

| PARA                                                                                                                    | METER                     | TEST CONDITIONS                                                | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> | MAX  | UNIT |
|-------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------|-----------------|------------------------|------|------|
| V <sub>OH</sub><br>V <sub>OL</sub><br>I <sub>I</sub> A input<br>I <sub>off</sub><br>I <sub>CC</sub><br>ΔI <sub>CC</sub> |                           | I <sub>OH</sub> = -100 μA                                      | 1.65 V to 5.5 V | V <sub>CC</sub> – 0.1  |      |      |
|                                                                                                                         | I <sub>OH</sub> = -4 mA   | 1.65 V                                                         | 1.2             |                        |      |      |
|                                                                                                                         | I <sub>OH</sub> = -8 mA   | 2.3 V                                                          | 1.9             |                        | v    |      |
|                                                                                                                         | I <sub>OH</sub> = -16 mA  | - 3 V                                                          | 2.4             |                        | v    |      |
|                                                                                                                         | $I_{OH} = -24 \text{ mA}$ | 3 V                                                            | 2.3             |                        |      |      |
|                                                                                                                         |                           | I <sub>OH</sub> = -32 mA                                       | 4.5 V           | 3.8                    |      |      |
|                                                                                                                         |                           | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 5.5 V |                        | 0.1  |      |
|                                                                                                                         |                           | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                        | 0.45 |      |
| N                                                                                                                       |                           | I <sub>OL</sub> = 8 mA                                         | 2.3 V           |                        | 0.3  | v    |
| V <sub>OL</sub><br>I <sub>1</sub> A input<br>I <sub>off</sub><br>I <sub>CC</sub>                                        | I <sub>OL</sub> = 16 mA   | - 3 V                                                          |                 | 0.4                    | v    |      |
|                                                                                                                         | I <sub>OL</sub> = 24 mA   | 3 V                                                            |                 | 0.55                   |      |      |
|                                                                                                                         |                           | I <sub>OL</sub> = 32 mA                                        | 4.5 V           |                        | 0.55 |      |
| I <sub>I</sub>                                                                                                          | A input                   | V <sub>I</sub> = 5.5 V or GND                                  | 0 to 5.5 V      |                        | ±5   | μA   |
| I <sub>off</sub>                                                                                                        | ŀ                         | $V_{\rm I}$ or $V_{\rm O}$ = 5.5 V                             | 0               |                        | ±10  | μA   |
| I <sub>CC</sub>                                                                                                         |                           | $V_{\rm I}$ = 5.5 V or GND, $I_{\rm O}$ = 0                    | 1.65 V to 5.5 V |                        | 10   | μA   |
| ΔI <sub>CC</sub>                                                                                                        |                           | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                        | 500  | μA   |
| Ci                                                                                                                      |                           | V <sub>I</sub> = V <sub>CC</sub> or GND                        | 3.3 V           | 3.5                    |      | pF   |

over recommended operating free-air temperature range (unless otherwise noted)

(1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

### **5.6 Switching Characteristics**

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 6-1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> =<br>± 0.2 |     | V <sub>CC</sub> =<br>± 0.3 |     | V <sub>CC</sub> =<br>± 0.4 |     | UNIT |
|-----------------|-----------------|----------------|----------------------------|-----|----------------------------|-----|----------------------------|-----|----------------------------|-----|------|
|                 | (INFOT)         |                | MIN                        | MAX | MIN                        | MAX | MIN                        | MAX | MIN                        | MAX |      |
| t <sub>pd</sub> | A               | Y              | 2                          | 6.4 | 1                          | 4.2 | 0.7                        | 3.3 | 0.7                        | 3.1 | ns   |

### **5.7 Switching Characteristics**

over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF or 50 pF (unless otherwise noted) (see Figure 7-1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> =<br>± 0.1 |     | V <sub>CC</sub> =<br>± 0.2 |     | V <sub>CC</sub> =<br>± 0. |     | V <sub>CC</sub> =<br>± 0. |     | UNIT |
|-----------------|-----------------|----------------|----------------------------|-----|----------------------------|-----|---------------------------|-----|---------------------------|-----|------|
|                 | (INPOT)         |                | MIN                        | MAX | MIN                        | MAX | MIN                       | MAX | MIN                       | MAX |      |
| t <sub>pd</sub> | A               | Y              | 3                          | 7.5 | 1.4                        | 5.2 | 1                         | 4.2 | 1                         | 3.7 | ns   |

### **5.8 Operating Characteristics**

T<sub>A</sub> = 25°C

|   | PARAMETER                                     | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT |
|---|-----------------------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|------|
|   |                                               | TEST CONDITIONS | TYP                     | TYP                     | ТҮР                     | TYP                   | UNIT |
| C | C <sub>pd</sub> Power dissipation capacitance | f = 10 MHz      | 16                      | 18                      | 18                      | 20                    | pF   |



## **5.9 Typical Characteristics**

T<sub>A</sub> = 25°C



### **6** Parameter Measurement Information



| TEST              | S1    |
|-------------------|-------|
| $t_{PLH}/t_{PHL}$ | Open  |
| $t_{PLZ}/t_{PZL}$ | VLOAD |
| $t_{PHZ}/t_{PZH}$ | GND   |

| N                 | INPUTS          |         | N                  | N                   | _     | -            | N      |
|-------------------|-----------------|---------|--------------------|---------------------|-------|--------------|--------|
| V <sub>cc</sub>   | V               | t,/t,   | V <sub>M</sub>     | VLOAD               | C     | R            | V      |
| 1.8 V ± 0.15 V    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 Μ</b> Ω | 0.15 V |
| $2.5~V\pm0.2~V$   | $V_{cc}$        | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF | <b>1 Μ</b> Ω | 0.15 V |
| $3.3 V \pm 0.3 V$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 15 pF | <b>1 Μ</b> Ω | 0.3 V  |
| $5~V~\pm~0.5~V$   | $V_{cc}$        | ≤2.5 ns | V <sub>cc</sub> /2 | $2 \times V_{cc}$   | 15 pF | <b>1 Μ</b> Ω | 0.3 V  |







NOTES: A.  $C_{L}$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>o</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{_{PZL}}$  and  $t_{_{PZH}}$  are the same as  $t_{_{en}}$ .
- G.  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}$
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 6-1. Load Circuit and Voltage Waveforms, $C_L = 15 \text{ pF}$



NOTES: A.  $C_{L}$  includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics:  $PRR \le 10 \text{ MHz}$ ,  $Z_{\circ} = 50 \Omega$ .

- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{\text{PZL}}$  and  $t_{\text{PZH}}$  are the same as  $t_{\text{en}}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.





## 7 Detailed Description

#### 7.1 Overview

The SN74LVC1G04-Q1 device contains inverter gate and performs the Boolean function  $Y = \overline{A}$ . This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The DPW package technology is a major breakthrough in IC packaging. Its tiny 0.64 mm square footprint saves significant board space over other package options while still retaining the traditional manufacturing friendly lead pitch of 0.5 mm.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

- Wide operating voltage range.
  - Operates from 1.65 V to 5.5 V.
  - Allows down voltage translation.
- Inputs accept voltages to 5.5 V.
- $I_{off}$  feature allows voltages on the inputs and outputs, when  $V_{CC}$  is 0 V.

#### 7.4 Device Functional Modes

| Function Table |             |  |  |  |  |  |  |
|----------------|-------------|--|--|--|--|--|--|
| INPUT<br>A     | OUTPUT<br>Y |  |  |  |  |  |  |
| Н              | L           |  |  |  |  |  |  |
| L              | Н           |  |  |  |  |  |  |



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The SN74LVC1G04-Q1 is a high drive CMOS device that can be used for implementing inversion logic with a high output drive, such as an LED application. It can produce 24 mA of drive current at 3.3 V making it Ideal for driving multiple outputs and good for high speed applications up to 100 Mhz. The inputs are 5.5 V tolerant allowing it to translate down to  $V_{CC}$ .

#### 8.2 Typical Application



#### 8.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions should be considered to prevent ringing.

#### 8.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs: See ( $\Delta t/\Delta V$ ) in the *Recommended Operating Conditions* table.
  - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> maximum) in the *Recommended Operating Conditions* table at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed (I<sub>O</sub> maximum) per output and should not exceed total current (continuous current through V<sub>CC</sub> or GND) for the part. These limits are located in the *Absolute Maximum Ratings* table.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### 8.2.3 Application Curve



#### 8.3 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F capacitor is recommended. if there are multiple V<sub>CC</sub> pins, then a 0.01  $\mu$ F or 0.022  $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1  $\mu$ F and 1  $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

When using multiple bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. The rules that must be observed under all circumstances are specified in the next paragraph.

All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or VCC; whichever makes more sense or is more convenient.

#### 8.4.2 Layout Example





### 9 Device and Documentation Support

#### 9.1 Documentation Support

#### **Related Documentation**

For related documenation, see the following:

• Texas Instruments, SN74LVC1G04-Q1 Functional Safety FIT Rate and Failure Mode Distribution Functional Safety Information

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (January 2013) to Revision E (June 2025) F                                       | Page  |
|---|---------------------------------------------------------------------------------------------------------|-------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document          | 1     |
| • | Deleted Ordering Information from the front page. See the orderable addendum at the end of the data she | eet 1 |
| • | Added package sizes to the Device Information table                                                     | 1     |
| • | Added ESD Ratings table                                                                                 | 4     |
| • | Added Thermal Information table                                                                         | 5     |
| • | Changed Junction-to-ambient thermal resistance value for DBV package from: 206°C/W to: 357.1°C/W        | 5     |
| • | Changed Junction-to-ambient thermal resistance value for DCK package from: 252°C/W to: 278°C/W          | 5     |
| • | Added Application and Implementation section.                                                           | 11    |
|   | Added Power Supply Recommendations section.                                                             |       |
| • | Added Layout section.                                                                                   | 12    |
|   |                                                                                                         |       |

| С | hanges from Revision C (April 2008) to Revision D (January 2013) | Page |
|---|------------------------------------------------------------------|------|
| • | Added new list item in Features, second one with sub list items  | 1    |



## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C)     | Part marking |  |  |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|------------------|--------------|--|--|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |                  | (6)          |  |  |
|                       |        |               |                  |                       |      | (4)           | (5)                |                  |              |  |  |
| SN74LVC1G04QDBVRQ1    | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125       | (34Z5, C04O) |  |  |
| SN74LVC1G04QDBVRQ1.A  | Active | Production    | null (null)      | 3000   LARGE T&R      | -    | NIPDAU        | Level-1-260C-UNLIM | See              | (34Z5, C04O) |  |  |
|                       |        |               |                  |                       |      |               | SN74LVC1G04QDBVRQ  |                  |              |  |  |
| SN74LVC1G04QDBVRQ1.B  | Active | Production    | null (null)      | 3000   LARGE T&R      | -    | NIPDAU        | Level-1-260C-UNLIM | See              | (34Z5, C04O) |  |  |
|                       |        |               |                  |                       |      |               | S                  | N74LVC1G04QDBVRQ |              |  |  |
| SN74LVC1G04QDCKRQ1    | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 125       | (CCJ, CCO)   |  |  |
| SN74LVC1G04QDCKRQ1.A  | Active | Production    | null (null)      | 3000   LARGE T&R      | -    | SN            | Level-1-260C-UNLIM | See              | (CCJ, CCO)   |  |  |
|                       |        |               | . , .            |                       |      |               | S                  | N74LVC1G04QDCKRQ |              |  |  |
| SN74LVC1G04QDCKRQ1.B  | Active | Production    | null (null)      | 3000   LARGE T&R      | -    | SN            | Level-1-260C-UNLIM | See              | (CCJ, CCO)   |  |  |
|                       |        |               | . , ,            |                       |      |               | SN74LVC1G04QDCKRQ  |                  |              |  |  |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative



www.ti.com

## PACKAGE OPTION ADDENDUM

21-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF SN74LVC1G04-Q1 :

• Catalog : SN74LVC1G04

• Enhanced Product : SN74LVC1G04-EP

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |        |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVC1G04QDBVRQ1          | SOT-23 | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| SN74LVC1G04QDCKRQ1          | SC70   | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

18-Nov-2024



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC1G04QDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G04QDCKRQ1 | SC70         | DCK             | 5    | 3000 | 190.0       | 190.0      | 30.0        |

# **DCK0005A**



# **PACKAGE OUTLINE**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



# **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DCK0005A

# **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.



# **DBV0005A**



## **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated