SN74LV273A-Q1 ZHCSQW9B - AUGUST 2022 - REVISED JANUARY 2023 # SN74LV273A-Q1 具有清零功能的汽车类八路 D 型触发器 ### 1 特性 - 符合面向汽车应用的 AEC-Q100 标准: - 器件温度等级 1: - 40°C 至 + 125°C, T<sub>A</sub> - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C6 - 采用具有可润湿侧翼的 QFN (WRKS) 封装 - 2 V 至 5.5 V V<sub>CC</sub> 运行 - 5V 时 t<sub>pd</sub> 最大值为 10.5 ns - 所有端口上均支持以混合模式电压运行 - Ioff 支持局部断电模式运行 - 闩锁性能超过 250mA,符合 JESD 17 规范 ### 2 应用 - 将数字信号与时钟同步 - 使用更少的输入来监控信号 - 将开关转换为拨动开关 #### 3 说明 SN74LV273A-Q1 器件是一款具有共享直接低电平有效 清零 (CLR) 输入和时钟 (CLK) 的八路上升沿触发 D 型 触发器。 数据 (D) 输入上满足设置时间要求的信息被发送到时钟 (CLK) 脉冲上升沿的 (Q) 输出。时钟触发在一个特定电 压电平下发生,并且不与正向脉冲的转换时间直接相 关。当 CLK 处于高电平或低电平或从高电平转为低电 平时, D 输入对输出没有影响。数据 (Q) 输出上的信息 可通过清零 (CLR) 引脚利用低电平输入异步清零。 #### 封装信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | | | |----------------|--------------------|-----------------|--|--| | SN74LV273A-Q1 | WRKS ( WQFN、20 ) | 4.50mm × 2.50mm | | | | 31174LV273A-Q1 | DGS ( VSSOP , 20 ) | 5.10mm × 3.00mm | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 录。 ### **Table of Contents** | 1 特性 1 | 7 Parameter Measurement Information9 | |-----------------------------------------------------------------------|---------------------------------------------------------| | <br>2 应用 1 | 8 Detailed Description10 | | - <u></u> | 8.1 Overview | | 4 Revision History2 | 8.2 Functional Block Diagram10 | | 5 Pin Configuration and Functions3 | 8.3 Feature Description10 | | 6 Specifications4 | 8.4 Device Functional Modes12 | | 6.1 Absolute Maximum Ratings4 | 9 Application and Implementation13 | | 6.2 ESD Ratings4 | 9.1 Application Information13 | | 6.3 Recommended Operating Conditions5 | 9.2 Typical Application13 | | 6.4 Thermal Information5 | 9.3 Power Supply Recommendations15 | | 6.5 Electrical Characteristics6 | 9.4 Layout15 | | 6.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V6 | 10 Device and Documentation Support17 | | 6.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ 6 | 10.1 Related Documentation17 | | 6.8 Timing Requirements, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}6$ | 10.2 Receiving Notification of Documentation Updates 17 | | 6.9 Switching Characteristics, V <sub>CC</sub> = 2.5 V ± 0.2 V7 | 10.3 支持资源17 | | 6.10 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V7 | 10.4 Trademarks17 | | 6.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V7 | 10.5 静电放电警告17 | | 6.12 Operating Characteristics8 | 10.6 术语表17 | | 6.13 Noise Characteristics8 | 11 Mechanical, Packaging, and Orderable | | 6.14 Typical Characteristics8 | Information17 | | • • | | **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision A (October 2022) to Revision B (January 2023) | Page | |---------------------------------------------------------------------|------| | • 向数据表添加了 DGS 封装信息 | 1 | | Changes from Revision * (August 2022) to Revision A (October 2022) | Page | | • 将数据表的状态从 预告信息 更改为"量产数据" | 1 | ### **5 Pin Configuration and Functions** 图 5-2. SN74LV273A-Q1 DGS Package, 20-Pin VSSOP (Top View) 表 5-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | | | | |----------------------|---------------|---------------------|-----------------------------------------------|--|--|--| | NAME | NO. | I I FE | DESCRIPTION | | | | | CLR | 1 | I | Clear for all channels, active low | | | | | 1Q | 2 | 0 | Output for channel 1 | | | | | 1D | 3 | I | put for channel 1 | | | | | 2D | 4 | I | Input for channel 2 | | | | | 2Q | 5 | 0 | Output for channel 2 | | | | | 3Q | 6 | 0 | Output for channel 3 | | | | | 3D | 7 | I | Input for channel 3 | | | | | 4D | 8 | I | Input for channel 4 | | | | | 4Q | 9 | 0 | Output for channel 4 | | | | | GND | 10 | G | Ground | | | | | CLK | 11 | I | Clock for all channels, rising edge triggered | | | | | 5Q | 12 | 0 | Output for channel 5 | | | | | 5D | 13 | I | Input for channel 5 | | | | | 6D | 14 | I | Input for channel 6 | | | | | 6Q | 15 | 0 | Output for channel 6 | | | | | 7Q | 16 | 0 | Output for channel 7 | | | | | 7D | 17 | I | Input for channel 7 | | | | | 8D | 18 | 1 | Input for channel 8 | | | | | 8Q | 19 | 0 | Output for channel 8 | | | | | V <sub>CC</sub> 20 P | | Р | Positive supply | | | | | Thermal pad | Thermal pad — | | Thermal Pad <sup>(2)</sup> | | | | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. <sup>(2)</sup> WRKS Package Only ### **6 Specifications** ### 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | - 0.5 | 7 | V | | VI | Input voltage <sup>(2)</sup> | | | 7 | V | | Vo | oltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> output voltage <sup>(2) (3)</sup> | | - 0.5 | 7 | V | | Vo | Output voltage (2) (3) | | - 0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | - 20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | - 50 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | ontinuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) This value is limited to 5.5 V maximum. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------| | | Electrostatic Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2 <sup>(1)</sup> | | ±4000 | | | V <sub>(ESD)</sub> | | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B | ±2000 | V | (1) AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | | |------------------------|----------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|-----------------|----------|--| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | \/ | High-level input voltage $ \frac{V_{CC} = 2 \text{ V}}{V_{CC} = 2.3 \text{ V to } 5.5 \text{ V}} $ | 1.5 | | V | | | | $V_{IH}$ | nigri-iever iriput voitage | V <sub>CC</sub> = 2.3 V to 5.5 V | V <sub>CC</sub> × 0.7 | | <b>v</b> | | | V | Low-level input voltage | V <sub>CC</sub> = 2 V | | 0.5 | V | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 2.3 V to 5.5 V | V | 'CC × 0.3 | V | | | VI | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 2 V | | - 50 | μA | | | | High level code of company | V <sub>CC</sub> = 2.3 V to 2.7 V | | - 2 | mA | | | ЮН | Hign-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | - 6 | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | - 12 | | | | - | | V <sub>CC</sub> = 2 V | | 50 | μA | | | | Low level output ourrent | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | | OL | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | mA | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 12 | | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | | $\Delta$ t/ $\Delta$ v | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | | | T <sub>A</sub> | Operating free-air temperature | | - 40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs*. #### **6.4 Thermal Information** | | | SN74LV | | | |------------------------|----------------------------------------------|-------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | WRKS (WQFN) | DGS (VSSOP) | UNIT | | | | 20 PINS | 20 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 75.8 | 125.5 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 80.3 | 80.0 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 50.5 | 63.8 | °C/W | | ψ ЈТ | Junction-to-top characterization parameter | 16.0 | 8.4 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 50.4 | 79.9 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 32.3 | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. #### **6.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted). | | PARAMETER | | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------|-----------------------------------------|-----------------|-----------------------|-----|--------|------| | | | I <sub>OH</sub> = -50 mA | 2 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | V | High lovel output voltage | I <sub>OH</sub> = -2 mA | 2.3 V | 2 | | | v | | V <sub>OH</sub> | High level output voltage | I <sub>OH</sub> = -6 mA | 3 V | 2.48 | | | v | | | | I <sub>OH</sub> = - 12 mA | 4.5 V | 3.8 | | | | | | | I <sub>OL</sub> = 50 mA | 2 V to 5.5 V | | | 0.1 | V | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = 2 mA | 2.3 V | | | 0.4 | V | | VOL | Low level output voltage | I <sub>OL</sub> = 6 mA | 3 V | | | 0.44 V | V | | | $I_{OL} = 12 \text{ r}$ | I <sub>OL</sub> = 12 mA | 4.5 V | | | 0.55 | | | I <sub>I</sub> | Input leakage current | V <sub>I</sub> = 5.5 V or GND | 0 V to 5.5 V | | | ±1 | μΑ | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$ or GND, $I_O$<br>= 0 | 5.5 V | | | 20 | μА | | I <sub>off</sub> | Input/Output Power-Off Leakage<br>Current | $V_{I}$ or $V_{O} = 0$ to 5.5 V | 0 V | | | 5 | μА | | Ci | Input Capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2 | | pF | ### 6.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1) | | PARAMETER | TEST CONDITION | 25°C | | - 40°C to 125°C | | UNIT | | | |-----------------|----------------|---------------------------|----------|-----|-----------------|-----|------|--|----| | F. | FARAMETER | | MIN | MAX | MIN | MAX | ONI | | | | t D. | Pulse duration | CLR low | 6.5<br>7 | | 6.5 | | 7.5 | | no | | 'w | ruise duration | CLK high or low | | | 9 | | ns | | | | t <sub>su</sub> | Setup time | Data before CLK † | 8.5 | | 12 | | no | | | | | | CLR inactive before CLK † | 4 | | 4.5 | | ns | | | | t <sub>h</sub> | Hold time | Data after CLK ↑ | 0.5 | | 2.5 | | ns | | | ### 6.7 Timing Requirements, $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1) | | PARAMETER | TEST CONDITION | 25°C | | - 40°C to 125°C | | UNIT | |--------------------|----------------|-------------------------------|------|-----|-----------------|------|------| | FARAMETER | TEST CONDITION | MIN | MAX | MIN | MAX | ONII | | | t., Pulse duration | | CLR low | 5 | | 5 6.5 | | ne | | L <sub>W</sub> | ruise duration | CLK high or low | 5 | | 7 | | ns | | | Setup time | Data before CLK † | 5.5 | | 8 | | ns | | Lsu | | CLR inactive before CLK † 2.5 | 2.5 | | 3 | | 115 | | t <sub>h</sub> | Hold time | Data after CLK † | 1 | | 2.5 | | ns | ### 6.8 Timing Requirements, $V_{CC} = 5 V \pm 0.5 V$ over recommended operating free-air temperature range (unless otherwise noted) (see 🗵 7-1) | | PARAMETER | TEST CONDITION | 25°C | | - 40°C to 125°C | | UNIT | |-------------------------------|----------------|---------------------------|------|-----|-----------------|------|------| | FARAMETER | TEST CONDITION | MIN | MAX | MIN | MAX | ONII | | | t <sub>w</sub> Pulse duration | Pulso duration | CLR low | 5 | | 5.5 | | ns | | | Fuise duration | CLK high or low | 5 | | 5.5 | | 115 | | | Setup time | Data before CLK † | 4.5 | | 6 | | no | | ι <sub>su</sub> | Setup time | CLR inactive before CLK † | 2 | | 2.5 | | ns | | t <sub>h</sub> | Hold time | Data after CLK † | 1 | | 2 | | ns | Submit Document Feedback 图 6-1. Typical Clock, Load, and Clear Sequences ### 6.9 Switching Characteristics, $V_{CC}$ = 2.5 V $\pm$ 0.2 V over operating free-air temperature range (unless otherwise noted), (see 图 7-1) | PARAMETE | FROM | то | LOAD | | 25°C | | | - 40°C to 125°C | | | | |--------------------|---------|----------|-------------------------|------------------------|------|------|-------------|-----------------|------|--------|--| | R | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN TYP MAX | MAX | UNIT | | | | f | | | C <sub>L</sub> = 15 pF | 55 | 95 | | 45 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 45 | 75 | | 40 | | | IVITIZ | | | | CLK | Q | C = 15 pE | | 10.4 | 18.3 | 1 | | 22.5 | ns | | | t <sub>pd</sub> | CLR | | C <sub>L</sub> = 15 pr | C <sub>L</sub> = 15 pF | 10.3 | 19 | 1 | | 23 | | | | | CLK | 0 | | | 12.9 | 22.1 | 1 | | 27 | | | | t <sub>pd</sub> | CLR | Q | $C_{L} = 50 \text{ pF}$ | 13.1 22.8 | 1 | | 27.5 | ns | | | | | t <sub>sk(o)</sub> | | | | | | 2 | | | 2 | | | ### 6.10 Switching Characteristics, $V_{CC}$ = 3.3 V ± 0.3 V over operating free-air temperature range (unless otherwise noted), (see 7-1) | PARAMETE | FROM | то | LOAD | 25°C | | | - 40 | UNIT | | | |--------------------|---------|----------|------------------------|--------|------|------|------------|------|------|-------| | R | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN TYP MA | MAX | | | | • | | | C <sub>L</sub> = 15 pF | 75 | 140 | | 65 | | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 50 | 110 | | 45 | | | IVITZ | | | CLK | Q | C <sub>I</sub> = 15 pF | | 7.1 | 13.6 | 1 | | 17.5 | no | | t <sub>pd</sub> | CLR | ] Q | CL = 15 pr | 6.9 13 | 13.6 | 1 | | 17.5 | ns | | | | CLK | | | | 9.1 | 17.1 | 1 | | 21 | | | t <sub>pd</sub> | CLR | Q | C <sub>L</sub> = 50 pF | | 8.7 | 17.1 | 1 | | 21 | ns | | t <sub>sk(o)</sub> | | | | | | 1.5 | | | 1.5 | | ### 6.11 Switching Characteristics, $V_{CC}$ = 5 V ± 0.5 V over recommended operating free-air temperature range (unless otherwise noted), (see <a>8</a> 7-1) | PARAMETE | FROM | то | TO LOAD 25°C -40°C to | | | | °C to 12 | 5°C UNIT | LINIT | | |--------------------|---------|----------|------------------------|-----|---------|------|----------|----------|-------|-------| | R | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN | TYP | MAX | Oitii | | £ | | | C <sub>L</sub> = 15 pF | 120 | 205 | | 100 | | | MHz | | f <sub>max</sub> | | | C <sub>L</sub> = 50 pF | 80 | 160 | | 70 | | | IVITZ | | | CLK | Q | C <sub>I</sub> = 15 pF | | 4.8 | 9 | 1 | | 11.5 | no | | t <sub>pd</sub> | CLR | | CL = 15 pr | | 4.7 8.5 | 1 | | 11 | ns | | | | CLK | Q | | | 6.2 | 11 | 1 | | 14 | | | t <sub>pd</sub> | CLR | Q | $C_L = 50 pF$ | | 6 | 10.5 | 1 | | 13.5 | ns | | t <sub>sk(o)</sub> | | | | | | 1 | | | 1 | | ### **6.12 Operating Characteristics** T<sub>A</sub> = 25°C | | PARAMETER | TEST C | ONDITIONS | V <sub>CC</sub> | TYP | UNIT | |-----|-------------------------------|------------------------|--------------|-----------------|------|------| | C | Power dissipation capacitance | C <sub>1</sub> = 50 pF | f = 10 MHz | 3.3 V | 15.9 | nE | | Opd | Power dissipation capacitance | $C_L = 50 \text{ pF}$ | 1 - 10 WI 12 | 5 V | 17.1 | pF | #### **6.13 Noise Characteristics** $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ | | PARAMETER <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------|------|-------|-------|------| | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.3 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | - 0.3 | - 0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 3 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | (1) Characteristics for surface-mount packages only. ### **6.14 Typical Characteristics** Submit Document Feedback **S1** Open Vcc GND $V_{CC}$ **TEST** t<sub>PLH</sub>/t<sub>PHL</sub> t<sub>PLZ</sub>/t<sub>PZL</sub> t<sub>PHZ</sub>/t<sub>PZH</sub> Open Drain #### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\,^{\Omega}$ , $t_r \leq$ 3 ns, and $t_r \leq$ 3 ns - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PHL}$ and $t_{PLH}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback ### 8 Detailed Description #### 8.1 Overview The SN74LV273A-Q1 device is an octal positive-edge triggered D-type flip-flop with shared direct active low clear (CLR) input and clock (CLK). Information at the data (D) inputs meeting the setup time requirements is transferred to the (Q) outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not related directly to the transition time of the positive-going pulse. When CLK is at either the high or low level or transitioning from a high level to a low level, the D input has no effect at the output. Information at the data (Q) outputs can be asynchronously cleared with a low level input through the clear (CLR) pin. The SN74LV273A-Q1 is fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. ### 8.2 Functional Block Diagram 图 8-1. Logic Diagram (Positive Logic) #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 8.3.2 Latching Logic This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory. When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up. The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table. #### 8.3.3 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 8.3.4 Wettable Flanks This device includes wettable flanks for at least one package. See the *Features* section on the front page of the data sheet for which packages include this feature. 图 8-2. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After Soldering Wettable flanks help improve side wetting after soldering, which makes QFN packages easier to inspect with automatic optical inspection (AOI). As shown in 88-2, a wettable flank can be dimpled or step-cut to provide additional surface area for solder adhesion which assists in reliably creating a side fillet. Please see the mechanical drawing for additional details. #### 8.3.5 Clamp Diode Structure ⊗ 8-3 shows the inputs and outputs to this device have negative clamping diodes only. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 8-3. Electrical Placement of Clamping Diodes for Each Input and Output #### 8.4 Device Functional Modes 表 8-1. Function Table | | INPUTS <sup>(1)</sup> | OUTPUT <sup>(2)</sup> | | |-----|-----------------------|-----------------------|-------| | CLR | CLK | D | Q | | L | Х | X | L | | Н | L, H, ↓ | Х | $Q_0$ | | Н | 1 | L | L | | Н | 1 | Н | Н | - (1) L = input low, H = input high, ↑ = input transitioning from low to high, ↓ = input transitioning from high to low, X = do not care - (2) L = output low, H = output high, $Q_0$ = previous state Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 9 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application Information In this application, the SN74LV273A-Q1 is used to synchronize incoming data to the system clock on an 8-bit bus. #### 9.2 Typical Application 图 9-1. Typical Application Diagram #### 9.2.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV273A-Q1 plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV273A-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74LV273A-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74LV273A-Q1 can drive a load with total resistance described by $R_L \geqslant V_O$ / $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. #### CAUTION The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV273A-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74LV273A-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the *Feature Description* section for additional information regarding the inputs for this device. #### 9.2.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. ### 9.2.4 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV273A-Q1 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)})$ $\Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. #### 9.2.5 Application Curves 图 9-2. Application Timing Diagram #### 9.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* section. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor; if there are multiple $V_{CC}$ terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results. ### 9.4 Layout #### 9.4.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback #### 9.4.2 Layout Example 图 9-3. Layout Example for the SN74LV273A-Q1 in the WRKS Package ### 10 Device and Documentation Support #### 10.1 Related Documentation For related documentation, see the following: - Texas Instruments, Power-Up Behavior of Clocked Devices application note - Texas Instruments, Introduction to Logic application note #### 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document. #### 10.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 10.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 10.6 术语表 TI术语表本本术语表列出并解释了术语、首字母缩略词和定义。 #### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (., | (=) | | | (0) | (4) | (5) | | (0) | | SN74LV273AQDGSRQ1 | Active | Production | VSSOP (DGS) 20 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | L273Q | | SN74LV273AQDGSRQ1.A | Active | Production | VSSOP (DGS) 20 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | L273Q | | SN74LV273AQWRKSRQ1 | Active | Production | VQFN (RKS) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV273AQ | | SN74LV273AQWRKSRQ1.A | Active | Production | VQFN (RKS) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV273AQ | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV273A-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 • Catalog : SN74LV273A NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product ### **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV273AQDGSRQ1 | VSSOP | DGS | 20 | 5000 | 330.0 | 16.4 | 5.4 | 5.4 | 1.45 | 8.0 | 16.0 | Q1 | | SN74LV273AQWRKSRQ1 | VQFN | RKS | 20 | 3000 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV273AQDGSRQ1 | VSSOP | DGS | 20 | 5000 | 353.0 | 353.0 | 32.0 | | SN74LV273AQWRKSRQ1 | VQFN | RKS | 20 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. No JEDEC registration as of September 2020. - 5. Features may differ or may not be present. SMALL OUTLINE PACKAGE #### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. 2.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com ### 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司