









SN74HCS595-Q1

#### ZHCSKK0F - DECEMBER 2019 - REVISED DECEMBER 2021

# SN74HCS595-Q1 具有施密特触发输入和三态输出寄存器的汽车类 8 位移位寄 存器

## 1 特性

- 符合面向汽车应用的 AEC-Q100 标准:
  - 器件温度等级 1:
  - 40°C 至 +125°C , T<sub>A</sub>
  - 器件 HBM ESD 分类等级 2
  - 器件 CDM ESD 分类等级 C6
- 采用可湿侧面 QFN (WBQB) 封装
- 宽工作电压范围: 2V 至 6V
- 施密特触发输入可实现慢速或高噪声输入信号
- 低功耗
  - I<sub>CC</sub> 典型值为 100nA
  - 输入泄漏电流典型值为 ±100nA
- 电压为 6V 时,输出驱动为 ±7.8mA

### 2 应用

- 输出扩展
- LED 矩阵控制
- 7段显示控制
- 8 位数据存储

## 3 说明

SN74HCS595-Q1 器件包含对 8 位 D 类存储寄存器进 行馈送的8位串行输入、并行输出移位寄存器。所有 输入均包括施密特触发架构,因此消除了由边沿变化缓 慢或高噪声输入信号导致的任何错误数据输出。存储寄 存器具有并行三态输出。移位寄存器和存储寄存器分别 有单独的时钟。移位寄存器具有一个直接覆盖清零 (SRCLR) 的串行 (SER) 输入和一个串行输出 (Q<sub>H</sub>), 以 用于级联。当输出使能端 (OE) 输入为高电平时,存储 寄存器输出处于高阻抗状态。内部寄存器数据和串行输 出  $(Q_{H'})$  不受  $\overline{OE}$  端输入的影响。

### 器件信息(1)

| 器件型号              | 封装              | 封装尺寸(标称值)       |
|-------------------|-----------------|-----------------|
| SN74HCS595PW-Q1   | TSSOP (16)      | 5.00mm × 4.40mm |
| SN74HCS595D-Q1    | SOIC (16)       | 9.90mm × 3.90mm |
| SN74HCS595BQB-Q1  | WQFN (16)       | 3.60mm × 2.60mm |
| SN74HCS595DYY-Q1  | SOT-23-THN (16) | 4.20mm × 2.00mm |
| SN74HCS595WBQB-Q1 | WQFN (16)       | 3.60mm × 2.60mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附



施密特触发输入的优势



## **Table of Contents**

| 1 特性                                      | 1            | 8.2 Feature Description                 | 11    |
|-------------------------------------------|--------------|-----------------------------------------|-------|
|                                           |              |                                         |       |
| * ***                                     |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              | 11 Layout                               | 18    |
| <u> </u>                                  |              | 11.1 Layout Guidelines                  | 18    |
|                                           |              | 11.2 Layout Example                     | 18    |
|                                           |              |                                         |       |
| 6.5 Electrical Characteristics            | 5            | 12.1 Documentation Support              | 19    |
|                                           |              | 12.2 接收文档更新通知                           | 19    |
|                                           |              | 12.3 支持资源                               | 19    |
| 6.8 Operating Characteristics             | <del>7</del> |                                         |       |
|                                           |              | 12.5 Electrostatic Discharge Caution    | 19    |
|                                           |              | 12.6 术语表                                | 19    |
| 8 Detailed Description                    | 11           | 13 Mechanical, Packaging, and Orderable |       |
| 6.1 Absolute Maximum Ratings              |              | 19                                      |       |
| <u> </u>                                  | 同            |                                         |       |
|                                           |              | ion F (December 2021)                   | Page  |
| 6.2 ESD Ratings                           | 1            |                                         |       |
| Changes from Revision D (June 2021) to R  | Revision E   | (September 2021)                        | Page  |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
| Added WBQB package to Thermal Information | ation table  |                                         | 5     |
| Changes from Revision C (March 2021) to   | Revision [   | ) (June 2021)                           | Page  |
| • 将 DYY 封装从 <i>产品预发布</i> 更改为 <i>量产数抗</i>  | 豸            |                                         | 1     |
| Changes from Revision B (August 2020) to  | Revision     | C (March 2021)                          | Page  |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
| Added DYY Package to Inermal Informati    | on table     |                                         | 5<br> |
| Changes from Revision A (February 2020)   | to Revisio   | n B (August 2020)                       | Page  |
| ● 更新了整个文档中的表、图和交叉参差的编                     | <br>温号格式     |                                         | 1     |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
| Changes from Revision * (December 2019)   | to Roviei    | on A (Fahruary 2020)                    | Page  |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
|                                           |              |                                         |       |
| Added Di achaye to inclina illibiliation  | เฉทเษ        |                                         |       |



## **5 Pin Configuration and Functions**



图 5-1. D, PW, or DYY Package 16-Pin SOIC, TSSOP, or SOT Top View



图 5-2. WBQB (Preview) or BQB Package 16-Pin WQFN Transparent Top View

表 5-1. Pin Functions

| P                          | IN  | TVDE   | DECODINE                                                                                              |
|----------------------------|-----|--------|-------------------------------------------------------------------------------------------------------|
| NAME                       | NO. | TYPE   | DESCRIPTION                                                                                           |
| Q <sub>B</sub>             | 1   | Output | Q <sub>B</sub> output                                                                                 |
| Q <sub>C</sub>             | 2   | Output | Q <sub>C</sub> output                                                                                 |
| $Q_D$                      | 3   | Output | Q <sub>D</sub> output                                                                                 |
| Q <sub>E</sub>             | 4   | Output | Q <sub>E</sub> output                                                                                 |
| Q <sub>F</sub>             | 5   | Output | Q <sub>F</sub> output                                                                                 |
| $Q_G$                      | 6   | Output | Q <sub>G</sub> output                                                                                 |
| Q <sub>H</sub>             | 7   | Output | Q <sub>H</sub> output                                                                                 |
| GND                        | 8   | _      | Ground                                                                                                |
| Q <sub>H</sub> '           | 9   | Output | Serial output, can be used for cascading                                                              |
| SRCLR                      | 10  | Input  | Shift register clear, active low                                                                      |
| SRCLK                      | 11  | Input  | Shift register clock, rising edge triggered                                                           |
| RCLK                       | 12  | Input  | Output register clock, rising edge triggered                                                          |
| ŌĒ                         | 13  | Input  | Output Enable, active low                                                                             |
| SER                        | 14  | Input  | Serial input                                                                                          |
| Q <sub>A</sub>             | 15  | Output | Q <sub>A</sub> output                                                                                 |
| V <sub>CC</sub>            | 16  | _      | Positive supply                                                                                       |
| Thermal Pad <sup>(1)</sup> | )   | _      | The thermal pad can be connect to GND or left floating. Do not connect to any other signal or supply. |

(1) BQB and WBQB package only.

## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                            |                                                             | MIN   | MAX | UNIT |
|------------------|--------------------------------------------|-------------------------------------------------------------|-------|-----|------|
| V <sub>CC</sub>  | Supply voltage                             |                                                             | - 0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>         | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ |       | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>        | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ |       | ±20 | mA   |
| Io               | Continuous output current                  | $V_O = 0$ to $V_{CC}$                                       |       | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> | or GND                                                      |       | ±70 | mA   |
| TJ               | Junction temperature <sup>(3)</sup>        | Junction temperature <sup>(3)</sup>                         |       | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                        |                                                             | - 65  | 150 | °C   |

<sup>(1)</sup> Operation outside the *Absolute Maximum Ratings* may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under *Recommended Operating Conditions*. If briefly operating outside the *Recommended Operating Conditions* but within the *Absolute Maximum Ratings*, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) Assured by design.

## 6.2 ESD Ratings

|                    |                          |                                                                                        | VALUE | UNIT     |
|--------------------|--------------------------|----------------------------------------------------------------------------------------|-------|----------|
| V                  | Electrostatic discharge  | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> HBM ESD Classification Level 2 | ±4000 | V        |
| V <sub>(ESD)</sub> | Electrostatic discriarge | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C6           | ±1500 | <b>v</b> |

(1) AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                     | MIN  | NOM | MAX             | UNIT |
|-----------------|---------------------|------|-----|-----------------|------|
| V <sub>CC</sub> | Supply voltage      | 2    | 5   | 6               | V    |
| VI              | Input voltage       | 0    |     | V <sub>CC</sub> | V    |
| Vo              | Output voltage      | 0    |     | V <sub>CC</sub> | V    |
| T <sub>A</sub>  | Ambient temperature | - 40 |     | 125             | °C   |

Submit Document Feedback

## **6.4 Thermal Information**

|                           |                                              |            | ;        | SN74HCS595-Q |           |                |      |
|---------------------------|----------------------------------------------|------------|----------|--------------|-----------|----------------|------|
|                           | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | D (SOIC) | BQB (WQFN)   | DYY (SOT) | WBQB<br>(WQFN) | UNIT |
|                           |                                              | 16 PINS    | 16 PINS  | 16 PINS      | 16 PINS   | 16 PINS        |      |
| R <sub>θ JA</sub>         | Junction-to-ambient thermal resistance       | 141.2      | 122.2    | 108.4        | 186.2     | 97.3           | °C/W |
| R <sub>θ</sub><br>JC(top) | Junction-to-case (top) thermal resistance    | 78.8       | 80.9     | 77.3         | 109.1     | 93.8           | °C/W |
| R <sub>0</sub> JB         | Junction-to-board thermal resistance         | 85.8       | 80.6     | 74.4         | 111.0     | 66.4           | °C/W |
| $\Psi_{JT}$               | Junction-to-top characterization parameter   | 27.7       | 40.4     | 12.6         | 18.0      | 14.6           | °C/W |
| ΨЈВ                       | Junction-to-board characterization parameter | 85.5       | 80.3     | 74.5         | 110.9     | 66.4           | °C/W |
| R <sub>θ</sub><br>JC(bot) | Junction-to-case (bottom) thermal resistance | N/A        | N/A      | 54.3         | N/A       | 44.3           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Electrical Characteristics**

over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted).

|                 | PARAMETER                                                      | TEST CO                    | NDITIONS                  | V <sub>cc</sub> | MIN                   | TYP                     | MAX  | UNIT      |
|-----------------|----------------------------------------------------------------|----------------------------|---------------------------|-----------------|-----------------------|-------------------------|------|-----------|
|                 |                                                                |                            |                           | 2 V             | 0.7                   |                         | 1.5  |           |
| V <sub>T+</sub> | Positive switching threshold                                   |                            |                           | 4.5 V           | 1.7                   |                         | 3.15 | v         |
|                 |                                                                |                            |                           | 6 V             | 2.1                   |                         | 4.2  |           |
|                 |                                                                |                            |                           |                 | 0.3                   |                         | 1.0  |           |
| V <sub>T-</sub> | Negative switching threshold                                   |                            |                           | 4.5 V           | 0.9                   |                         | 2.2  | \ \ \     |
|                 |                                                                |                            |                           | 6 V             | 1.2                   |                         | 3.0  |           |
|                 |                                                                |                            |                           | 2 V             | 0.2                   |                         | 1.0  |           |
| ΔV <sub>T</sub> | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) <sup>(1)</sup> |                            |                           | 4.5 V           | 0.4                   |                         | 1.4  | \ \ \ \   |
|                 |                                                                |                            |                           | 6 V             | 0.6                   |                         | 1.6  |           |
|                 |                                                                |                            | I <sub>OH</sub> = -20 μA  | 2 V to 6 V      | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.002 |      |           |
| V <sub>OH</sub> | High-level output voltage                                      | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = -6 mA   | 4.5 V           | 4.0                   | 4.3                     |      | \ \ \ \ \ |
|                 |                                                                |                            | I <sub>OH</sub> = -7.8 mA | 6 V             | 5.4                   | 5.75                    |      |           |
|                 |                                                                |                            | I <sub>OL</sub> = 20 μA   | 2 V to 6 V      |                       | 0.002                   | 0.1  |           |
| V <sub>OL</sub> | Low-level output voltage                                       | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 6 mA    | 4.5 V           |                       | 0.18                    | 0.30 | \ \ \     |
|                 |                                                                |                            | I <sub>OL</sub> = 7.8 mA  | 6 V             |                       | 0.22                    | 0.33 |           |
| I <sub>I</sub>  | Input leakage current                                          | $V_I = V_{CC}$ or 0        |                           | 6 V             |                       | ±0.1                    | ±1   | μA        |
| I <sub>OZ</sub> | Off-state (high-impedance state) output current                | $V_O = V_{CC}$ or 0        |                           | 6 V             |                       | ±0.5                    | ±5   | μА        |
| I <sub>CC</sub> | Supply current                                                 | $V_I = V_{CC}$ or 0, $I_C$ | ) = 0                     | 6 V             |                       | 0.1                     | 2    | μA        |
| C <sub>i</sub>  | Input capacitance                                              |                            |                           | 2 V to 6 V      |                       |                         | 5    | pF        |

(1) Assured by design.



## **6.6 Timing Characteristics**

 $C_L = 50 \text{ pF}$ ; over operating free-air temperature range (unless otherwise noted). See *Parameter Measurement Information*.

|                 | <u> </u>       |                           |                 | Operating free-a | ir temperature (T <sub>A</sub> ) | UNIT |  |
|-----------------|----------------|---------------------------|-----------------|------------------|----------------------------------|------|--|
|                 | PARAMETER      |                           | V <sub>CC</sub> | 25°C             | - 40°C to 125°C                  |      |  |
|                 |                |                           |                 | MIN MAX          | MIN MAX                          |      |  |
|                 |                |                           | 2 V             | 7                | 9                                |      |  |
|                 |                | SRCLK or RCLK high or low | 4.5 V           | 7                | 7                                |      |  |
|                 | Dulas dimetias | riigii or low             | 6 V             | 7                | 7                                |      |  |
| t <sub>w</sub>  | Pulse duration |                           | 2 V             | 8                | 10                               | ns   |  |
|                 |                | SRCLR low                 | 4.5 V           | 7                | 7                                |      |  |
|                 |                |                           | 6 V             | 7                | 7                                |      |  |
|                 |                |                           | 2 V             | 8                | 13                               |      |  |
|                 |                | SER before SRCLK          | 4.5 V           | 4                | 5                                |      |  |
|                 |                |                           | 6 V             | 3                | 4                                |      |  |
|                 |                |                           | 2 V             | 11               | 18                               |      |  |
|                 |                | SRCLK † before RCLK †     | 4.5 V           | 5                | 7                                |      |  |
| t <sub>su</sub> | Cation times   | INOLIN                    | 6 V             | 4                | 6                                |      |  |
|                 | Setup time     |                           | 2 V             | 8                | 13                               | ns   |  |
|                 |                | SRCLR low before          | 4.5 V           | 4                | 6                                |      |  |
|                 |                | NOEIC                     | 6 V             | 4                | 5                                |      |  |
|                 |                | SRCLR high                | 2 V             | 8                | 13                               |      |  |
|                 |                | (inactive) before         | 4.5 V           | 4                | 6                                |      |  |
|                 |                | SRCLK ↑                   | 6 V             | 4                | 5                                |      |  |
|                 |                |                           | 2 V             | 0                | 0                                | ns   |  |
| t <sub>h</sub>  | Hold time      | SER after SRCLK †         | 4.5 V           | 0                | 0                                |      |  |
|                 |                |                           | 6 V             | 0                | 0                                |      |  |

## **6.7 Switching Characteristics**

C<sub>1</sub> = 50 pF; over operating free-air temperature range (unless otherwise noted). See *Parameter Measurement Information*.

|                  |                         |       |                                 |                 | Op  | erating | free-air | temperat | ure (T <sub>A</sub> ) |     |          |
|------------------|-------------------------|-------|---------------------------------|-----------------|-----|---------|----------|----------|-----------------------|-----|----------|
|                  | PARAMETER               |       | то                              | V <sub>cc</sub> |     | 25°C    |          | - 40°    | C to 12               | 5°C | UNIT     |
|                  |                         |       |                                 |                 | MIN | TYP     | MAX      | MIN      | TYP                   | MAX |          |
|                  | Max switching frequency |       |                                 | 2 V             | 35  |         |          | 19       |                       |     |          |
| f <sub>max</sub> |                         |       |                                 | 4.5 V           | 110 |         |          | 60       |                       |     | MHz      |
|                  |                         |       |                                 | 6 V             | 130 |         |          | 75       |                       |     |          |
|                  | Propagation delay       |       |                                 | 2 V             |     | 14      | 19       |          |                       | 28  |          |
|                  |                         | SRCLK | Q <sub>H</sub> '                | 4.5 V           |     | 6       | 8        |          |                       | 10  |          |
|                  |                         |       |                                 | 6 V             |     | 5       | 7        |          |                       | 9   | ns       |
| t <sub>pd</sub>  |                         |       | Q <sub>A</sub> - Q <sub>H</sub> | 2 V             |     | 16      | 21       |          |                       | 37  | 115      |
|                  |                         | RCLK  |                                 | 4.5 V           |     | 6       | 9        |          |                       | 12  | 12<br>10 |
|                  |                         |       |                                 | 6 V             |     | 6       | 8        | ,        |                       | 10  |          |
|                  |                         |       |                                 | 2 V             |     | 13      | 19       |          |                       | 27  |          |
| t <sub>PHL</sub> | Propagation delay       | SRCLR | Q <sub>H</sub> '                | 4.5 V           |     | 6       | 8        |          |                       | 11  | ns       |
|                  |                         |       |                                 | 6 V             |     | 6       | 8        |          |                       | 10  |          |
|                  |                         |       |                                 | 2 V             |     | 12      | 18       |          |                       | 27  |          |
| t <sub>en</sub>  | Enable time             | ŌĒ    | Q <sub>A</sub> - Q <sub>H</sub> | 4.5 V           |     | 6       | 9        |          |                       | 13  | ns       |
|                  |                         |       |                                 | 6 V             |     | 5       | 8        |          |                       | 11  |          |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## **6.7 Switching Characteristics (continued)**

C<sub>L</sub> = 50 pF; over operating free-air temperature range (unless otherwise noted). See *Parameter Measurement Information*.

|                  |                 |    |                                 |       | Operating free-air temperature (T <sub>A</sub> ) |      |     |       |          |     |      |
|------------------|-----------------|----|---------------------------------|-------|--------------------------------------------------|------|-----|-------|----------|-----|------|
|                  | PARAMETER       |    | FROM TO V <sub>CC</sub>         |       |                                                  | 25°C |     | - 40° | C to 125 | 5°C | UNIT |
|                  |                 |    |                                 |       | MIN                                              | TYP  | MAX | MIN   | TYP      | MAX |      |
|                  | Disable time    | ŌĒ | Q <sub>A</sub> - Q <sub>H</sub> | 2 V   |                                                  | 13   | 16  |       |          | 20  |      |
| t <sub>dis</sub> |                 |    |                                 | 4.5 V |                                                  | 9    | 11  |       |          | 13  | ns   |
|                  |                 |    |                                 | 6 V   |                                                  | 8    | 10  |       |          | 12  |      |
|                  |                 |    |                                 | 2 V   | 9                                                |      | 9   |       |          | 16  |      |
| t <sub>t</sub>   | Transition-time |    | Any output                      | 4.5 V |                                                  |      | 5   |       |          | 9   | ns   |
|                  |                 |    |                                 | 6 V   |                                                  |      | 4   |       |          | 8   |      |

## **6.8 Operating Characteristics**

over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted).

| PARAMETER                                          | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|----------------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| C <sub>pd</sub> Power dissipation capacit per gate | ance No load    | 2 V to 6 V      |     | 40  |     | pF   |

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback





图 6-1. Timing Diagram

## **6.9 Typical Characteristics**

 $T_A = 25^{\circ}C$ 



图 6-2. Output Driver Resistance in LOW State



图 6-4. Supply Current Across Input Voltage, 2-, 2.5-, and 3.3-V Supply



图 6-3. Output Driver Resistance in HIGH State



图 6-5. Supply Current Across Input Voltage, 4.5-, 5-, and 6-V Supply

### 7 Parameter Measurement Information

Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_t$  < 2.5 ns.

For clock inputs, f<sub>max</sub> is measured when the input duty cycle is 50%.

The outputs are measured one at a time with one input transition per measurement.



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

### 图 7-1. Load Circuit for 3-State Outputs



图 7-3. Voltage Waveforms, Pulse Duration



(1) The greater between  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  is the same as  $t_{\text{pd}}$ .

图 7-5. Voltage Waveforms Propagation Delays



(1) C<sub>L</sub> includes probe and test-fixture capacitance.

#### 图 7-2. Load Circuit for Push-Pull Outputs



图 7-4. Voltage Waveforms, Setup and Hold Times



图 7-6. Voltage Waveforms Propagation Delays



(1) The greater between  $t_{\text{r}}$  and  $t_{\text{f}}$  is the same as  $t_{\text{t}}$ .

图 7-7. Voltage Waveforms, Input and Output Transition Times

## 8 Detailed Description

## 8.1 Functional Block Diagram



图 8-1. Logic Diagram (Positive Logic) for the SN74HCS595-Q1

#### 8.2 Feature Description

#### 8.2.1 Balanced CMOS 3-State Outputs

This device includes balanced CMOS 3-State outputs. The three states that these outputs can be in are driving high, driving low, and high impedance. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10 k  $\Omega$  resistor can be used to meet these requirements.

Unused 3-state CMOS outputs should be left disconnected.

#### 8.2.2 Balanced CMOS Push-Pull Outputs

This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

Unused push-pull CMOS outputs should be left disconnected.

#### 8.2.3 Latching Logic

This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory.

When the device is powered on, the state of each latch is unknown. There is no default state for each latch at start-up.

The output state of each latching logic circuit only remains stable as long as power is applied to the device within the supply voltage range specified in the *Recommended Operating Conditions* table.

### 8.2.4 Clamp Diode Structure

The inputs and outputs to this device have both positive and negative clamping diodes as depicted in 🗵 8-2.

#### CAUTION

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



图 8-2. Electrical Placement of Clamping Diodes for Each Input and Output

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 8.2.5 Wettable Flanks

This device includes wettable flanks for at least one package. See the *Features* section on the front page of the data sheet for which packages include this feature.



图 8-3. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After Soldering

Wettable flanks help improve side wetting after soldering which makes QFN packages easier to inspect with automatic optical inspection (AOI). A wettable flank can be dimpled or step-cut to provide additional surface area for solder adhesion which assists in reliably creating a side fillet as shown in 8 - 3. Please see the mechanical drawing for additional details.

#### 8.3 Device Functional Modes

Function Table lists the functional modes of the SN74HCS595-Q1.

**INPUTS FUNCTION** SRCLR **SER** SRCLK **RCLK** <u>OE</u> Н Χ Х Χ Χ Outputs Q<sub>A</sub> - Q<sub>H</sub> are disabled Χ Х Χ Χ L Outputs Q<sub>A</sub> - Q<sub>H</sub> are enabled. Х Χ Х Χ Shift register is cleared. First stage of the shift register goes low. Other L Н Χ Χ stages store the data of previous stage, **†** respectively. First stage of the shift register goes high. Other Н Н Х Х stages store the data of previous stage, **†** respectively. Shift-register data is stored in the storage register. Χ Х Н Х **†** Data in shift register is stored in the storage Χ Н Х Ť register, the data is then shifted through.

表 8-1. Function Table

## 9 Application and Implementation

### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 9.1 Application Information

In this application, the SN74HCS595-Q1 is used to control seven-segment displays. Utilizing the serial output and combining a few of the input signals, this implementation reduces the number of I/O pins required to control the displays from sixteen to four. Unlike other I/O expanders, the SN74HCS595-Q1 does not need a communication interface for control. It can be easily operated with simple GPIO pins.

The OE pin is used to easily disable the outputs when the displays need to be turned off or connected to a PWM signal to control brightness. However, this pin can be tied low and the outputs of the SN74HCS595-Q1 can be controlled accordingly to turn off all the outputs reducing the I/O needed to three. There is no practical limitation to how many SN74HCS595-Q1 devices can be cascaded. To add more, the serial output will need to be connected to the following serial input and the clocks will need to be connected accordingly. With separate control for the shift registers and output registers, the desired digit can be displayed while the data for the next digit is loaded into the shift register.

At power-up, the initial state of the shift registers and output registers are unknown. To give them a defined state, the shift register needs to be cleared and then clocked into the output register. An RC can be connected to the SRCLR pin as shown in the Typical Application Block Diagram to initialize the shift register to all zeros. With the OE pin pulled up with a resistor, this process can be performed while the outputs are in a high impedance state eliminating any erroneous data causing issues with the displays.

## 9.2 Typical Application



图 9-1. Typical Application Block Diagram

Submit Document Feedback

#### 9.2.1 Design Requirements

- · All signals in the system operate at 5 V
- · Avoid unstable state by not having LOW signals on both inputs
- Q output is HIGH when S̄ is LOW
  - Q output remains HIGH until R is LOW

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCS595-Q1 plus the maximum static supply current,  $I_{CC}$ , listed in *Electrical Characteristics* and any transient current required for switching. The logic device can only source as much current as is provided by the positive supply source. Be sure not to exceed the maximum total current through  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HCS595-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*.

The SN74HCS595-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF.

The SN74HCS595-Q1 can drive a load with total resistance described by  $R_L \geqslant V_O$  /  $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with  $V_{OH}$  and  $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the  $V_{CC}$  pin.

Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

#### **CAUTION**

The maximum junction temperature,  $T_{J(max)}$  listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

#### 9.2.1.2 Input Considerations

Input signals must cross  $V_{t-(min)}$  to be considered a logic LOW, and  $V_{t+(max)}$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCS595-Q1, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k  $\Omega$  resistor value is often used due to these factors.

The SN74HCS595-Q1 has no input signal transition rate requirements because it has Schmitt-trigger inputs.

Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the  $\Delta V_{T(min)}$  in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit.

Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than V<sub>CC</sub> or ground is plotted in the *Typical Characteristics*.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

#### 9.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength.

Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground.

Refer to Feature Description section for additional information regarding the outputs for this device.

### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCS595-Q1 to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than  $(V_{CC} / I_{O(max)})$   $\Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated above.
- 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation.

#### 9.2.3 Application Curve



图 9-2. Simplified Functional Diagram Showing Clock Operation

## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-  $\mu$  F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1-  $\mu$  F and 1-  $\mu$  F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.

### 11 Layout

## 11.1 Layout Guidelines

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient.

## 11.2 Layout Example



图 11-1. Example Layout for the SN74HCS595-Q1.

## 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, HCMOS Design Considerations application report
- Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, Designing With Logic application report

## 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com

31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins            | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|---------------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                           |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                           |                       |      | (4)           | (5)                |              |              |
| SN74HCS595QBQBRQ1     | Active | Production    | WQFN (BQB)   16           | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CS595Q       |
| SN74HCS595QBQBRQ1.A   | Active | Production    | WQFN (BQB)   16           | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CS595Q       |
| SN74HCS595QDRQ1       | Active | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS595Q      |
| SN74HCS595QDRQ1.A     | Active | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS595Q      |
| SN74HCS595QDYYRQ1     | Active | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS595Q      |
| SN74HCS595QDYYRQ1.A   | Active | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS595Q      |
| SN74HCS595QPWRQ1      | Active | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS595Q      |
| SN74HCS595QPWRQ1.A    | Active | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS595Q      |
| SN74HCS595QWBQBRQ1    | Active | Production    | WQFN (BQB)   16           | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CS595Q       |
| SN74HCS595QWBQBRQ1.A  | Active | Production    | WQFN (BQB)   16           | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | CS595Q       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 31-Oct-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74HCS595-Q1:

Catalog: SN74HCS595

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HCS595QBQBRQ1  | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |
| SN74HCS595QDYYRQ1  | SOT-23-<br>THIN | DYY                | 16 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| SN74HCS595QPWRQ1   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74HCS595QWBQBRQ1 | WQFN            | BQB                | 16 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.8        | 1.2        | 4.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| 7 til dillionolono dio nominal |                     |     |      |      |             |            |             |
|--------------------------------|---------------------|-----|------|------|-------------|------------|-------------|
| Device                         | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HCS595QBQBRQ1              | WQFN                | BQB | 16   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74HCS595QDYYRQ1              | SOT-23-THIN         | DYY | 16   | 3000 | 336.6       | 336.6      | 31.8        |
| SN74HCS595QPWRQ1               | TSSOP               | PW  | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74HCS595QWBQBRQ1             | WQFN                | BQB | 16   | 3000 | 210.0       | 185.0      | 35.0        |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



2.5 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

PLASTIC QUAD FLAT PACK-NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



**INDSTNAME** 



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



**INDSTNAME** 



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



**INDSTNAME** 



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



PLASTIC SMALL OUTLINE



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AA



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月