







#### SN74HCS00

ZHCSKW0C - DECEMBER 2019 - REVISED DECEMBER 2021

# SN74HCS00 具有施密特触发输入的四路双输入与非门

### 1 特性

Texas

• 宽工作电压范围: 2V 至 6V

INSTRUMENTS

- 施密特触发输入可实现慢速或高噪声输入信号
- 低功耗
  - I<sub>CC</sub> 典型值为 100nA
  - 输入泄漏电流典型值为 ±100nA
- 电压为 5V 时,输出驱动为 ±7.8mA
- 工作环境温度范围: -40℃至+125℃, T<sub>A</sub>

### 2 应用

- 警报或篡改检测电路
- S-R 锁存器

### 3 说明

此器件包含四个具有施密特触发输入的独立双输入与非 门。每个逻辑门以正逻辑执行布尔函数 **Y** = **A** ● **B**。

| 器件信息         |                   |                   |  |  |  |  |
|--------------|-------------------|-------------------|--|--|--|--|
| 器件型号         | 封装 <sup>(1)</sup> | 封装尺寸(标称值)         |  |  |  |  |
| SN74HCS00PW  | TSSOP (14)        | 5.00mm × 4.40mm   |  |  |  |  |
| SN74HCS00D   | SOIC (14)         | 8.70mm × 3.90mm   |  |  |  |  |
| SN74HCS00BQA | WQFN (14)         | 3.00mm × 2.50mm   |  |  |  |  |
| SN74HCS00DYY | SOT-23 (14)       | 4.20 mm × 2.00 mm |  |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



施密特触发输入的优势





### **Table of Contents**

| 1 | 特性1                                   |   |
|---|---------------------------------------|---|
| 2 | 应用1                                   |   |
| 3 | 说明1                                   |   |
|   | Revision History                      |   |
| 5 | Pin Configuration and Functions       | 3 |
| 6 | Specifications                        | Ł |
|   | 6.1 Absolute Maximum Ratings4         | Ł |
|   | 6.2 ESD Ratings                       | Ł |
|   | 6.3 Recommended Operating Conditions4 |   |
|   | 6.4 Thermal Information               | 5 |
|   | 6.5 Electrical Characteristics        | 5 |
|   | 6.6 Switching Characteristics6        | 3 |
|   | 6.7 Typical Characteristics7          | 7 |
| 7 | Parameter Measurement Information8    | 3 |
| 8 | Detailed Description                  |   |
|   | 8.1 Overview                          | ) |
|   | 8.2 Functional Block Diagram          | ) |
|   | 8.3 Feature Description               | ) |

| 8.4 Device Functional Modes             | 10 |
|-----------------------------------------|----|
| 9 Application and Implementation        | 11 |
| 9.1 Application Information             |    |
| 9.2 Typical Application                 | 11 |
| 10 Power Supply Recommendations         |    |
| 11 Layout                               | 14 |
| 11.1 Layout Guidelines                  | 14 |
| 11.2 Layout Example                     | 14 |
| 12 Device and Documentation Support     |    |
| 12.1 Documentation Support              | 15 |
| 12.2 接收文档更新通知                           |    |
| 12.3 支持资源                               |    |
| 12.4 Trademarks                         |    |
| 12.5 Electrostatic Discharge Caution    | 15 |
| 12.6 术语表                                | 15 |
| 13 Mechanical, Packaging, and Orderable |    |
| Information                             | 15 |
|                                         |    |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| С | hanges from Revision B (January 2021) to Revision C (December 2021)          | Page |
|---|------------------------------------------------------------------------------|------|
| • | 向 <i>器件信息</i> 表中添加了 DYY 封装                                                   | 1    |
| • | Added DYY package information to the Pin Configuration and Functions section | 3    |
| • | Added DYY package to Thermal Information table                               | 5    |
| С | hanges from Revision A (May 2020) to Revision B (January 2021)               | Page |

|   |                                                                  | - ge           |
|---|------------------------------------------------------------------|----------------|
| • | 更新了整个文档中的表格、图和交叉参考的编号格式                                          |                |
|   | 向 <i>器件信息</i> 添加了 BQA 封装信息                                       |                |
| • | Added BQA package information to Pin Configuration and Functions | 3              |
| • | Added BQA package information to Thermal Information table       | <mark>5</mark> |

| CI | hanges from Revision * (December 2019) to Revision A (May 2020) | Page           |
|----|-----------------------------------------------------------------|----------------|
| •  | Added D package information to Pin Configuration and Functions  | 3              |
| •  | Added D package column to Thermal Information table             | <mark>5</mark> |



### **5** Pin Configuration and Functions



14-Pin SOIC, SOT-23, or TSSOP Top View



#### 表 5-1. Pin Functions

| PIN                          |    | I/O    | DESCRIPTION                                                                                            |  |  |  |  |
|------------------------------|----|--------|--------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME NO.                     |    | - "'O  | DESCRIPTION                                                                                            |  |  |  |  |
| 1A                           | 1  | Input  | Channel 1, Input A                                                                                     |  |  |  |  |
| 1B                           | 2  | Input  | Channel 1, Input B                                                                                     |  |  |  |  |
| 1Y                           | 3  | Output | Output Channel 1, Output Y                                                                             |  |  |  |  |
| 2A                           | 4  | Input  | Channel 2, Input A                                                                                     |  |  |  |  |
| 2B                           | 5  | Input  | Channel 2, Input B                                                                                     |  |  |  |  |
| 2Y                           | 6  | Output | hannel 2, Output Y                                                                                     |  |  |  |  |
| GND                          | 7  | _      | Ground                                                                                                 |  |  |  |  |
| 3Y                           | 8  | Output | Channel 3, Output Y                                                                                    |  |  |  |  |
| 3A                           | 9  | Input  | Channel 3, Input A                                                                                     |  |  |  |  |
| 3B                           | 10 | Input  | Channel 3, Input B                                                                                     |  |  |  |  |
| 4Y                           | 11 | Output | Channel 4, Output Y                                                                                    |  |  |  |  |
| 4A                           | 12 | Input  | Channel 4, Input A                                                                                     |  |  |  |  |
| 4B                           | 13 | Input  | Channel 4, Input B                                                                                     |  |  |  |  |
| V <sub>CC</sub>              | 14 | -      | Positive Supply                                                                                        |  |  |  |  |
| Thermal Pad <sup>(1)</sup> — |    | _      | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply |  |  |  |  |

(1) BQA Package only.



### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                       |                                                             | MIN   | MAX | UNIT |
|------------------|---------------------------------------|-------------------------------------------------------------|-------|-----|------|
| V <sub>CC</sub>  | Supply voltage                        |                                                             | - 0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>    | $V_{\rm I}$ < - 0.5 V or $V_{\rm I}$ > $V_{\rm CC}$ + 0.5 V |       | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>   | $V_{\rm O}$ < - 0.5 V or $V_{\rm O}$ > $V_{\rm CC}$ + 0.5 V |       | ±20 | mA   |
| Ι <sub>Ο</sub>   | Continuous output current             | $V_{O} = 0$ to $V_{CC}$                                     |       | ±35 | mA   |
|                  | Continuous current through $V_{CC}$ o | r GND                                                       |       | ±70 | mA   |
| TJ               | Junction temperature <sup>(3)</sup>   |                                                             |       | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                   |                                                             | - 65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) Assured by design.

### 6.2 ESD Ratings

|  |                                                                   |       |                                                                       | VALUE | UNIT |
|--|-------------------------------------------------------------------|-------|-----------------------------------------------------------------------|-------|------|
|  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±4000 | V                                                                     |       |      |
|  | V <sub>(ESD)</sub>                                                |       | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                        |                                     | MIN  | NOM | MAX             | UNIT |
|------------------------|-------------------------------------|------|-----|-----------------|------|
| V <sub>CC</sub>        | Supply voltage                      | 2    | 5   | 6               | V    |
| VI                     | Input voltage                       | 0    |     | V <sub>CC</sub> | V    |
| Vo                     | Output voltage                      | 0    |     | V <sub>CC</sub> | V    |
| $\Delta$ t/ $\Delta$ v | Input transition rise and fall rate |      |     | Unlimited       | ns/V |
| T <sub>A</sub>         | Ambient temperature                 | - 55 |     | 125             | °C   |



### 6.4 Thermal Information

|                           |                                              | SN74HCS00  |          |            |           |      |  |
|---------------------------|----------------------------------------------|------------|----------|------------|-----------|------|--|
|                           | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | D (SOIC) | BQA (WQFN) | DYY (SOT) | UNIT |  |
|                           |                                              | 14 PINS    | 14 PINS  | 14 PINS    | 14 PINS   |      |  |
| R <sub>0 JA</sub>         | Junction-to-ambient thermal resistance       | 151.7      | 133.6    | 109.7      | 236.5     | °C/W |  |
| R <sub>θ</sub><br>JC(top) | Junction-to-case (top) thermal resistance    | 79.4       | 89.0     | 111.0      | 143.2     | °C/W |  |
| R <sub>θ JB</sub>         | Junction-to-board thermal resistance         | 94.7       | 89.5     | 77.9       | 146.0     | °C/W |  |
| $\Psi_{JT}$               | Junction-to-top characterization parameter   | 25.2       | 45.5     | 20.2       | 29.5      | °C/W |  |
| $\Psi_{JB}$               | Junction-to-board characterization parameter | 94.1       | 89.1     | 77.8       | 145.6     | °C/W |  |
| R <sub>θ</sub><br>JC(bot) | Junction-to-case (bottom) thermal resistance | N/A        | N/A      | 56.6       | N/A       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### **6.5 Electrical Characteristics**

over operating free-air temperature range; typical ratings measured at  $T_A = 25^{\circ}C$  (unless otherwise noted).

|                 | PARAMETER                                       | TEST CC                               | NDITIONS                  | V <sub>cc</sub> | MIN | ТҮР                      | MAX        | UNIT                  |                         |  |  |
|-----------------|-------------------------------------------------|---------------------------------------|---------------------------|-----------------|-----|--------------------------|------------|-----------------------|-------------------------|--|--|
|                 |                                                 |                                       |                           | 2 V             | 0.7 |                          | 1.5        |                       |                         |  |  |
| V <sub>T+</sub> | Positive switching threshold                    |                                       |                           | 4.5 V           | 1.7 |                          | 3.15       | V                     |                         |  |  |
|                 |                                                 |                                       |                           | 6 V             | 2.1 |                          | 4.2        |                       |                         |  |  |
| V <sub>T-</sub> |                                                 |                                       |                           | 2 V             | 0.3 |                          | 1.0        |                       |                         |  |  |
|                 | Negative switching threshold                    |                                       |                           | 4.5 V           | 0.9 |                          | 2.2        | V                     |                         |  |  |
|                 |                                                 |                                       |                           | 6 V             | 1.2 |                          | 3.0        |                       |                         |  |  |
|                 |                                                 |                                       |                           | 2 V             | 0.2 |                          | 1.0        |                       |                         |  |  |
| $\Delta V_T$    | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) |                                       |                           | 4.5 V           | 0.4 |                          | 1.4        | V                     |                         |  |  |
|                 |                                                 |                                       |                           | 6 V             | 0.6 |                          | 1.6        |                       |                         |  |  |
|                 |                                                 |                                       |                           |                 |     | I <sub>OH</sub> = -20 μA | 2 V to 6 V | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.002 |  |  |
| V <sub>OH</sub> | High-level output voltage                       | $V_{I} = V_{IH} \text{ or } V_{IL}$   | I <sub>OH</sub> = -6 mA   | 4.5 V           | 4.0 | 4.3                      |            | V                     |                         |  |  |
|                 |                                                 |                                       | I <sub>OH</sub> = -7.8 mA | 6 V             | 5.4 | 5.75                     |            |                       |                         |  |  |
|                 |                                                 |                                       | I <sub>OL</sub> = 20 μA   | 2 V to 6 V      |     | 0.002                    | 0.1        |                       |                         |  |  |
| V <sub>OL</sub> | Low-level output voltage                        | $V_{I} = V_{IH} \text{ or } V_{IL}$   | I <sub>OL</sub> = 6 mA    | 4.5 V           |     | 0.18                     | 0.30       | V                     |                         |  |  |
|                 |                                                 |                                       | I <sub>OL</sub> = 7.8 mA  | 6 V             |     | 0.22                     | 0.33       |                       |                         |  |  |
| I <sub>I</sub>  | Input leakage current                           | $V_{I} = V_{CC} \text{ or } 0$        | ,                         | 6 V             |     | ±100                     | ±1000      | nA                    |                         |  |  |
| I <sub>CC</sub> | Supply current                                  | $V_{I} = V_{CC} \text{ or } 0, I_{C}$ | <sub>D</sub> = 0          | 6 V             |     | 0.1                      | 2          | μA                    |                         |  |  |
| Ci              | Input capacitance                               |                                       |                           | 2 V to 6 V      |     |                          | 5          | pF                    |                         |  |  |
| C <sub>pd</sub> | Power dissipation capacitance per gate          | No load                               |                           | 2 V to 6 V      |     | 10                       |            | pF                    |                         |  |  |



### 6.6 Switching Characteristics

 $C_L$  = 50 pF; over operating free-air temperature range; typical values measured at  $T_A$  = 25°C (unless otherwise noted). See *Parameter Measurement Information* 

|                 | PARAMETER         | FROM (INPUT) | TO (OUTPUT) | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------|-------------------|--------------|-------------|-----------------|-----|-----|-----|------|
| t <sub>pd</sub> | Propagation delay | A or B       | Y           | 2 V             |     | 15  | 36  | ns   |
|                 |                   |              |             | 4.5 V           |     | 7   | 13  |      |
|                 |                   |              |             | 6 V             |     | 5   | 12  |      |
| t <sub>t</sub>  | Transition-time   |              | Y           | 2 V             |     | 9   | 16  |      |
|                 |                   |              |             | 4.5 V           |     | 5   | 9   | ns   |
|                 |                   |              |             | 6 V             |     | 4   | 8   |      |



### 6.7 Typical Characteristics







### 7 Parameter Measurement Information

- Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>t</sub> < 2.5 ns.
- The outputs are measured one at a time, with one input transition per measurement.





A. The maximum between  $t_{\mathsf{PLH}}$  and  $T_{\mathsf{PHL}}$  is used for  $t_{\mathsf{pd}}.$ 

图 7-3. Voltage Waveforms Propagation Delays



### 8 Detailed Description

### 8.1 Overview

This device contains four independent 2-input NAND Gates with Schmitt-trigger inputs. Each gate performs the Boolean function  $Y = \overline{A \bullet B}$  in positive logic.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 Balanced CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to over-current. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.2 CMOS Schmitt-Trigger Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law ( $R = V \div I$ ).

The Schmitt-trigger input architecture provides hysteresis as defined by  $\Delta V_T$  in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers.

#### 8.3.3 Clamp Diode Structure

The inputs and outputs to this device have both positive and negative clamping diodes as depicted in 🛽 8-1.

#### CAUTION

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.





### 图 8-1. Electrical Placement of Clamping Diodes for Each Input and Output

### 8.4 Device Functional Modes

| 表 8-1. Fund | ction Table |
|-------------|-------------|
|-------------|-------------|

| INP | UTS | OUTPUT |  |  |  |  |
|-----|-----|--------|--|--|--|--|
| Α   | В   | Y      |  |  |  |  |
| Н   | Н   | L      |  |  |  |  |
| L   | x   | н      |  |  |  |  |
| x   | L   | н      |  |  |  |  |



### 9 Application and Implementation

备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 Application Information

In this application, two 2-input NAND gates are used to create an active-low SR latch as shown in 🖄 9-1. The two additional gates can be used for a second SR latch, or the inputs can be grounded and both channels left unused.

The SN74HCS00 is used to drive the tamper indicator LED and provide one bit of data to the system controller. When the tamper switch outputs LOW, the output Q becomes HIGH. This output remains HIGH until the system controller addresses the event and sends a LOW signal to the  $\overline{R}$  input which returns the Q output back to LOW.

The inputs of this active-low SR latch can often be driven by open-drain outputs which can produce slow input transition rates when they transition from LOW to Hi-Z. This makes the SN74HCS00 ideal for the application because it has Schmitt-trigger inputs that do not have input transition rate requirements.

#### 9.2 Typical Application



#### 图 9-1. Typical Application Block Diagram

#### 9.2.1 Design Requirements

- All signals in the system operate at 5 V
- Avoid unstable state by not having LOW signals on both inputs
- Q output is HIGH when  $\overline{S}$  is LOW
  - Q output remains High until  $\overline{R}$  is LOW

#### 9.2.1.1 Power Considerations

Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*.

The supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCS00 plus the maximum supply current,  $I_{CC}$ , listed in the *Electrical Characteristics*. The logic device can only source or sink as much current as it is provided at the supply and ground pins, respectively. Be sure not to exceed the maximum total current through GND or  $V_{CC}$  listed in the *Absolute Maximum Ratings*.

The SN74HCS00 can drive a load with a total capacitance less than or equal to 50 pF connected to a highimpedance CMOS input while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed 50 pF.



Total power consumption can be calculated using the information provided in CMOS Power Consumption and  $C_{pd}$  Calculation.

Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices.

### CAUTION

The maximum junction temperature,  $T_J(max)$  listed in the *Absolute Maximum Ratings*, is an *additional limitation* to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device.

#### 9.2.1.2 Input Considerations

Input signals must cross  $V_{t-}(min)$  to be considered a logic LOW, and  $V_{t+}(max)$  to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*.

Unused inputs must be terminated to either  $V_{CC}$  or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCS00, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k  $\Omega$  resistor value is often used due to these factors.

The SN74HCS00 has no input signal transition rate requirements because it has Schmitt-trigger inputs.

Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the  $\Delta V_T(min)$  in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit.

Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than  $V_{CC}$  or ground is plotted in the *Typical Characteristics*.

Refer to the *Feature Description* section for additional information regarding the inputs for this device.

#### 9.2.1.3 Output Considerations

The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the  $V_{OH}$  specification in the *Electrical Characteristics*. Similarly, the ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the  $V_{OL}$  specification in the *Electrical Characteristics*.

Push-pull outputs that could be in the opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device.

Two channels within the same device with the same input signals can be connnected in parallel for additional output drive strength.

Unused outputs can be left floating. Do no connect outputs directly to  $V_{CC}$  or ground.

Refer to the *Feature Description* section for additional information regarding the outputs for this device.



#### 9.2.2 Detailed Design Procedure

- Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section.
- 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; however, it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCS00 to one or more of the receiving devices.
- 3. Ensure the resistive load at the output is larger than (V<sub>CC</sub> / I<sub>O(max)</sub>) Ω. This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above.
- 4. Thermal issues are rarely a concern for logic gates; however, the power consumption and thermal increase can be calculated using the steps provided in the CMOS Power Consumption and Cpd Calculation application report.

#### 9.2.3 Application Curves



图 9-2. Application Timing Diagram

### **10 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. A 0.1-  $\mu$  F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1-  $\mu$  F and 1-  $\mu$  F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example.



### 11 Layout

### **11.1 Layout Guidelines**

When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or VCC, whichever makes more sense for the logic function or is more convenient.

### 11.2 Layout Example



图 11-1. Example Layout for the SN74HCS00



### **12 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, HCMOS Design Considerations application report
- Texas Instruments, CMOS Power Consumption and CPD Calculation application report
- Texas Instruments, *Designing with Logic* application report

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins            | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|---------------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                           |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                           |                       |      | (4)           | (5)                |              |              |
| SN74HCS00BQAR         | Active | Production    | WQFN (BQA)   14           | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00BQAR.A       | Active | Production    | WQFN (BQA)   14           | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00DR           | Active | Production    | SOIC (D)   14             | 2500   LARGE T&R      | Yes  | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00DR.A         | Active | Production    | SOIC (D)   14             | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00DYYR         | Active | Production    | SOT-23-THIN<br>(DYY)   14 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00DYYR.A       | Active | Production    | SOT-23-THIN<br>(DYY)   14 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00PWR          | Active | Production    | TSSOP (PW)   14           | 2000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 125   | HCS00        |
| SN74HCS00PWR.A        | Active | Production    | TSSOP (PW)   14           | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HCS00        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative



www.ti.com

# PACKAGE OPTION ADDENDUM

23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74HCS00 :

Automotive : SN74HCS00-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74HCS00BQAR               | WQFN            | BQA                | 14 | 3000 | 180.0                    | 12.4                     | 2.8        | 3.3        | 1.1        | 4.0        | 12.0      | Q1               |
| SN74HCS00DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HCS00DR                 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.6        | 9.3        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74HCS00DYYR               | SOT-23-<br>THIN | DYY                | 14 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| SN74HCS00PWR                | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Jul-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HCS00BQAR | WQFN         | BQA             | 14   | 3000 | 210.0       | 185.0      | 35.0        |
| SN74HCS00DR   | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74HCS00DR   | SOIC         | D               | 14   | 2500 | 366.0       | 364.0      | 50.0        |
| SN74HCS00DYYR | SOT-23-THIN  | DYY             | 14   | 3000 | 336.6       | 336.6      | 31.8        |
| SN74HCS00PWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **D0014A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **BQA 14**

2.5 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **BQA0014A**

# **PACKAGE OUTLINE**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **BQA0014A**

# **EXAMPLE BOARD LAYOUT**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **BQA0014A**

# **EXAMPLE STENCIL DESIGN**

### WQFN - 0.8 mm max height

PLASTIC QUAD FLAT PACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **PW0014A**



# **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0014A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0014A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# DYY0014A

# PACKAGE OUTLINE

### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



- IOTES.
- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AB



# DYY0014A

# **EXAMPLE BOARD LAYOUT**

### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DYY0014A

# **EXAMPLE STENCIL DESIGN**

### SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司