**SN74AHCT1G125** ZHCST71P - AUGUST 1997 -**REVISED MARCH 2024** # SN74AHCT1G125 具有三态输出的单路总线缓冲门 ## 1 特性 - 工作电压范围为 4.5V 至 5.5V - 电压为 5V 时, t<sub>pd</sub> 最大值为 6ns - 低功耗, Icc 最大值为 10 µ A - 电压为 5V 时,输出驱动为 ±8mA - 输入兼容 TTL 电压 - 闩锁性能超过 250mA,符合 JESD 17 规范 ## 2 应用 - 无线基础设施 - 服务器 - 电力基础设施 - PC/笔记本电脑 - 可编程逻辑控制器 - 测试和测量 ### 3 说明 SN74AHCT1G125 器件是一款具有三态输出的单通道 总线缓冲门/线路驱动器。当输出使能 (OE) 输入为高电 平时,输出被禁用。当 OE 为低电平时,数据从 A 输 入传递到 Y 输出。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | 本体尺寸 <sup>(3)</sup> | |---------------|---------------------|---------------------|---------------------| | | DBV ( SOT-23 , 5 ) | 2.9mm x 2.8mm | 2.9mm x 1.6mm | | SN74AHCT1G125 | DCK ( SC-70 , 5 ) | 2mm x 2.1mm | 2mm x 1.25mm | | | DRL ( SOT-553 , 5 ) | 1.6mm x 1.6mm | 1.6mm x 1.2mm | - 如需了解更多信息,请参阅第 11 节。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 (2) - 本体尺寸(长×宽)为标称值,不包括引脚。 English Data Sheet: SCLS378 ## **Table of Contents** | . d.t. ta | | |--------------------------------------|-----| | 1 特性 | . ' | | 2 应用 | | | 3 说明 | | | 4 Pin Configuration and Functions | | | | | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | . 4 | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | 4 | | 5.4 Thermal Information | ( | | 5.5 Electrical Characteristics | | | 5.6 Switching Characteristics | ( | | 5.7 Operating Characteristics | . ( | | 5.8 Typical Characteristics | | | 6 Parameter Measurement Information | | | 7 Detailed Description | | | 7.1 Overview | | | 7 2 Functional Block Diagram | | | 7.3 Feature Description | <mark>8</mark> | |-----------------------------------------|----------------| | 7.4 Device Functional Modes | 8 | | 8 Application and Implementation | 9 | | 8.1 Application Information | 9 | | 8.2 Typical Application | 9 | | 8.3 Power Supply Recommendations | | | 8.4 Layout | 10 | | 9 Device and Documentation Support | 12 | | 9.1 接收文档更新通知 | | | 9.2 支持资源 | 12 | | 9.3 Trademarks | | | 9.4 静电放电警告 | | | 9.5 术语表 | 12 | | 10 Revision History | 12 | | 11 Mechanical, Packaging, and Orderable | | | Information | 12 | | | | ## **4 Pin Configuration and Functions** See mechanical drawings for dimensions. 表 4-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-----|-----------------|---------------------|---------------| | NO. | NAME | ITPE(') | DESCRIPTION | | 1 | ŌĒ | I | Output Enable | | 2 | A | I | Input A | | 3 | GND | _ | Ground Pin | | 4 | Y | O Output Y | | | 5 | V <sub>CC</sub> | _ | Power Pin | Product Folder Links: SN74AHCT1G125 (1) Signal Types: I = Input, O = Output, I/O = Input or Output ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |--------------------|-----------------------------------------------------------|-----------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | - 0.5 | 7 | V | | V <sub>I</sub> (2) | Input voltage range | | - 0.5 | 7 | V | | V <sub>O</sub> (2) | Output voltage range | | - 0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | - 20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>O</sub> | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | Continuous channel current through V <sub>CC</sub> or GND | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | | | 150 | °C | | Tj | Junction temperature | | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under #5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------|------------------------------------|------|-----------------|------| | V <sub>CC</sub> | Supply voltage | 4.5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | V | | VI | Input voltage | 0 | 5.5 | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | V | | I <sub>OH</sub> | High-level output current | | - 8 | mA | | I <sub>OL</sub> | Low-level output current | | 8 | mA | | Δt/Δν | Input transition rise or fall rate | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | - 40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004). Copyright © 2024 Texas Instruments Incorporated Product Folder Links: SN74AHCT1G125 <sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **5.4 Thermal Information** | | THERMAL METRIC(1) | | DCK | DRL | UNIT | | |------------------------|----------------------------------------------|-------|--------|-------|-------|--| | | THERMAL METRIC | | 5 PINS | | | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 278 | 289.2 | 328.7 | | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 180.5 | 205.8 | 105.1 | | | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 184.4 | 176.2 | 150.3 | °C/\\ | | | ψJT | Junction-to-top characterization parameter | 115.4 | 117.6 | 6.9 | °C/W | | | ψ ЈВ | Junction-to-board characterization parameter | 183.4 | 175.1 | 148.4 | | | | R <sub>θ JC(bot)</sub> | Junction-to-case (bot) thermal resistance | N/A | N/A | N/A | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). #### 5.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER TEST | | TEST<br>CONDITIONS | V <sub>cc</sub> | T | = 25°C | | - 40°<br>85° | | - 40°0<br>125° | | UNIT | |----------------------|-----------------------------------------------------------------------|--------------------------------------------------------------|-----------------|------|--------|-------|--------------|------|----------------|------|------| | | | CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | V <sub>OH</sub> | High level output voltage | I <sub>OH</sub> = -50 μA | 4.5 V | 4.4 | 4.5 | | 4.4 | | 4.4 | | V | | VOH | riigirievei output voitage | I <sub>OH</sub> = -8 mA | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | V | | V | Low level output voltage | I <sub>OL</sub> = 50 μA | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | V | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = 8 mA | 4.5 V | 0.36 | | 0.36 | | 0.44 | 0.44 | | V | | I | Input leakage current | V <sub>I</sub> = 5.5 V or GND | 0 V to<br>5.5 V | | | ±0.1 | | ±1 | - | ±1 | μΑ | | I <sub>OZ</sub> | Off-State (High-Impedance State) Output Current (of a 3-State Output) | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.25 | | ±2.5 | | ±2.5 | μΑ | | I <sub>CC</sub> | Supply current | $V_1 = V_{CC}$<br>or GND, $I_0 = 0$ | 5.5 V | | | 1 | | 10 | | 10 | μΑ | | ΔI <sub>CC</sub> (1) | Supply-current change | One input at 3.4 V,<br>Other input at V <sub>CC</sub> or GND | 5.5 V | | | 1.35 | | 1.5 | | 1.5 | mA | | Ci | Input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 4 | 10 | | 10 | | 10 | pF | | Co | Output capacitance | $V_O = V_{CC}$ or GND | 5 V | | 10 | | | | | | pF | <sup>(1)</sup> This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. 提交文档反馈 5 ## **5.6 Switching Characteristics** over recommended operating free-air temperature range, $V_{CC}$ = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms) | PARAMETER | FROM | то | LOAD | TA | = 25°C | : | - 40°C t | o 85°C | - 40°C to | 125°C | UNIT | | | | | | | | | | | | |------------------|---------|----------|------------------------|------------------------|--------|-----|----------|--------|-----------|-------|------|----|---|------------------------|--|-----|-----|---|---|---|-----|-----| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | | | | | | | | | t <sub>PLH</sub> | A | Y | C <sub>L</sub> = 15 pF | | 3.8 | 5.5 | 1 | 6.5 | 1 | 7 | no | | | | | | | | | | | | | t <sub>PHL</sub> | A | r | C <sub>L</sub> = 15 pr | | 3.8 | 5.5 | 1 | 6.5 | 1 | 7 | ns | | | | | | | | | | | | | t <sub>PZH</sub> | ŌĒ | Y | C <sub>1</sub> = 15 pF | | 3.6 | 5.1 | 1 | 6 | 1 | 6.5 | no | | | | | | | | | | | | | t <sub>PZL</sub> | OE | Y | CL = 15 pr | | 3.6 | 5.1 | 1 | 6 | 1 | 6.5 | ns | | | | | | | | | | | | | t <sub>PHZ</sub> | ŌĒ | Y | C <sub>1</sub> = 15 pF | | 4.6 | 6.8 | 1 | 8 | 1 | 8.5 | ns | | | | | | | | | | | | | t <sub>PLZ</sub> | OE | I | ı | ' | ' | ı | , I | I I | | ' | ı | ' | • | C <sub>L</sub> = 15 pr | | 4.6 | 6.8 | 1 | 8 | 1 | 8.5 | 115 | | t <sub>PLH</sub> | А | Y | V 0 50 "F | | 5.3 | 7.5 | 1 | 8.5 | 1 | 9.5 | no | | | | | | | | | | | | | t <sub>PHL</sub> | A | Y | Y | C <sub>L</sub> = 50 pF | | 5.3 | 7.5 | 1 | 8.5 | 1 | 9.5 | ns | | | | | | | | | | | | t <sub>PZH</sub> | ŌĒ | Y | C <sub>1</sub> = 50 pF | | 5.1 | 7.1 | 1 | 8 | 1 | 9 | ns | | | | | | | | | | | | | t <sub>PZL</sub> | OE | r | CL = 50 pr | | 5.1 | 7.1 | 1 | 8 | 1 | 9 | 115 | | | | | | | | | | | | | t <sub>PHZ</sub> | ŌĒ Y | V | C = 50 pE | | 6.1 | 8.8 | 1 | 10 | 1 | 11 | no | | | | | | | | | | | | | t <sub>PLZ</sub> | OE . | Y | C <sub>L</sub> = 50 pF | | 6.1 | 8.8 | 1 | 10 | 1 | 11 | ns | | | | | | | | | | | | ## **5.7 Operating Characteristics** $V_{CC}$ = 5 V, $T_A$ = 25°C | PARAMETER | | ONDITIONS | TYP | UNIT | | |-----------------------------------------------|----------|-----------|-----|------|--| | C <sub>pd</sub> Power dissipation capacitance | No load, | f = 1 MHz | 14 | pF | | ## **5.8 Typical Characteristics** 图 5-1. TPD vs Temperature ## **6 Parameter Measurement Information** LOAD CIRCUIT FOR TOTEM-POLE OUTPUTS LOAD CIRCUIT FOR 3-STATE AND OPEN-DRAIN OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 3 ns. $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 图 6-1. Load Circuit and Voltage Waveforms Product Folder Links: SN74AHCT1G125 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 7 ## 7 Detailed Description ### 7.1 Overview The SN74AHCT1G125 device is a single bus buffer gate/line driver with 3-state output. The output is disabled when the output-enable ( $\overline{OE}$ ) input is high. When $\overline{OE}$ is low, data is passed from the A input to the Y output. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### 7.2 Functional Block Diagram 图 7-1. Logic Diagram (Positive Logic) #### 7.3 Feature Description - · TTL inputs - Lowered switching threshold allows up translation 3.3 V to 5 V - · Slow edges reduce output ringing #### 7.4 Device Functional Modes 表 7-1. Function Table | INPU | TS <sup>(1)</sup> | OUTPUT <sup>(2)</sup> | |------|-------------------|-----------------------| | ŌĒ | Α | Y | | L | Н | Н | | L | L | L | | Н | Χ | Z | - (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care - (2) H = Driving High, L = Driving Low, Z = High Impedance State ### 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information The SN74AHCT1G125 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8 V $V_{IL}$ and 2V $V_{IH}$ . This feature makes it Ideal for translating up from 3.3 V to 5 V. 8-1 shows this type of translation. ### 8.2 Typical Application 图 8-1. Typical Application Schematic #### 8.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. #### 8.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - For rise time and fall time specifications, see $\triangle t/\triangle V$ in the # 5.3 table. - For specified High and low levels, see V<sub>IH</sub> and V<sub>II</sub> in the #5.3 table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 9 #### 8.2.3 Application Curves #### 8.3 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the # 5.3 table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended. If there are multiple $V_{CC}$ pins, 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ### 8.4 Layout 10 #### 8.4.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in 🖺 8-3 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>, whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled. Product Folder Links. SN/4AACT 1G125 ### 8.4.1.1 Layout Example 图 8-3. Layout Diagram 11 Product Folder Links: SN74AHCT1G125 ## 9 Device and Documentation Support ### 9.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.2 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 9.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 9.5 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 #### 10 Revision History ## Changes from Revision O (October 2023) to Revision P (March 2024) **Page** - Updated thermal values for DBV package from R $\theta$ JA = 231.3 to 278, R $\theta$ JC(top) = 119.9 to 180.5, R $\theta$ JB = 60.6 to 184.4, $\Psi$ JT = 17.8 to 115.4, $\Psi$ JB = 60.1 to 183.4, R $\theta$ JC(bot) = N/A, all values in °C/W ......5 ## Changes from Revision N (January 2016) to Revision O (October 2023) Page - 更新了整个文档中的表格、图和交叉参考的编号格式......1 - Updated thermal values for DCK package from R $\theta$ JA = 287.6 to 289.2, R $\theta$ JC(top) = 97.7 to 205.8, R $\theta$ JB = 65 to 176.2, $\Psi$ JT = 2.0 to 117.6, $\Psi$ JB = 64.2 to 175.1, R $\theta$ JC(bot) = N/A, all values in °C/W ......5 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: SN74AHCT1G125 www.ti.com 3-Jul-2025 ## **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|---------------------------------------------------| | 74AHCT1G125DBVRG4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B25G | | 74AHCT1G125DBVRG4.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B25G | | 74AHCT1G125DBVTG4 | Active | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B25G | | 74AHCT1G125DBVTG4.A | Active | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B25G | | 74AHCT1G125DCKRG4 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BM3 | | 74AHCT1G125DCKRG4.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BM3 | | 74AHCT1G125DCKTE4 | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BM3 | | 74AHCT1G125DCKTG4 | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BM3 | | 74AHCT1G125DCKTG4.A | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | BM3 | | SN74AHCT1G125DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | Call TI Sn | Level-1-260C-UNLIM | -40 to 125 | (37QH, 3BEF, B253,<br>B25G, B25J, B<br>25L, B25S) | | SN74AHCT1G125DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | (37QH, 3BEF, B253,<br>B25G, B25J, B<br>25L, B25S) | | SN74AHCT1G125DBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | -40 to 125 | (B253, B25G, B25J,<br>B25S) | | SN74AHCT1G125DCK3 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SNBI | Level-1-260C-UNLIM | -40 to 85 | BMY | | SN74AHCT1G125DCK3.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SNBI | Level-1-260C-UNLIM | -40 to 85 | BMY | | SN74AHCT1G125DCKR | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | (1QK, BM3, BMG, BM<br>J, BML, BMS) | | SN74AHCT1G125DCKR.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | (1QK, BM3, BMG, BM<br>J, BML, BMS) | | SN74AHCT1G125DCKT | Obsolete | Production | SC70 (DCK) 5 | - | - | Call TI | Call TI | -40 to 125 | (BM3, BMG, BMJ, BM<br>S) | | SN74AHCT1G125DRLR | Active | Production | SOT-5X3 (DRL) 5 | 4000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | (BMB, BMS) | | SN74AHCT1G125DRLR.A | Active | Production | SOT-5X3 (DRL) 5 | 4000 LARGE T&R | Yes | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | (BMB, BMS) | <sup>(1)</sup> Status: For more details on status, see our product life cycle. ## PACKAGE OPTION ADDENDUM www.ti.com 3-Jul-2025 - (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AHCT1G125: Automotive: SN74AHCT1G125-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 17-Jul-2025 ### TAPE AND REEL INFORMATION # | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74AHCT1G125DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | 74AHCT1G125DBVTG4 | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | 74AHCT1G125DCKRG4 | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | 74AHCT1G125DCKTG4 | SC70 | DCK | 5 | 250 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74AHCT1G125DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74AHCT1G125DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 8.4 | 2.3 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74AHCT1G125DRLR | SOT-5X3 | DRL | 5 | 4000 | 180.0 | 8.4 | 1.98 | 1.78 | 0.69 | 4.0 | 8.0 | Q3 | www.ti.com 17-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | 74AHCT1G125DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | 74AHCT1G125DBVTG4 | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | 74AHCT1G125DCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | 74AHCT1G125DCKTG4 | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | | SN74AHCT1G125DBVR | SOT-23 | DBV | 5 | 3000 | 208.0 | 191.0 | 35.0 | | SN74AHCT1G125DCKR | SC70 | DCK | 5 | 3000 | 210.0 | 185.0 | 35.0 | | SN74AHCT1G125DRLR | SOT-5X3 | DRL | 5 | 4000 | 202.0 | 201.0 | 28.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. PLASTIC SMALL OUTLINE #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD-1 PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司