SN74AHC1G126-Q1 ZHCSSX6A - AUGUST 2023 -**REVISED OCTOBER 2023** # SN74AHC1G126-Q1 具有三态输出的汽车类单路总线缓冲门 ## 1 特性 - 符合面向汽车应用的 AEC-Q100 标准: - 器件温度等级 1:-40°C 至 +125°C - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C4B - 工作电压范围为 2V 至 5.5V - 低功耗, I<sub>CC</sub> 最大值为 10μA - 5V 下的输出驱动为 ±8mA - 闩锁性能超过 250mA, 符合 JESD 17 规范 ## 2 应用 - 启用或禁用数字信号 - 控制指示灯 LED - 对开关进行去抖 - 消除缓慢或嘈杂输入信号 ## 3 说明 SN74AHC1G126-Q1 是一款具有三态输出和集成电压 转换功能的单路缓冲门。该缓冲器以正逻辑执行布尔函 数 Y = A。通过对 $\overline{OE}$ 引脚施加高电平,可以将输出置 于高阻态。 封装信息 | | | · · · · · · · | | |-------------------|-------------------|---------------------------|---------------------------| | 器件型号 | 封装 <sup>(1)</sup> | <b>封装尺寸<sup>(2)</sup></b> | <b>封装尺寸<sup>(3)</sup></b> | | SN74AHC1G126-Q1 | DBV ( SOT-23 , 5) | 2.9mm x 2.8mm | 2.9mm x 1.6mm | | 31174A11013120-Q1 | DCK ( SC70 , 5 ) | 2mm × 2.1mm | 2mm x 1.25mm | - (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 - 封装尺寸(长x宽)为标称值,并包括引脚(如适用)。 (2) - 封装尺寸(长×宽)为标称值,不包括引脚。 ## **Table of Contents** | 1 特性1 | 8.3 Feature Description | 9 | |---------------------------------------|---------------------------|----| | . · · · _<br>2 应用 1 | | 10 | | - 二/17<br>3 说明 1 | A | 11 | | 4 Revision History | | 11 | | 5 Pin Configuration and Functions | 007 | | | 6 Specifications4 | | 13 | | 6.1 Absolute Maximum Ratings4 | | 13 | | 6.2 ESD Ratings4 | | 14 | | 6.3 Recommended Operating Conditions4 | | 14 | | 6.4 Thermal Information | | 14 | | 6.5 Electrical Characteristics | and the state of the same | 14 | | 6.6 Switching Characteristics | | | | 6.7 Typical Characteristics | | | | 7 Parameter Measurement Information | | | | 8 Detailed Description9 | | | | 8.1 Overview | | 14 | | 8.2 Functional Block Diagram | | | # **4 Revision History** | С | hanges from Revision * (August 2023) to Revision A (October 2023) | Pag | |---|-------------------------------------------------------------------------------------------------------------------------------|-------| | • | 向 <i>封装信息</i> 表中添加了 DBV 封装 | | | • | Added DBV package to Pin Configuration and Functions section | | | • | Added thermal values for DBV package: R $\theta$ JA = 278.0, R $\theta$ JC(top) = 180.5, R $\theta$ JB = 184.4, $\Psi$ JT = 1 | 15.4, | | | $\Psi JB = 183.4$ , R $\theta$ JC(bot) = N/A, all values in °C/W | | Product Folder Links: SN74AHC1G126-Q1 # **5 Pin Configuration and Functions** 图 5-1. SN74AHC1G126-Q1 DBV Package, 5-Pin SOT-23; DCK Package, 5-Pin SC-70 (Top View) 表 5-1. Pin Functions | Р | IN | TYPE(1) | DESCRIPTION | |-----------------|-----|---------|----------------------------| | NAME | NO. | 11156 | DESCRIPTION | | OE | 1 | I | Output enable. Active high | | А | 2 | I | Input | | GND | 3 | G | Ground | | Υ | 4 | 0 | Output | | V <sub>CC</sub> | 5 | Р | Power Supply | (1) I = input, O = output, I/O = input or output, G = ground, P = power. ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------------------|---------------------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | - 0.5 | 7 | V | | VI | Input voltage range | | -0.5 | 7 | V | | Vo | Output voltage range | | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Voltage range applied to any outputhe high-impedance or power-off st | | -0.5 | 4.6 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | V <sub>1</sub> < 0 | - 20 | | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_O < 0$ or $V_O > V_{CC}$ | - 20 | 20 | mA | | Io | Continuous output current | V <sub>O</sub> = 0 to V <sub>CC</sub> | - 25 | 25 | mA | | Io | Continuous output current through | V <sub>CC</sub> or GND | - 50 | 50 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|---------------------------|---------------------------------|------|-----------------|------| | V <sub>CC</sub> | Supply Voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | V | | V <sub>IH</sub> | high-level input voltage | V <sub>CC</sub> = 3V | 2.1 | | V | | | | V <sub>CC</sub> = 5.5 V | 3.85 | | V | | | | V <sub>CC</sub> = 2 V | | 0.5 | V | | V <sub>IL</sub> | low-level input voltage | V <sub>CC</sub> = 3 V | | 0.9 | V | | | | V <sub>CC</sub> = 5.5 V | | 1.65 | V | | V <sub>I</sub> | input voltage | | 0 | 5.5 | V | | V <sub>O</sub> | output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | -50 | μА | | I <sub>OH</sub> | high-level output current | V <sub>CC</sub> = 3.3 V ± 0.3 V | | -4 | mA | | | | V <sub>CC</sub> = 5 V ± 0.5 V | | -8 | mA | Product Folder Links: SN74AHC1G126-Q1 提交文档反馈 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. # 6.3 Recommended Operating Conditions (续) over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |----------------|------------------------------------|----------------------------------|-----|-----|------------| | | | V <sub>CC</sub> = 2 V | | 50 | μ <b>A</b> | | $I_{OL}$ | low-level output current | $V_{CC}$ = 3.3 V ± 0.3 V | | 4 | mA | | | | $V_{CC} = 5 V \pm 0.5 V$ | | 8 | mA | | Δ t/ Δ v | input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3$ | | 100 | nS/V | | Δ t/ Δ v | input transition rise or fall rate | V <sub>CC</sub> = 5 V ± 0.5 V | | 20 | nS/V | | T <sub>A</sub> | Operating free-air temperature | | -55 | 125 | °C | #### **6.4 Thermal Information** | | | SN74AHC | | | |------------------------|----------------------------------------------|--------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | DCK (SC70) | UNIT | | | | 5 PINS | 5 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 278.0 | 293.4 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 180.5 | 208.8 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 184.4 | 180.6 | °C/W | | ΨJT | Junction-to-top characterization parameter | 115.4 | 120.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 183.4 | 179.5 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | TA | = 25°C | | -40°C to 125°C | | | UNIT | |-----------------|-----------------------------------------|-----------------|-------|--------|------|----------------|-----|------|------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | I <sub>OH</sub> = -50 μA | Vcc = 2 V | 1.9 | | | 1.9 | | | V | | | I <sub>OH</sub> = -50 μA | Vcc = 3 V | 2.9 | | | 2.9 | | | V | | V <sub>OH</sub> | I <sub>OH</sub> = -50 μA | Vcc = 4.5 V | 4.4 | | | 4.4 | | | V | | | I <sub>OH</sub> = -4 mA | Vcc = 3 V | 2.58 | | | 2.48 | | | V | | | I <sub>OH</sub> = -8 mA | Vcc = 4.5 V | 3.94 | | | 3.8 | | | V | | | I <sub>OH</sub> = 50 μ A | Vcc = 2 V | | | 0.1 | | | 0.1 | V | | | I <sub>OH</sub> = 50 μ A | Vcc = 3 V | | | 0.1 | | | 0.1 | V | | V <sub>OL</sub> | I <sub>OH</sub> = 50 μ A | Vcc = 4.5 V | | | 0.1 | | | 0.1 | V | | | I <sub>OH</sub> = 4 mA | Vcc = 3 V | | | 0.36 | | | 0.44 | V | | | I <sub>OH</sub> = 8 mA | Vcc = 4.5 V | | | 0.36 | | | 0.44 | V | | I <sub>I</sub> | V <sub>I</sub> = 5.5V or GND | 0 V to 5.5 V | -0.1 | | 0.1 | -1 | | 1 | μA | | I <sub>OZ</sub> | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V | -0.25 | | 0.25 | -2.5 | | 2.5 | μA | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 1 | | | 4 | μA | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 1.7 | 10 | | | | pF | | Co | V <sub>O</sub> = V <sub>CC</sub> or GND | 5 V | | 3 | | | | | pF | | C <sub>PD</sub> | Power dissipation capacitance | 5 V | | 14 | | | | | pF | 提交文档反馈 # **6.6 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | LOAD | V | TA | = 25° | С | -40° | C to 85°C | -40° | C to 12 | 5°C | UNIT | |------------------|---------|----------|------------------------|-----------------|-----|-------|------|------|-----------|------|---------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | V <sub>CC</sub> | MIN | TYP | MAX | MIN | TYP MA | MIN | TYP | MAX | UNII | | t <sub>PHL</sub> | Α | Υ | C <sub>L</sub> = 15 pF | 3.3 V ± 0.3 V | | 5.6 | 8 | 1 | 9. | 5 1 | | 10 | ns | | t <sub>PHZ</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 3.3 V ± 0.3 V | | 5.4 | 8 | 1 | 9. | 5 1 | | 10 | ns | | t <sub>PLH</sub> | Α | Υ | C <sub>L</sub> = 15 pF | 3.3 V ± 0.3 V | | 5.6 | 8 | 1 | 9. | 5 1 | | 10 | ns | | t <sub>PLZ</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 3.3 V ± 0.3 V | | 7 | 9.7 | 1 | 11. | 5 1 | | 12.5 | ns | | t <sub>PZH</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 3.3 V ± 0.3 V | | 5.4 | 8 | 1 | 9. | 5 1 | | 10 | ns | | t <sub>PZL</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 3.3 V ± 0.3 V | | 5.4 | 8 | 1 | 9. | 5 1 | | 10 | ns | | t <sub>PHL</sub> | А | Υ | C <sub>L</sub> = 50 pF | 3.3 V ± 0.3 V | | 8.5 | 11.1 | 1 | 1 | 3 1 | | 14 | ns | | t <sub>PHZ</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 3.3 V ± 0.3 V | | 9.5 | 13.2 | 1 | 1 | 5 1 | | 16 | ns | | t <sub>PLH</sub> | Α | Υ | C <sub>L</sub> = 50 pF | 3.3 V ± 0.3 V | | 8.1 | 11.5 | 1 | 1 | 3 1 | | 14 | ns | | t <sub>PLZ</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 3.3 V ± 0.3 V | | 9.5 | 13.2 | 1 | 1 | 5 1 | | 16 | ns | | t <sub>PZH</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 3.3 V ± 0.3 V | | 7.9 | 11.5 | 1 | 1 | 3 1 | | 14 | ns | | t <sub>PZL</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 3.3 V ± 0.3 V | | 7.9 | 11.5 | 1 | 1 | 3 1 | | 14 | ns | | t <sub>PHL</sub> | А | Υ | C <sub>L</sub> = 15 pF | 5 V ± 0.5 V | | 3.8 | 5.5 | 1 | 6. | 5 1 | | 7 | ns | | t <sub>PHZ</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 5 V ± 0.5 V | | 4.6 | 6.8 | 1 | | 3 1 | | 8.5 | ns | | t <sub>PLH</sub> | Α | Υ | C <sub>L</sub> = 15 pF | 5 V ± 0.5 V | | 3.8 | 5.5 | 1 | 6. | 5 1 | | 7 | ns | | t <sub>PLZ</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 5 V ± 0.5 V | | 4.6 | 6.8 | 1 | | 3 1 | | 8.5 | ns | | t <sub>PZH</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 5 V ± 0.5 V | | 3.6 | 5.1 | 1 | | 3 1 | | 6.5 | ns | | t <sub>PZL</sub> | OE | Υ | C <sub>L</sub> = 15 pF | 5 V ± 0.5 V | | 3.6 | 5.1 | 1 | | 3 1 | | 6.5 | ns | | t <sub>PHL</sub> | Α | Υ | C <sub>L</sub> = 50 pF | 5 V ± 0.5 V | | 5.3 | 7.5 | 1 | 8. | 5 1 | | 9.5 | ns | | t <sub>PHZ</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 5 V ± 0.5 V | | 6.1 | 8.8 | 1 | 1 | ) 1 | | 11 | ns | | t <sub>PLH</sub> | Α | Υ | C <sub>L</sub> = 50 pF | 5 V ± 0.5 V | | 5.3 | 7.5 | 1 | 8. | 5 1 | | 9.5 | ns | | t <sub>PLZ</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 5 V ± 0.5 V | | 6.1 | 8.8 | 1 | 1 | ) 1 | | 11 | ns | | t <sub>PZH</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 5 V ± 0.5 V | | 5.1 | 7.1 | 1 | | 3 1 | | 9 | ns | | t <sub>PZL</sub> | OE | Υ | C <sub>L</sub> = 50 pF | 5 V ± 0.5 V | | 5.1 | 7.1 | 1 | | 3 1 | | 9 | ns | ## **6.7 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) 图 6-1. Supply Current Across Input Voltage 3.3-V and 5.0-V Supply 图 6-2. Output Voltage vs Current in HIGH State; 5-V Supply 图 6-3. Output Voltage vs Current in LOW State; 5-V Supply 图 6-4. Output Voltage vs Current in HIGH State; 3.3-V Supply 图 6-5. Output Voltage vs Current in LOW State; 3.3-V Supply Product Folder Links: SN74AHC1G126-Q1 提交文档反馈 ## 7 Parameter Measurement Information Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ . For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) C<sub>L</sub> includes probe and test-fixture capacitance. 图 7-1. Load Circuit for 3-State Outputs - (1) S1 = CLOSED, S2 = OPEN. - (2) S1 = OPEN, S2 = CLOSED. - (3) The greater between $t_{\text{PZL}}$ and $t_{\text{PZH}}$ is the same as $t_{\text{en}}$ . - (4) The greater between $t_{PLZ}$ and $t_{PHZ}$ is the same as $t_{dis}$ . 图 7-3. Voltage Waveforms Propagation Delays (1) The greater between $t_{PLH}$ and $t_{PHL}$ is the same as $t_{pd}$ . ## 图 7-2. Voltage Waveforms Propagation Delays (1) The greater between t<sub>r</sub> and t<sub>f</sub> is the same as t<sub>t</sub>. 图 7-4. Voltage Waveforms, Input and Output Transition Times Copyright © 2023 Texas Instruments Incorporated ## 8 Detailed Description ### 8.1 Overview The SN74AHC1G126-Q1 is a single buffer gate with 3-state outputs and integrated voltage translation. This buffer performs the Boolean function Y = A in positive logic. The outputs can be placed into a Hi-Z state by applying a High on the $\overline{OE}$ pin. The output level is referenced to the supply voltage ( $V_{CC}$ ) and supports 1.8-V, 2.5-V, 3.3-V, and 5-V CMOS levels. ### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the Electrical Characteristics. The worst case resistance is calculated with the maximum input voltage, given in the Absolute Maximum Ratings, and the maximum input leakage current, given in the Electrical Characteristics, using Ohm's law (R = V ÷ I). Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the Recommended Operating Conditions table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at V<sub>CC</sub> or GND. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; a 10-k $\Omega$ resistor, however, is recommended and will typically meet all requirements. #### 8.3.2 Balanced CMOS 3-State Outputs This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term balanced indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the Absolute Maximum Ratings must be followed at all times. When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the Electrical Characteristics table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10-k $\Omega$ resistor can be used to meet these requirements. Product Folder Links: SN74AHC1G126-Q1 Unused 3-state CMOS outputs should be left disconnected. ### 8.3.3 Clamp Diode Structure The outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only as shown in 🖺 8-1. ## 小心 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 8-1. Electrical Placement of Clamping Diodes for Each Input and Output ### 8.4 Device Functional Modes 表 8-1 lists the functional modes of the SN74AHC1G126-Q1. 表 8-1. Function Table (1) H = high voltage level, L = low voltage level, X = do not care, Z = high impedance ## 9 Application and Implementation ### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information In this application, a buffer with a 3-state output is used to disable a data signal as shown in the Typical Application Block Diagram. ### 9.2 Typical Application 图 9-1. Typical Application Block Diagram #### 9.2.1 Design Requirements #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the Recommended Operating Conditions. The supply voltage sets the electrical characteristics of the device as described in the Electrical Characteristics section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74AHC1G126-Q1 plus the maximum static supply current, I<sub>CC</sub>, listed in the Electrical Characteristics, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through V<sub>CC</sub> listed in the Absolute Maximum Ratings. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74AHC1G126-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the Electrical Characteristics, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the Absolute Maximum Ratings. The SN74AHC1G126-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74AHC1G126-Q1 can drive a load with total resistance described by $R_L \geqslant V_O / I_O$ , with the output voltage and current defined in the Electrical Characteristics table with VOH and VOI. When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the V<sub>CC</sub> pin. Total power consumption can be calculated using the information provided in the CMOS Power Consumption and Cpd Calculation application note. Thermal increase can be calculated using the information provided in the *Thermal Characteristics of Standard* Linear and Logic (SLL) Packages and Devices application note. Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 #### 小心 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. ### 9.2.1.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74AHC1G126-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74AHC1G126-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. #### 9.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74AHC1G126-Q1 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)})$ $\Omega$ . Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. Copyright © 2023 Texas Instruments Incorporated #### 9.2.3 Application Curves 图 9-2. Application Timing Diagram ## 9.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. #### 9.4 Layout #### 9.4.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. #### 9.4.2 Layout Example 图 9-3. Example Layout for the SN74AHC1G126-Q1 ## 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note - Texas Instruments, Implications of Slow or Floating CMOS Inputs application note ### 10.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击通知进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 10.3 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 ### 10.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 10.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 #### 10.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74AHC1G126-Q1 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | . , | | | | ., | (4) | (5) | | | | CAHC1G126QDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 39NH | | CAHC1G126QDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 39NH | | CAHC1G126QDCKRQ1 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1QI | | CAHC1G126QDCKRQ1.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1QI | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AHC1G126-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 ● Catalog : SN74AHC1G126 • Enhanced Product : SN74AHC1G126-EP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Enhanced Product Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Nov-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CAHC1G126QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | CAHC1G126QDCKRQ1 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 4-Nov-2023 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|------------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | CAHC1G126QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | ı | CAHC1G126QDCKRQ1 | SC70 | DCK | 5 | 3000 | 190.0 | 190.0 | 30.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司