

2Q7 222

2Q8 23

24

 $2\overline{OE}$ 

27 2D7

26

2D8

25 1 2LE

#### FEATURES

| ٠ | Controlled Baseline                                                                                       | ו וס                               | PACKAGE  | =                          |
|---|-----------------------------------------------------------------------------------------------------------|------------------------------------|----------|----------------------------|
|   | <ul> <li>One Assembly/Test Site, One Fabrication<br/>Site</li> </ul>                                      |                                    | DP VIEW) | -                          |
| • | Extended Temperature Performance of<br>–55°C to 125°C                                                     | 1 <del>0E</del> [ 1<br>1Q1 [ 2     |          | ] 1LE<br>] 1D1             |
| • | Enhanced Diminishing Manufacturing<br>Sources (DMS) Support                                               | 1Q2 [] 3<br>GND [] 4               | 45       | ] 1D2<br>] GND             |
| ٠ | Enhanced Product Change Notification                                                                      | 1Q3 5                              |          | 1D3                        |
| ٠ | Qualification Pedigree (1)                                                                                | 1Q4∐6<br>Vaa ∏7                    |          | ] 1D4<br>] V <sub>CC</sub> |
| • | Member of the Texas Instruments Widebus™<br>Family                                                        | V <sub>CC</sub> 7<br>1Q5 8         | 41       | 1D5                        |
| • | State-of-the-Art EPIC-IIB™ BiCMOS Design<br>Significantly Reduces Power Dissipation                       | 1Q6 [] 9<br>GND [] 10<br>1Q7 [] 11 | ) 39     | ] 1D6<br>] GND<br>] 1D7    |
| • | Latch-Up Performance Exceeds 500 mA Per<br>JEDEC Standard JESD-17                                         | 1Q8 [ 12<br>2Q1 [ 13               |          | ] 1D8<br>] 2D1             |
| • | Typical V <sub>OLP</sub> (Output Ground Bounce)<br><0.8 V at V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C | 2Q2 [] 14<br>GND [] 14             | 5 34     | ] 2D2<br>] GND             |
| • | High-Impedance State During Power Up and<br>Power Down                                                    | 2Q3 [] 16<br>2Q4 [] 17             | 7 32     | ] 2D3<br>] 2D4             |
| • | Distributed V <sub>cc</sub> and GND Pin Configuration<br>Minimizes High-Speed Switching Noise             | V <sub>CC</sub> [] 18<br>2Q5 [] 19 | 9 30     | V <sub>CC</sub><br>  2D5   |
| • | Flow-Through Architecture Optimizes PCB                                                                   | 2Q6 [] 20<br>GND [] 2 <sup>-</sup> |          | 2D6<br>GND                 |

- Flow-Inrough Architecture Optimizes PCB Layout
- High-Drive Outputs (-24-mA I<sub>OH</sub>, 48-mA I<sub>OL</sub>)
- Plastic 300-mil Shrink Small-Outline (DL) Package
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold-compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

### **DESCRIPTION/ORDERING INFORMATION**

The SN74ABT16373A-EP is a 16-bit transparent D-type latch with 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The SN74ABT16373A-EP is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAG    | iE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|-----------|-------------------|-----------------------|------------------|--|
| –55°C to 125°C | SSOP – DL | Tape and reel     | CABT16373AMDLREP      | ABT16373AMEP     |  |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus, EPIC-IIB are trademarks of Texas Instruments.



SCBS810-MARCH 2006

### DESCRIPTION/ORDERING INFORMATION (CONTINUED)

The SN74ABT16373A-EP can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

When  $V_{CC}$  is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The SN74ABT16373A-EP is characterized for operation from –55°C to 125°C.

|    | INPUTS | OUTPUT |                |
|----|--------|--------|----------------|
| OE | LE     | D      | Q              |
| L  | Н      | Н      | Н              |
| L  | Н      | L      | L              |
| L  | L      | Х      | Q <sub>0</sub> |
| н  | Х      | х      | Z              |

# FUNCTION TABLE (each 8-bit section)





(1) This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.





SCBS810-MARCH 2006

### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                    |                    |  | MIN  | MAX | UNIT |
|------------------|--------------------------------------------------------------------|--------------------|--|------|-----|------|
| $V_{CC}$         | Supply voltage range                                               |                    |  | -0.5 | 7   | V    |
| VI               | put voltage range <sup>(2)</sup>                                   |                    |  |      | 7   | V    |
| Vo               | Voltage range applied to any output in the high or power-off state |                    |  |      | 5.5 | V    |
| lo               | Current into any output in the low state                           |                    |  |      | 96  | mA   |
| I <sub>IK</sub>  | Input clamp current                                                | V <sub>1</sub> < 0 |  |      | -18 | mA   |
| I <sub>OK</sub>  | Output clamp current                                               | V <sub>0</sub> < 0 |  |      | -50 | mA   |
| $\theta_{JA}$    | Package thermal impedance <sup>(3)</sup>                           |                    |  |      | 94  | °C/W |
| T <sub>stg</sub> | Storage temperature range                                          |                    |  |      | 150 | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(2) (3) The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD 51.

#### Recommended Operating Conditions<sup>(1)</sup>

|                            |                                    |                 | MIN | MAX      | UNIT |
|----------------------------|------------------------------------|-----------------|-----|----------|------|
| V <sub>CC</sub>            | Supply voltage                     |                 | 4.5 | 5.5      | V    |
| V <sub>IH</sub>            | High-level input voltage           |                 | 2   |          | V    |
| V <sub>IL</sub>            | Low-level input voltage            |                 |     | 0.8      | V    |
| VI                         | Input voltage                      |                 | 0   | $V_{CC}$ | V    |
| I <sub>OH</sub>            | High-level output current          |                 |     | -24      | mA   |
| I <sub>OL</sub>            | Low-level output current           |                 |     | 48       | mA   |
| $\Delta t/\Delta v$        | Input transition rise or fall rate | Outputs enabled |     | 10       | ns/V |
| $\Delta t / \Delta V_{CC}$ | Power-up ramp rate                 |                 | 200 |          | μs/V |
| T <sub>A</sub>             | Operating free-air temperature     |                 | -55 | 125      | °C   |

(1) Unused inputs must be held high or low to prevent them from floating.

#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                     |                  |                                                           | EST CONDITIONS                               |                                        |     | T <sub>A</sub> = 25°C | MIN MAX |     | UNIT |      |
|-------------------------------|------------------|-----------------------------------------------------------|----------------------------------------------|----------------------------------------|-----|-----------------------|---------|-----|------|------|
|                               | PARAMETER        | 1                                                         | EST CONDITIONS                               |                                        | MIN | TYP <sup>(1)</sup>    | MAX     |     |      | UNIT |
| V <sub>IK</sub>               |                  | V <sub>CC</sub> = 4.5 V,                                  | I <sub>I</sub> = -18 mA                      |                                        |     |                       | -1.2    |     | -1.2 | V    |
|                               |                  | V <sub>CC</sub> = 4.5 V,                                  | I <sub>OH</sub> = -3 mA                      |                                        | 2.5 |                       |         | 2.5 |      |      |
| V <sub>OH</sub>               |                  | V <sub>CC</sub> = 5 V,                                    | I <sub>OH</sub> = -3 mA                      |                                        | 3   |                       |         | 3   |      | V    |
|                               |                  | V <sub>CC</sub> = 4.5 V,                                  | I <sub>OH</sub> = -24 mA                     |                                        | 2   |                       |         | 2   |      |      |
| V <sub>OL</sub>               |                  | $V_{CC} = 4.5 V,$                                         | I <sub>OL</sub> = 48 mA                      |                                        |     |                       | 0.55    |     | 0.55 | V    |
| V <sub>hys</sub>              |                  |                                                           |                                              |                                        |     | 100                   |         |     |      | mV   |
| l <sub>l</sub>                |                  | $V_{CC} = 0$ to 5.5 V,                                    | $V_I = V_{CC}$ or GND                        |                                        |     |                       | ±1      |     | ±1   | μA   |
| I <sub>OZPU</sub> (           | 2)               | $V_{CC} = 0$ to 2.1 V,                                    | $V_{O}$ = 0.5 V to 2.7 V,                    | $\overline{OE} = X$                    |     |                       | ±50     |     | ±50  | μA   |
| I <sub>OZPD</sub> (           | 2)               | $V_{CC} = 2.1 V \text{ to } 0,$                           | $V_{O} = 0.5 V \text{ to } 2.7 V,$           | $\overline{OE} = X$                    |     |                       | ±50     |     | ±50  | μA   |
| I <sub>OZH</sub>              |                  | $V_{CC}$ = 2.1 V to 5.5 V,                                | V <sub>O</sub> = 2.7 V,                      | $\overline{\text{OE}} \ge 2 \text{ V}$ |     |                       | 10      |     | 10   | μA   |
| I <sub>OZL</sub>              |                  | $V_{CC} = 2.1 \text{ V to } 5.5 \text{ V},$               | V <sub>O</sub> = 0.5 V,                      | $\overline{\text{OE}} \ge 2 \text{ V}$ |     |                       | -10     |     | -10  | μA   |
| I <sub>off</sub>              |                  | $V_{CC} = 0,$                                             | $V_{I} \text{ or } V_{O} \leq 4.5 \text{ V}$ |                                        |     |                       | ±100    |     |      | μA   |
| I <sub>CEX</sub>              | Outputs high     | $V_{CC} = 5.5 V,$                                         | $V_{O} = 5.5 V$                              |                                        |     |                       | 50      |     | 50   | μA   |
| I <sub>O</sub> <sup>(3)</sup> |                  | V <sub>CC</sub> = 5.5 V,                                  | V <sub>O</sub> = 2.5 V                       |                                        | -50 | -100                  | -180    | -50 | -180 | mA   |
|                               | Outputs high     |                                                           |                                              |                                        |     |                       | 2       |     | 2    |      |
| I <sub>CC</sub>               | Outputs low      | $V_{CC} = 5.5 \text{ V}, \text{ I}_{O} = 0,$              | $V_I = V_{CC}$ or GND                        |                                        |     |                       | 85      |     | 85   | mA   |
|                               | Outputs disabled |                                                           |                                              |                                        |     |                       | 2       |     | 2    |      |
| $\Delta I_{CC}^{(4)}$         | )                | $V_{CC}$ = 5.5 V, One inpu<br>Other inputs at $V_{CC}$ or | t at 3.4 V,<br>GND                           |                                        |     |                       | 1.5     |     | 1.5  | mA   |
| Ci                            |                  | $V_1 = 2.5 \text{ V or } 0.5 \text{ V}$                   |                                              |                                        |     | 3.5                   |         |     |      | pF   |
| Co                            |                  | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$                   |                                              |                                        |     | 9.5                   |         |     |      | pF   |

All typical values are at  $V_{CC} = 5$  V. (1)

(2) This parameter is characterized, but not production tested.

(3) (4) Not more than one output should be tested at a time, and the duration of the test should not exceed one second. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND.

#### **Timing Requirements**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                                         | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | MIN | МАХ | UNIT |
|-----------------|-----------------------------------------|-------------------------------------------------|-----|-----|------|
|                 |                                         | MIN MAX                                         |     |     |      |
| t <sub>w</sub>  | Pulse duration, LE high                 | 3.3                                             | 3.3 |     | ns   |
| t <sub>su</sub> | Setup time, data before LE $\downarrow$ | 1.5                                             | 2.4 |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$   | 1                                               | 2.2 |     | ns   |



### SCBS810-MARCH 2006

### **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | TO       | V <sub>C</sub><br>T <sub>A</sub> | <sub>C</sub> = 5 V,<br>= 25°C |     | MIN | МАХ | UNIT |
|------------------|---------|----------|----------------------------------|-------------------------------|-----|-----|-----|------|
|                  | (INPUT) | (OUTPUT) | MIN                              | TYP                           | MAX |     |     |      |
| t <sub>PLH</sub> | D       | Q        | 1.4                              | 3.7                           | 5.3 | 1.4 | 6.5 |      |
| t <sub>PHL</sub> | U       |          | 2                                | 4                             | 5.4 | 2   | 6.5 | ns   |
| t <sub>PLH</sub> | LE      | Q        | 1.7                              | 4.1                           | 5.7 | 1.7 | 7   | 20   |
| t <sub>PHL</sub> | LE      |          | 2.3                              | 4.3                           | 5.6 | 2.3 | 6.3 | ns   |
| t <sub>PZH</sub> | OE      | 0        | 1.1                              | 3.4                           | 5   | 1.1 | 6.4 |      |
| t <sub>PZL</sub> | UE      | Q        | 1.5                              | 3.5                           | 4.9 | 1.5 | 5.8 | ns   |
| t <sub>PHZ</sub> | OE      | 0        | 2.4                              | 5.1                           | 7.1 | 2.4 | 8.3 |      |
| t <sub>PLZ</sub> | UE      | Q        | 1.6                              | 4.4                           | 6.3 | 1.6 | 8   | ns   |

7 V 0 TEST **S**1 O Open **500** Ω **S1** From Output Open t<sub>PLH</sub>/t<sub>PHL</sub> O GND **Under Test** 7 V t<sub>PLZ</sub>/t<sub>PZL</sub> C<sub>L</sub> = 50 pF t<sub>PHZ</sub>/t<sub>PZH</sub> Open **500** Ω (see Note A) + 3 V LOAD CIRCUIT **Timing Input** 1.5 V 0 V t<sub>su</sub> th 3 V 3 V Input 1.5 V 1.5 V Data Input 1.5 V 1.5 V 0 V 0 V **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS** PULSE DURATION SETUP AND HOLD TIMES 3 V 3 V Output 1.5 V 1.5 V 1.5 V 1.5 V Input Control 0 V 0 V t<sub>PZL</sub> 4 t<sub>PLH</sub> t<sub>PHL</sub> t<sub>PLZ</sub> Output 3.5 V VOH Waveform 1 1.5 V 1.5 V 1.5 V Output V<sub>OL</sub> + 0.3 V S1 at 7 V  $V_{OL}$ VoL (see Note B) **t**<sub>PHZ</sub> t<sub>PLH</sub> t<sub>PHL</sub> -K t<sub>PZH</sub> Output VOH Vон V<sub>OH</sub> – 0.3 V Waveform 2 1.5 V 1.5 V 1.5 V Output S1 at Open ≈0 V V<sub>OL</sub> (see Note B) **VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES** ENABLE AND DISABLE TIMES INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING

#### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.

C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time, with one transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms

SCBS810-MARCH 2006

**APPLICATION INFORMATION** 



Figure 2. CABT16373AMDLREP Operating Life Derating Chart



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|--------|---------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |        |               |                |                       |                    | (4)                           | (5)                        |              |                     |
| CABT16373AMDLREP      | Active | Production    | SSOP (DL)   48 | 1000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | ABT16373AMEP        |
| V62/06628-01XE        | Active | Production    | SSOP (DL)   48 | 1000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | ABT16373AMEP        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74ABT16373A-EP :

• Catalog : SN74ABT16373A



• Military : SN54ABT16373A

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications



TEXAS

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CABT16373AMDLREP            | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Jul-2025



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CABT16373AMDLREP | SSOP         | DL              | 48   | 1000 | 356.0       | 356.0      | 53.0        |

DL (R-PDSO-G48)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated