SN65LVDS822 ZHCSBQ4B-SEPTEMBER 2013-REVISED SEPTEMBER 2014 # SN65LVDS822 Flatlink™ LVDS 接收器 ## 特性 - 4:27 LVDS 到 CMOS 解串器 - 对于 160 × 120 至 1024 × 600 范围内的分辨率, 像素时钟范围为 4MHz 至 54MHz - 具有 14x 采样的特殊 2:27 模式允许只使用 2 条数 据信道 - 具有 3 路可选 CMOS 转换率的极低电磁干扰 (EMI) - 支持单个 3.3V 电源; V<sub>DDIO</sub> 允许 1.8V 至 3.3V 电 压范围, 可提供灵活的面板支持 - 时钟输出为上升或下降边沿 - 针对灵活印刷电路板 (PCB) 布局布线的总线交换特 - 集成型可切换输入端接 - 所有输入引脚是故障安全的; ±3kV 人体模型 (HBM) 静电放电 (ESD) 保护 - 7mm x 7mm 48 引脚超薄四方扁平无引线 (VQFN), 0.5mm 间距 - 与 TIA/EIA-644-A 发送器兼容 ## 2 应用范围 - 打印机 - 具有一个 LCD 的装置 - 数码照相机 ## 3 说明 SN65LVDS822 是一种高级 Flatlink™ 低压差分信号 (LVDS) 接收器,采用现代化 CMOS 工艺。 该器件具 有几个独特的功能,其中包括 3 个可选 CMOS 输出转 换率, 1.8V 至 3.3V 的 CMOS 输出电压支持, 一个引 脚分配交换选项,集成差分端接(可配置),一个自动 低功耗模式和 4:27 和 2:27 解串化模式。 它与诸如 SN75LVDS83B、SN65LVDS93A 的 TI FlatLink™ 发 送器以及符合 TIA/EIA 644-A 标准的标准工业用 LVDS 发送器兼容。 SN65LVDS822 特有一个自动低功耗待机模式,当 LVDS 时钟被禁用时激活。 此器件在将低压施加到引 脚 SHTDN# 上时进入一个平均低功耗关断模式。 SN65LVDS822 采用 48 引脚 7mm x 7mm 塑料四方扁 平无引线 (QFN) 封装, 封装的焊球间距为 0.5mm, 并 且可在 -40°C 至 85°C 的工业环境温度范围内使用。 ### 器件信息(1) | | BB 11 1H 10 | | |-------------|-------------|-----------------| | 部件号 | 封装 | 封装尺寸 (标称值) | | SN65LVDS822 | VQFN (48) | 7.00mm x 7.00mm | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 | _ | | |---|------------| | | <b>—</b> . | | | 77. | | | 71 | | | | | 1 | 特性1 | 9 | Detailed Description | 19 | |---|--------------------------------------|----|-------------------------------------------|----------------| | 2 | 应用范围 1 | | 9.1 Overview | | | 3 | 说明1 | | 9.2 Functional Block Diagram | 19 | | 4 | 修订历史记录 | | 9.3 Feature Description | 20 | | 5 | 说明(继续)3 | | 9.4 Device Functional Modes | 2 <sup>′</sup> | | 6 | Pin Configuration and Functions | 10 | Application and Implementation | 22 | | 7 | Specifications | | 10.1 Application Information | 2 | | ′ | | | 10.2 Typical Application | | | | 7.1 Absolute Maximum Ratings | 11 | Power Supply Recommendations | 26 | | | 7.3 Recommended Operating Conditions | | 11.1 Decoupling Capacitor Recommendations | 20 | | | 7.4 Thermal Information | 12 | Layout | | | | 7.5 DC Electrical Characteristics | | 12.1 Layout Guidelines | | | | 7.6 Power Supply Characteristics | | 12.2 Layout Example | | | | 7.7 Switching Characteristics | 13 | | | | | 7.8 Typical Characteristics | | 13.1 商标 | | | 8 | Parameter Measurement Information | | 13.2 静电放电警告 | | | U | 8.1 Test Patterns | | 13.3 术语表 | | | | 0.1 Test Faucilis | 14 | 机械封装和可订购信息 | | # 4 修订历史记录 # Changes from Revision A (October 2013) to Revision B Page 已添加 引脚配置和功能部分,处理额定值表,特性描述部分,器件功能模式,应用和实施部分,电源相关建议部分, 布局部分,器件和文档支持部分以及机械、封装和可订购信息部分....... # 5 说明(继续) 在标准 7x 模式下支持 4MHz 至 54MHz 的时钟频率范围,可与数据速率在 28Mbps 至 378Mbps 之间的 LVDS 数据一同使用。对于 56Mbps 至 378Mbps 的 LVDS 的数据速率,此 14x 模式支持 4MHz 至 27MHz 的频率。 LVDS 时钟频率始终与 CMOS 输出时钟频率相匹配。 为了实现正常运行,在时钟线路上监视直流共模电压。 此器件的设计可支持 1/16 VGA (160 × 120) 至 1024 × 600 范围内的分辨率,每秒 60 帧,24 位彩色。 SN65LVDS822 特有一个自动低功耗待机模式,当 LVDS 时钟被禁用时激活。 此器件在将低压施加到引脚 SHTDN# 上时进入平均低功耗关断模式。 在这两个低功耗模式中,所有 CMOS 输出驱动为低电平。 所有输入引 脚具有故障安全保护功能,此功能在电源电压为高值且稳定前,可防止器件损坏。 SN65LVDS822 采用 48 引脚 7mm x 7mm 塑料四方扁平无引线 (QFN) 封装,封装的焊球间距为 0.5mm,并且可在 $-40^{\circ}$ C 至 85°C 的工业环境温度范围内使用。 # 6 Pin Configuration and Functions # **Pin Functions** | | PIN | | Fill FullCuolis | |------------|----------------|---------------|-------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | A0P, A0N | 26, 25 | | LVDS Data Lane 0 | | A1P, A1N | 28, 27 | | LVDS Data Lane 1 | | A2P, A2N | 30, 29 | LVDS Input | LVDS Data Lane 2 | | A3P, A3N | 34, 33 | | LVDS Data Lane 3 | | CLKP, CLKN | 32, 31 | | LVDS Clock | | | (SWAP = L / H) | | | | D0 | 22 / 38 | | | | D1 | 21 / 39 | | | | D2 | 20 / 40 | | | | D3 | 19 / 42 | | | | D4 | 18 / 46 | | | | D5 | 16 / 47 | | | | D6 | 13 / 2 | | | | D7 | 12 / 3 | | | | D8 | 11 / 4 | | | | D9 | 10 / 5 | | | | D10 | 9 / 7 | | | | D11 | 8/8 | | | | D12 | 4 / 11 | CMOS Output | Data bus output | | D13 | 3 / 12 | CiviOS Output | Data bus output | | D14 | 2 / 13 | | | | D15 | 1 / 14 | | | | D16 | 48 / 15 | | | | D17 | 47 / 16 | | | | D18 | 40 / 20 | | | | D19 | 39 / 21 | | | | D20 | 38 / 22 | | | | D21 | 15 / 48 | | | | D22 | 14 / 1 | | | | D23 | 7/9 | | | | D24 | 5 / 10 | | | | D25 | 46 / 18 | | | | D26 | 42 / 19 | | | | CLKOUT | 41 | | Clock output for the data bus | ### Pin Functions (continued) | PIN NAME NO. | | | DESCRIPTION | | | |-----------------|-----------|--------------|-----------------------------------------------------------------------------------------|--|--| | | | I/O | | | | | | | | Selects the CMOS output pinout, and also controls differential input termination. | | | | SWAP | 45 | | Low – Default pinout, R <sub>ID</sub> connected | | | | SWAF | 45 | | Floating – Default pinout, R <sub>ID</sub> disconnected (requires external termination) | | | | | | | High – Swapped pinout, R <sub>ID</sub> connected | | | | | | | Sets the number of LVDS serial bits per lane per clock period. | | | | MODE14 | 36 | | Low – 7 bits (see 图 16) | | | | | | CMOC lanut | High – 14 bits; only lanes A0 and A2 are used (see 图 17) | | | | | | | CLKOUT polarity | | | | CLKPOL | 23 | CMOS Input | Low – D[26:0] is valid during the CLKOUT falling edge | | | | CLKPUL | 23 | | Floating – Reserved; do not use | | | | | | | High – D[26:0] is valid during the CLKOUT rising edge | | | | SHTDN# | 37 | | Shutdown Mode; Active-Low | | | | | | | Sets the CMOS output slew rate | | | | SLEW | 35 | | Low – Slowest rise/fall time | | | | SLEVV | 35 | | Floating – Medium rise/fall time | | | | | | | High – Fastest rise/fall time | | | | VDD | 24, 44 | | Main power supply; 3.3 V | | | | VDDIO | 6, 17, 43 | Power Supply | Power supply for CMOS outputs; 1.8 V to 3.3 V | | | | GND Thermal Pad | | | Reference Ground | | | # 7 Specifications # 7.1 Absolute Maximum Ratings<sup>(1)</sup> | | - | MIN | MAX | UNIT | |--------------------------------------|--------------------------------------------------------------------------|------|-------------------------|------| | Supply voltage range | upply voltage range <sup>(2)</sup> , V <sub>DD</sub> , V <sub>DDIO</sub> | | 4 | ٧ | | Voltage range at any input terminal | When $V_{DDIO} > 0 \text{ V}$ | -0.5 | 4 | V | | Voltage range at any output terminal | When V <sub>DDIO</sub> ≤ 0 V | -0.5 | V <sub>DDIO</sub> + 0.7 | V | | Maximum junction to | emperature, T <sub>J</sub> | | 125 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. # 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------|-----|------| | T <sub>stg</sub> | Storage temperature range Electrostatic discharge Human body model (1) (all pins) Charged device model (2) (all pins) | | -65 | 150 | °C | | V | Floatrootatia diaaharaa | Human body model <sup>(1)</sup> (all pins) | -3 | 3 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (2) (all pins) | -1.5 | 1.5 | V | <sup>(1)</sup> In accordance with JEDEC Standard 22, Test Method A114-B <sup>(2)</sup> All voltage values are with respect to the GND terminals <sup>(2)</sup> In accordance with JEDEC Standard 22, Test Method C101 # 7.3 Recommended Operating Conditions | | | TE | ST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------|----------------------------------------------|--------------------------------------|---------------------|-----|----------------------------|------| | V <sub>DD</sub> | Main power supply | | | 3 | 3.3 | 3.6 | V | | $V_{DDIO}$ | Power supply for CMOS outputs | | | 1.65 | | 3.6 | V | | | Power supply noise | f <sub>NOISE</sub> < 1 MHz | | | | 100 | \/ | | $V_{NOISE}$ | (peak-to-peak) | f <sub>NOISE</sub> > 1 MHz | | | | 50 | mV | | T <sub>A</sub> | Operating free-air temperature | | NOISE - T. M. I.E. | | | 85 | °C | | T <sub>C</sub> | Case temperature | | | | | 98 | °C | | LVDS C | LOCK (CLKP, CLKN) | | | | | | | | | | MODE14 = Low | | 4 | | 54 | | | $f_{CLK}$ | LVDS clock frequency | MODE14 = High | | 4 | | 27 | MHz | | | | Standby Mode | | | | 0.5 | | | | LVDC also de de transla | MODE14 = Low | | | 57% | | | | t <sub>DC</sub> | LVDS clock duty cycle | MODE14 = High | MODE14 = High | | 50% | | | | LVDS IN | PUTS (A0P, A0N, A1P, A1N, A2P, A | 2N, A3P, A3N, CLKF | P, CLKN) | | | | | | V <sub>ID</sub> | Input differential voltage <sup>(1)</sup> | V <sub>AxP</sub> - V <sub>AxN</sub> and V | / <sub>CLKP</sub> -V <sub>CLKN</sub> | 90 | | 600 | mV | | $\Delta V_{ID}$ | Input differential voltage variation between lanes | | | -10% | | 10% | | | V <sub>CM</sub> | Input common mode voltage <sup>(1)</sup> | | | V <sub>ID</sub> /2 | | 2.4 - V <sub>ID</sub> /2 | V | | $\Delta V_{CM}$ | Input common mode voltage variation between lanes | | | -100 | | 100 | mV | | | | | f <sub>CLK</sub> = 4 MHz to 14 MHz | | | 3 | | | | | MODE14 = Low | f <sub>CLK</sub> = 14 MHz to 22 MHz | | | 2 | | | | | MODE 14 = LOW | f <sub>CLK</sub> = 22 MHz to 30 MHz | | | 1.5 | | | | LVDS V <sub>ID</sub> rise/fall time (2) | | f <sub>CLK</sub> = 30 MHz to 54 MHz | | | 1 | | | t <sub>R/F(VID)</sub> | LVDS V <sub>ID</sub> rise/fail time (-) | | f <sub>CLK</sub> = 4 MHz to 7 MHz | | | 3 | ns | | | | MODE44 High | f <sub>CLK</sub> = 7 MHz to 11 MHz | | | 2 | | | | | MODE14 = High | f <sub>CLK</sub> = 11 MHz to 15 MHz | | | 1.5 | | | | | | f <sub>CLK</sub> = 15 MHz to 27 MHz | | | 1 | | | CMOS C | OUTPUTS (D[26:0], CLKOUT) | | | | | | | | CL | Capacitive load on the outputs | | | | 10 | | pF | See 图 1. See 图 6. Defined from 20% to 80% of the differential voltage transition. Faster edge rates are generally preferred, as they provide more ### 7.4 Thermal Information | | | SN65LVDS822 | | |------------------|-----------------------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGZ | UNIT | | | | 48 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance (2) | 30.1 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3) | 18.1 | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 6.9 | 9004 | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (6) | 6.9 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7) | 0.7 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. #### 7.5 DC Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|-----------------------|------| | LVDS | INPUTS (A0P, A0N, A1P, A1N, A2P, A2N, A3P, A | A3N, CLKP, CLKN) | | | ' | | | R <sub>ID</sub> | Differential input termination resistance <sup>(1)</sup> | SWAP = Low or High | 80 | | 132 | Ω | | C <sub>ID</sub> | Differential input capacitance | Measured across differential pairs | | 1 | | pF | | R <sub>PU</sub> | Pull-up resistor for standby detection | Measured from each input to VDD | 90 | | | kΩ | | I <sub>I</sub> | Input leakage current | $V_{DD}=3.6\ V;\ R_{ID}$ disconnected; One P/N terminal is swept from 0 V to 2.4 V while the other is 1.2 V | | | 70 | μΑ | | смоя | SINPUTS (SWAP, MODE14, CLKPOL, SHTDN#, \$ | SLEW) | | | | | | C <sub>IN</sub> | Input capacitance for CMOS inputs | | | 2 | | pF | | V <sub>IK</sub> | Input clamp voltage | I <sub>I</sub> = -18 mA | -1.2 | | | V | | V <sub>IH</sub> | High-level input voltage | | 0.8 x V <sub>DD</sub> | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.2 x V <sub>DD</sub> | V | | 3-STA | TE CMOS INPUTS (SWAP, CLKPOL, SLEW) | | | | | | | V <sub>F</sub> | Floating voltage | V <sub>IN</sub> = High impedance | | V <sub>DD</sub> /2 | | V | | I <sub>IH</sub> | High-level input current (through pull-down) | V <sub>IN</sub> = 3.6 V | | | 36 | μΑ | | I <sub>IL</sub> | Low-level input current (through pull-up) | $V_{IN} = GND$ , $V_{DD} = 3.6 V$ | -36 | | | μΑ | | 2-STA | TE CMOS INPUTS (MODE14, SHTDN#) | | | | | | | I <sub>IH</sub> | High-level input current (through pull-down) | V <sub>IN</sub> = 3.6 V | | | 20 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>IN</sub> = GND | 0 | | | μΑ | | CMOS | OUTPUTS (D[26:0], CLKOUT) | | | | | | | | | SLEW = Low; $I_{OH}$ = -250 $\mu$ A | $0.8 \times V_{DDIO}$ | | $V_{DDIO}$ | | | $V_{OH}$ | High-level output voltage | SLEW = Floating; I <sub>OH</sub> = -500 μA | $0.8 \times V_{DDIO}$ | | $V_{DDIO}$ | V | | | | SLEW = High; I <sub>OH</sub> = -1.33 mA | 0.8 x V <sub>DDIO</sub> | | $V_{DDIO}$ | | | | | SLEW = Low; I <sub>OL</sub> = 250 μA | 0 | | 0.5 | | | $V_{OL}$ | Low-level output voltage | SLEW = Floating; I <sub>OL</sub> = 500 μA | 0 | | 0.5 | V | | | | SLEW = High; I <sub>OL</sub> = 1.33 mA | 0 | | 0.5 | | <sup>(1)</sup> When $V_{DD} = 0$ V, the connection of $R_{ID}$ is unknown. # 7.6 Power Supply Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS(1)(2) | | TYP | MAX <sup>(1)</sup> | UNIT | |----------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|-----------------------|-------| | | | | utputs terminated with 10 pF;<br><sub>0</sub> = 3.3 V, V <sub>DDIO</sub> = 1.8 V | SLEW = Low; f <sub>CLK</sub> = 10 MHz | 24.6 | | mA | | | | | | SLEW = Low; f <sub>CLK</sub> = 10 MHz | 25.7 | | | | | Total average supply current of V <sub>DD</sub> and V <sub>DDIO</sub> | Grayscale pattern; ou MODE14 = Low, VDD | utputs terminated with 10pF; | SLEW = Float; f <sub>CLK</sub> = 20 MHz | 30.9 | | mA | | | | <br> | | SLEW = High; f <sub>CLK</sub> = 54 MHz | 51.5 | | | | $I_{DD}$ | | 1010 pattern; outputs terminated with 10 pF;<br>MODE14 = Low, V <sub>DD</sub> = V <sub>DDIO</sub> = 3.6 V | | SLEW = Float; f <sub>CLK</sub> = 20 MHz | 48.2 | 59 | mA | | | | | | SLEW = High; f <sub>CLK</sub> = 54 MHz | 101.7 | 124 | | | | | Standby Mode | LVDS inputs are open; CMOS inputs held static; Outputs terminated with 10 pF | $ f_{\text{CLK}} < 500 \text{ kHz}; $ $V_{\text{CM-CLKP/N}} \le 0.80 \text{ x V}_{\text{DD}} $ | 4 | 7 | mA | | | | | | $V_{CM-CLKP/N} > 0.95 \times V_{DD}$ | 75 | 130 | | | | | Shutdown Mode | Tommatod man to pr | SHTDN# = Low | 4 | 130 | μA | | D | | | utputs terminated with 10 pF;<br><sub>0</sub> = 3.3 V, V <sub>DDIO</sub> = 1.8 V | SLEW = Low; f <sub>CLK</sub> = 10 MHz | 83 | | m2\A/ | | P <sub>D</sub> | Power Dissipation | 1010 pattern; outputs<br>MODE14 = Low, V <sub>DD</sub> | s terminated with 10 pF;<br>b = V <sub>DDIO</sub> = 3.6 V | SLEW = High; f <sub>CLK</sub> = 54 MHz | 366 | 59<br>124<br>7<br>130 | mW | <sup>(1)</sup> Grayscale and 1010 test patterns are described by 图 5 to 图 6 and 表 1 to 表 2. <sup>(2)</sup> Standby Mode can be entered in two ways: f<sub>CLK</sub> = zero to 500 kHz, or a high V<sub>CM</sub> on the LVDS clock. If the LVDS transmitter device disables its clock driver to a high-impedance state, the SN65LVDS822's integrated R<sub>PU</sub> will pull V<sub>CM</sub> high for the lower-power Standby state. # 7.7 Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST COND | ITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |----------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------|-----------------------|-----|------| | INPUT TO | O OUTPUT RESPONSE TIM | ИE | | | | ' | | | t <sub>PD</sub> | Propagation delay of data | Measured from CLK input to C | CLKOUT | | 2.4/f <sub>CLK</sub> | | s | | t <sub>PWRUP</sub> | Enable time, exiting<br>Shutdown | From Shutdown Mode, time fro to valid output data (see 图 9) | m Standby Mode, time from when CLK input starts | | | 2 | ms | | t <sub>WAKE</sub> | Enable time, exiting<br>Standby | From Standby Mode, time from switching to valid output data | om Standby Mode, time from when CLK input starts vitching to valid output data | | | 2 | ms | | t <sub>PWRDN</sub> | Disable time, entering<br>Shutdown | From Active Mode, time from Suntil all outputs are static-Low | SHTDN# pulled Low | | | 11 | μs | | t <sub>STANDBY</sub> | Disable time, entering Standby | From Active Mode, time from ( all outputs are static-Low | CLK input stopping until | | | 3 | μs | | $f_{\text{BW}}$ | PLL bandwidth <sup>(1)</sup> | Tested from CLK input to CLK | OUT | | 6% x f <sub>CLK</sub> | | Hz | | LVDS IN | PUTS (A0P, A0N, A1P, A1N | N, A2P, A2N, A3P, A3N, CLKP, | CLKN) | | | | | | tanus | Receiver input skew | | MODE14 = Low | 1/(14 x f <sub>CLK</sub> ) - 620E-12 | | | s | | t <sub>RSKM</sub> | margin <sup>(2) (3)</sup> (4) | | MODE14 = High | 1/(28 x f <sub>CLK</sub> ) - 620E-12 | | | s | | t <sub>SU1</sub> | LVDS data setup time required before internal clock edge | $t_{R/F(VID)} = 600 \text{ ps}$<br>$V_{ID} = 90 \text{ mV}$<br>See $\ \ \ \ \ \ \ \ \ \ \ \ \ $ | | | | 620 | ps | | t <sub>H1</sub> | LVDS data hold time required after internal clock edge | | | | | 620 | ps | | смоs o | UTPUTS (D[26:0], CLKOUT | Γ) | | | | | | | | Duty cycle of CLKOUT | MODELL | CLKPOL = Low | | 43% | | | | t <sub>DCYC</sub> | | MODE14 = Low | CLKPOL = High | | 57% | | | | | | MODE14 = High | | | 50% | | | | | | | SLEW = Low | 10 | 15 | 20 | | | t <sub>R/F</sub> | CMOS output rise and fall time (20% to 80%) | C <sub>L</sub> = 10 pF | SLEW = Floating | 5 | 7.5 | 10 | ns | | | (2070 to 0070) | | SLEW = High | 1.3 | 2.1 | 3 | | | | | | SLEW = Low | 0.38/f <sub>CLK</sub> - 2.2E-9 | | | | | | | MODE14 = Low; $C_L = 10 pF$ | SLEW = Floating | 0.38/f <sub>CLK</sub> - 1.2E-9 | | | | | • | Setup time available for<br>the downstream | | SLEW = High | $0.38/f_{CLK} - 0.7E-9$ | | | s | | t <sub>SU2</sub> | receiver <sup>(5)</sup> | | SLEW = Low | 0.45/f <sub>CLK</sub> - 2.5E-9 | | | 5 | | | | MODE14 = High; $C_L = 10 \text{ pF}$ | SLEW = Floating | 0.45/f <sub>CLK</sub> - 1.5E-9 | | | | | | | | SLEW = High | 0.45/f <sub>CLK</sub> - 1E-9 | | | | | | | | SLEW = Low | 0.52/f <sub>CLK</sub> - 18.2E-9 | | | | | | | MODE14 = Low; $C_L = 10 \text{ pF}$ | SLEW = Floating | 0.52/f <sub>CLK</sub> - 9.2E-9 | | | | | tuo | Hold time available for<br>the downstream | | SLEW = High | 0.52/f <sub>CLK</sub> - 3.7E-9 | | | S | | t <sub>H2</sub> | receiver <sup>(5)</sup> | | SLEW = Low | 0.45/f <sub>CLK</sub> - 18.5E-9 | | | | | | | MODE14 = High; $C_L = 10 \text{ pF}$ | SLEW = Floating | 0.45/f <sub>CLK</sub> - 9.5E-9 | | | | | | | | | 0.45/f <sub>CLK</sub> - 4E-9 | | | | <sup>(1)</sup> The PLL bandwidth describes the typical highest modulation frequency that can be tracked. If the LVDS transmitter device generates a spread spectrum, the LVDS clock and data must stay synchronized throughout modulation. The SN65LVDS822 will track and pass through modulation, and the downstream CMOS receiver must be able to track it. <sup>(2)</sup> Receiver Input Skew Margin (t<sub>RSKM</sub>) is the timing margin available for transmitter output pulse position (t<sub>PPOS</sub>), interconnect skew, and interconnect inter-symbol interference. t<sub>RSKM</sub> represents the reminder of the serial bit time not taken up by the receiver strobe uncertainty. The t<sub>RSKM</sub> assumes a bit error rate better than 10<sup>-12</sup>. <sup>(3)</sup> t<sub>RSKM</sub> is indirectly proportional to: internal setup and hold time uncertainty, ISI, duty cycle distortion from the front end receiver, skew mismatch between LVDS clock and data, and PLL cycle-to-cycle jitter. <sup>(4)</sup> LVDS input timing defined here is based on a simulated statistical analysis across process, voltage, and temperature ranges. <sup>(5)</sup> See 图 3 and 图 4. 图 1. FlatLink™ Input Voltage Definitions 版权 © 2013-2014, Texas Instruments Incorporated 图 5. Time to Exit Shutdown Mode 图 6. LVDS Rise/Fall Time (Differential Voltage) # 7.8 Typical Characteristics ## **8 Parameter Measurement Information** 图 9. CMOS Output Test Circuit 图 10. Grayscale Pattern (CLKPOL = Low); Used for Typical Power Data 表 1. Grayscale Pattern Data; Repeats Every 16 Words | D[26:0] | |-----------| | 0x7000000 | | 0x7080808 | | 0x7040404 | | 0x70C0C0C | | 0x7020202 | | 0x70A0A0A | | 0x7060606 | | 0x70E0E0E | | 0x7010101 | | 0x7090909 | | 0x7050505 | | 0x70D0D0D | | 0x7030303 | | 0x70B0B0B | | 0x7070707 | | 0x70F0F0F | | | | CLKOUT | | | | |-----------|--|---|--| | | | | | | Even Dx . | | | | | | | 1 | | | Odd Dx | | | | 图 11. 1010 Pattern (CLKPOL = Low); Used for Maximum Power Data 表 2. 1010 Pattern Data; Repeats Every 2 Words | Word | D[26:0] | | | | | | |------|-----------|--|--|--|--|--| | 1 | 0x2AAAAAA | | | | | | | 2 | 0x555555 | | | | | | # 9 Detailed Description ### 9.1 Overview The SN65LVDS822 implements five low-voltage differential signal (LVDS) line receivers: 4 data lanes and 1 clock lane. The clock is internally multiplied by 7 or 14 (depending on pin MODE14), and used for sampling LVDS data. The device operates in either 4-lane 7x mode, or 2-lane 14x mode. Each input lane contains a shift register that converts serial data to parallel. 27 total bits per clock period are deserialized and presented on the CMOS output bus, along with a clock that uses either rising- or falling-edge alignment. ### 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Unused LVDS Data Lanes When MODE14 = Low and fewer than 4 data lanes are used, or when MODE14 = High and only 1 data lane is used, it's recommended that the unused lanes are biased with a constant differential voltage. This prevents high-frequency noise from toggling the unused receiver, which injects noise into the device. This is not a hard requirement, but it's standard best-practice, and the amount of noise varies system-to-system. Two implementations are shown below, depending on whether the internal termination $R_{ID}$ is connected. A reasonable choice for R1 and R2 is $5k\Omega$ , which produce a nominal $V_{ID}$ of 34 mV and 0.3 mA of static current. Smaller resistors increase $V_{ID}$ and noise floor margin, as well as static current. 图 12. Bias When R<sub>ID</sub> is Connected 图 13. Bias When R<sub>ID</sub> is Disconnected ### 9.3.2 Tying CMOS Inputs With Resistors The $I_{IH}/I_{IL}$ specifications indicate that 2-state CMOS input pins have an internal pull-down that's a minimum size of 180 k $\Omega$ , and 3-state CMOS input pins have an internal pull-up and pull-down that are a minimum size of 100 k $\Omega$ . 图 14. 2-State CMOS Input 图 15. 3-State CMOS Input CMOS inputs may be directly connected to $V_{DD}$ or GND, or tied through a resistor. Using a resistor creates a voltage divider network, so it's important to use a small enough resistor to satisfy $V_{IH}/V_{IL}$ at the pin, and to have voltage margin for system noise. When using a resistor, 5 k $\Omega$ or smaller is recommended. Of course, 3-state inputs may be left unconnected to select their floating pin state. #### 9.4 Device Functional Modes #### 9.4.1 Active Modes #### 9.4.1.1 4-Lanes 7-Bit Mode 图 16. Data Bits Within the LVDS Stream (MODE14 = Low) #### 9.4.1.2 2-Lanes 14-Bit Mode 图 17. Data Bits Within the LVDS Stream (MODE14 = High) #### 9.4.2 Low-Power Modes #### 9.4.2.1 Standby Mode In order to decrease the power consumption, the SN65LVDS822 automatically enters to standby when the LVDS clock is inactive. #### 9.4.2.2 Shutdown Mode This is the lower-power mode, and the SN65LVDS822 enters to this mode only when the SHTDN# terminal is tied to low. 注 In both low-power modes, all CMOS outputs drive low. All input pins have failsafe protection that prevents damage from occurring before power supply voltages are high and stable. ## 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information #### 10.1.1 Color Bit Mapping The SN65LVDS822 is a simple descrializer that ignores bit representation in the LVDS stream. The CMOS output pin order was chosen so that if the color mapping within the LVDS stream matches the common VESA standard, the parallel output bus of red/green/blue fans out sequentially, which matches the order that many LCD panels require. Some LCD panels require a reversed order; for those, set pin "SWAP" high to reverse the output bus and simplify PCB routing. 图 19 shows the application setup when SWAP is in different statuses. Any color bit mapping is supported, by correctly connecting the output to the panel. However, bit "RSV" is ignored and unavailable for use. 图 18. Common VESA Color Bit Mapping # Application Information (接下页) NOTE: NA - not applicable, these unused inputs should be left open 图 19. Pin Assignments With SWAP #### 10.2 Typical Application 图 20. Typical Application #### 10.2.1 Design Requirements | DESIGN PARAMETERS | VALUE | |-----------------------------------------------|--------------| | VDD Main Power Supply | 3 - 3.6 V | | VDDIO Power Supply for CMOS Outputs | 1.65 - 3.6 V | | Input LVDS Clock Frequency | 4 - 54 MHz | | RID Differential Input Termination Resistance | 80 - 132 Ω | | LVDS Input Channels | 2 or 4 | | Output Load Capacitance | 1 pF | #### 10.2.2 Detailed Design Procedure #### 10.2.2.1 Power Supply The implementation operates from the power provided by two banana jack connectors (P1 and P3) common ground. The VDD pin (P1) is connected to the main power supply to the SN65LVDS822 device and must be 3.3 V (±10%). The VDDIO pin (P3) is connected to the power supply of the SN65LVDS822 CMOS outputs and must be in the range of 1.8 to 3.3 V. #### 10.2.2.2 CMOS Output Bus Connector Color Bit Mapping shows the CMOS output and bit mapping. Because some LCD panels require a reversed order, the SN65LVDS822 device is capable of reversing the output bus and simplifying PCB routing. When the pin is tied to high, the CMOS outputs are in normal order, otherwise the CMOS outputs are in reverse order. #### 10.2.2.3 Power-Up Sequence The SN75LVDS822 does not require a specific power up sequence. It is permitted to power up IOVCC while VCC remains powered down and connected to GND. The input level of the SHTDN during this time does not matter as only the input stage is powered up while all other device blocks are still powered down. It is also permitted to power up all 3.3V power domains while IOVCC is still powered down to GND. The device will not suffer damage. However, in this case, all the I/Os are detected as logic HIGH, regardless of their true input voltage level. Hence, connecting SHTDN to GND will still be interpreted as a logic HIGH; the LVDS output stage will turn on. The power consumption in this condition is significantly higher than standby mode, but still lower than normal mode. The user experience can be impacted by the way a system powers up and powers down an LCD screen. The following sequence is recommended: Power up sequence (SN75LVDS83B SHTDN input initially low): 1. Ramp up LCD power and SN65LVDS822 (maybe 0.5ms to 10ms) but keep backlight turned off. - 2. Wait for additional 0-200ms to ensure display noise won't occur. - 3. Enable video source output; start sending black video data. - 4. Toggle LVDS83B shutdown to SHTDN = VIH. - 5. Toggle LVDS822 shutdown to SHTDN = VIH. - Send > 1 ms of black video data; this allows the LVDS83B to be phase locked, and the display to show black data first. - 7. Start sending true image data. - 8. Enable backlight. Power Down sequence (SN75LVDS83B SHTDN input initially high): - 1. Disable LCD backlight; wait for the minimum time specified in the LCD data sheet for the backlight to go low. - Video source output data switch from active video data to black image data (all visible pixel turn black); drive this for > 2 frame times. - 3. Set SN75LVDS83B input SHTDN = GND; wait for 250 ns. - 4. Set SN75LVDS822 input SHTDN = GND; wait for 250 ns. - 5. Disable the video output of the video source. - 6. Remove power from the LCD panel for lowest system power. #### 10.2.3 Application Curve 图 21. Total Current Consumption (VDD & VDDIO) ## 11 Power Supply Recommendations ### 11.1 Decoupling Capacitor Recommendations To minimize the power supply noise floor, provide good decoupling near the SN65LVDS822 power pins. It is recommended to place one 0.01-µF ceramic capacitor at each power pin, and two 0.1-µF ceramic capacitors on each power node. The distance between the SN65LVDS822 and capacitors should be minimized to reduce loop inductance and provide optimal noise filtering. Placing the capacitor underneath the SN65LVDS822 on the bottom of the PCB is often a good choice. A 100-pF ceramic capacitor can be put at each power pin to optimize the EMI performance. ## 12 Layout #### 12.1 Layout Guidelines Use 45 degree bends (chamfered corners), instead of right-angle (90°) bends. Right-angle bends increase the effective trace width, which changes the differential trace impedance creating large discontinuities. A 450 bends is seen as a smaller discontinuity. Place passive components within the signal path, such as source-matching resistors or ac-coupling capacitors, next to each other. Routing as in case a) creates wider trace spacing than in b), the resulting discontinuity, however, is limited to a far narrower area. When routing traces next to a via or between an array of vias, make sure that the via clearance section does not interrupt the path of the return current on the ground plane below. Avoid metal layers and traces underneath or between the pads off the DisplayPort connectors for better impedance matching. Otherwise they will cause the differential impedance to drop below 75 $\Omega$ and fail the board during TDR testing. Use solid power and ground planes for 100 $\Omega$ impedance control and minimum power noise. For a multilayer PCB, it is recommended to keep one common GND layer underneath the device and connect all ground terminals directly to this plane. For 100 $\Omega$ differential impedance, use the smallest trace spacing possible, which is usually specified by the PCB vendor. Keep the trace length as short as possible to minimize attenuation. Place bulk capacitors (i.e. 10 µF) close to power sources, such as voltage regulators or where the power is supplied to the PCB. ## 12.2 Layout Example 图 22. Layout Example 图 23. Footprint Example ## 13 器件和文档支持 # 13.1 商标 Flatlink is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. ## 13.2 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 13.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 # 14 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ MSL rating/ | | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|--------------------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | SN65LVDS822RGZR | Active | Production | VQFN (RGZ) 48 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | LVDS822 | | SN65LVDS822RGZR.A | Active | Production | VQFN (RGZ) 48 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | LVDS822 | | SN65LVDS822RGZR.B | Active | Production | VQFN (RGZ) 48 | 2500 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 85 | LVDS822 | | SN65LVDS822RGZRG4 | Active | Production | VQFN (RGZ) 48 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | LVDS822 | | SN65LVDS822RGZRG4.A | Active | Production | VQFN (RGZ) 48 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | LVDS822 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | | - | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65LVDS822RGZR | VQFN | RGZ | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | | SN65LVDS822RGZRG4 | VQFN | RGZ | 48 | 2500 | 330.0 | 16.4 | 7.3 | 7.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 18-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN65LVDS822RGZR | VQFN | RGZ | 48 | 2500 | 367.0 | 367.0 | 38.0 | | SN65LVDS822RGZRG4 | VQFN | RGZ | 48 | 2500 | 367.0 | 367.0 | 38.0 | 7 x 7, 0.5 mm pitch PLASTIC QUADFLAT PACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224671/A PLASTIC QUADFLAT PACK- NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUADFLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUADFLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司