











#### SN65HVD255, SN65HVD256, SN65HVD257

ZHCS601D - DECEMBER 2011 - REVISED MAY 2015

# SN65HVD25x 面向高数据传输速率大型网络的 Turbo CAN 收发器, 功能安全特性

#### 特性

- 符合 ISO11898-2 标准的要求
- Turbo CAN:
  - 短时和对称传播延迟时间以及针对增强型时序裕 量的快速环路时间
  - CAN 网络中更快的数据速率
- I/O 电压范围支持 3.3V 和 5V MCU
- 未上电时的理想无源特性
  - 总线和逻辑引脚处于高阻态(无负载)
  - 上电和掉电时总线上无毛刺脉冲
- 保护特性
  - 人体模型 (HBM) 静电放电 (ESD) 保护超过 ±12kV
  - 总线故障保护 -27V 至 40V
  - 电源引脚上的欠压保护
  - 驱动器主计时功能 (TXD DTO)
  - SN65HVD257: 接收器主导超时 (RXD DTO)
  - SN65HVD257: 故障输出引脚
  - 热关断保护
- 运行温度范围 -40°C 至 125°C

#### 2 应用

- 采用 TXD DTO 将高负载 CAN 网络中的 1Mbps 速率降至 10kbps
- 工业自动化、控制、传感器和驱动系统
- 楼宇、安全和温度控制自动化
- 电信基站状态和控制
- SN65HVD257: 为冗余和多拓扑 CAN 网络提供功 能安全特性
- CAN 总线标准,例如 CANopen、DeviceNet、 NMEA2000、ARNIC825、ISO11783 和 CANaerospace

#### 3 说明

这款 CAN 收发器符合 ISO1189-2 高速 CAN (控制器 局域网)物理层标准。 其在

小型 CAN 网络中的数据传输速率高达 1Mbps 以上, 并且在大型高负载网络中具有更高的时序余裕和数据传 输速率。 此器件提供多种保护特性来提高器件和 CAN 网络的耐用性。 SN65HVD257 器件新增了一些特性, 以便能够轻松设计具有故障指示的冗余和多拓扑网络, 从而使 CAN 系统获得更高级别的功能安全特性。

#### 器件信息(1)

| 器件型号                                   | 封装       | 封装尺寸 (标称值)      |
|----------------------------------------|----------|-----------------|
| SN65HVD255<br>SN65HVD256<br>SN65HVD257 | SOIC (8) | 4.90mm x 3.91mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

#### 框图



- 引脚 5 的功能取决于器件: 在 SN65HVD255 器件中为 NC; 在 SN65HVD256 器件中为 RXD 输出电平转换 器件的 V<sub>RXD</sub>; 而在 SN65HVD257 器件中为 故障输出。
- B. RXD 逻辑输出在仅 5V 供电器件 (SN65HVD255 和 SN65HVD257) 中被驱 动为 5V V<sub>CC</sub>; 而在输出电平转换器件中 (SN65HVD256) 被驱动为 V<sub>RXD</sub>。
- C. RXD(接收器)主导状态超时选项与器件相 关,仅在 SN65HVD257 器件上提供。



| п | $\Rightarrow$ |
|---|---------------|
| Н | 714           |
| Н | ж             |

| _      | 4+ kt.                               |    | 9.1 Overview                   | 4.4              |
|--------|--------------------------------------|----|--------------------------------|------------------|
| 1      | 特性 1                                 |    |                                |                  |
| 2      | 应用 1                                 |    | 9.2 Functional Block Diagram   |                  |
| 3      | 说明1                                  |    | 9.3 Feature Description        | 14               |
| 4      | 修订历史记录 2                             |    | 9.4 Device Functional Modes    | 19               |
| 5      | Device Options                       | 10 | Application and Implementation | <mark>2</mark> 2 |
| 6      | Pin Configuration and Functions4     |    | 10.1 Application Information   | 22               |
| -      | _                                    |    | 10.2 Typical Applications      | <u>23</u>        |
| 7      | Specifications 5                     | 11 | Power Supply Recommendations   | <mark>27</mark>  |
|        | 7.1 Absolute Maximum Ratings         | 12 | Layout                         | <mark>27</mark>  |
|        | 7.3 Recommended Operating Conditions |    | 12.1 Layout Guidelines         | <u>2</u> 7       |
|        |                                      |    | 12.2 Layout Example            |                  |
|        | 7.4 Thermal Information              | 13 | 器件和文档支持                        |                  |
|        | 7.6 Power Dissipation                |    | 13.1 相关链接                      |                  |
|        | 7.7 Switching Characteristics 9      |    | 13.2 商标                        |                  |
|        | 7.8 Typical Characteristics          |    | 13.3 静电放电警告                    | 28               |
| 0      |                                      |    | 13.4 术语表                       |                  |
| 8<br>9 | Parameter Measurement Information    | 14 | 机械、封装和可订购信息                    |                  |
| 9      | Detailed Description14               |    |                                |                  |

# 4 修订历史记录

|                                                                                                                                                                                                                                                                              | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>已添加 引脚配置和功能部分,ESD 额定值表,开关特性表,典型特性部分,将<br/>施部分,电源相关建议部分,布局部分,器件和文档支持部分,以及机械、封</li> </ul>                                                                                                                                                                             |      |
| Changes from Revision B (June 2012) to Revision C                                                                                                                                                                                                                            | Page |
| Added Table 1, Receiver Differential Input Voltage Threshold Test                                                                                                                                                                                                            | 12   |
| Added Figure 13, Example Timing Diagram for TXD DTO and FAULT Pin                                                                                                                                                                                                            | 17   |
| Added Bus Loading, Length, and Number of Nodes subsection                                                                                                                                                                                                                    | 22   |
| Changes from Revision A (June 2012) to Revision B                                                                                                                                                                                                                            | Page |
| Added SN65HVD257 status to production in Ordering Information table                                                                                                                                                                                                          | 4    |
|                                                                                                                                                                                                                                                                              |      |
| Changes from Original (December 2011) to Revision A                                                                                                                                                                                                                          | Page |
| Changes from Original (December 2011) to Revision A                                                                                                                                                                                                                          |      |
|                                                                                                                                                                                                                                                                              | 1    |
| - ご更新特性列表                                                                                                                                                                                                                                                                    |      |
| <ul><li>・ 己更新特性列表</li><li>・ 己更新应用列表</li></ul>                                                                                                                                                                                                                                |      |
| <ul><li>已更新特性列表</li><li>已更新应用列表</li><li>已添加 内容至说明部分</li></ul>                                                                                                                                                                                                                |      |
| <ul> <li>已更新特性列表</li> <li>已更新应用列表</li> <li>已添加 内容至说明部分</li> <li>已更新框图 - 功能方框图以包含 HVD257 和注释更改。</li> </ul>                                                                                                                                                                    |      |
| <ul> <li>已更新特性列表</li> <li>已更新应用列表</li> <li>已添加 内容至说明部分</li> <li>已更新框图 - 功能方框图以包含 HVD257 和注释更改。</li> <li>Changed the DEVICE OPTIONS table</li> </ul>                                                                                                                          |      |
| <ul> <li>已更新特性列表</li> <li>已更新应用列表</li> <li>已添加 内容至说明部分</li> <li>已更新框图 - 功能方框图以包含 HVD257 和注释更改。</li> <li>Changed the DEVICE OPTIONS table</li> <li>Added SN65HVD257 to the D PACKAGE OPTIONS images</li> </ul>                                                                |      |
| <ul> <li>已更新特性列表</li> <li>已更新应用列表</li> <li>己添加 内容至说明部分</li> <li>已更新框图 - 功能方框图以包含 HVD257 和注释更改。</li> <li>Changed the DEVICE OPTIONS table</li> <li>Added SN65HVD257 to the D PACKAGE OPTIONS images</li> <li>Added SN65HVD257 FAULT pin to the PIN FUNCTIONS table</li> </ul> |      |
| <ul> <li>已更新特性列表</li></ul>                                                                                                                                                                                                                                                   |      |
| <ul> <li>已更新特性列表</li></ul>                                                                                                                                                                                                                                                   |      |





www.ti.com.cn

# ZHCS601D - DECEMBER 2011 - REVISED MAY 2015

| • | Added Figure 4, RXD Dominant Timeout Test Circuit and Measurement                                                | . 11       |
|---|------------------------------------------------------------------------------------------------------------------|------------|
| • | Added Figure 5, FAULT Test and Measurement                                                                       | 11         |
| • | Added RXD Dominant Timeout (SN65HVD257) section                                                                  | 15         |
| • | Added FAULT pin information                                                                                      | 16         |
| • | Added footnote for SN65HVD257 function to Table 5                                                                | 19         |
| • | Added 5-V V <sub>CC</sub> with FAULT Open-Drain Output Device (SN65HVD257) section                               | 21         |
| • | Added Example: Functional Safety Using the SN65HVD257 in a Redundant Physical Layer CAN Network Topology section | <b>2</b> 4 |
|   |                                                                                                                  |            |



# 5 Device Options

| PART NUMBER | I/O<br>SUPPLY<br>for RXD | TXD<br>DTO | RXD<br>DTO | FAULT<br>Output | COMMENT                                                                                                                                                                          |
|-------------|--------------------------|------------|------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SN65HVD255  | No                       | Yes        | No         | No              | '251 and '1050 functional upgrade with Turbo CAN fast loop times and TXD DTO protection allowing data rates down to 10 kbps                                                      |
| SN65HVD256  | Yes                      | Yes        | No         | No              | '251 and '1050 functional upgrade with Turbo CAN fast loop times and TXD DTO protection allowing data rates down to 10 kbps. RXD output level shifting through RXD supply input. |
| SN65HVD257  | No                       | Yes        | Yes        | Yes             | '251 and '1050 functional upgrade with Turbo CAN fast loop times, TXD and RXD DTO protection allowing data rates down to 10 kbps and fault output pin                            |

# 6 Pin Configuration and Functions



#### **Pin Functions**

| P                                                                                    | PIN       |                                                                              | DESCRIPTION                                                                  |  |  |
|--------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|
| NAME                                                                                 | NO.       | TYPE                                                                         | DESCRIPTION                                                                  |  |  |
| TXD                                                                                  | 1         | I                                                                            | CAN transmit data input (LOW for dominant and HIGH for recessive bus states) |  |  |
| GND                                                                                  | 2         | GND                                                                          | Ground connection                                                            |  |  |
| V <sub>CC</sub> 3 Supply Transceiver 5-V supply voltage                              |           | Transceiver 5-V supply voltage                                               |                                                                              |  |  |
| RXD 4 O CAN receive data output (LOW for dominant and HIGH for recessive bus states) |           | CAN receive data output (LOW for dominant and HIGH for recessive bus states) |                                                                              |  |  |
| NC                                                                                   |           | NC                                                                           | SN65HVD255: No Connect                                                       |  |  |
| $V_{RXD}$                                                                            | RXD 5 Sup |                                                                              | SN65HVD256: RXD output supply voltage                                        |  |  |
| FAULT                                                                                | FAULT O   |                                                                              | SN65HVD257: Open drain FAULT output pin                                      |  |  |
| CANL                                                                                 | 6         | I/O                                                                          | Low level CAN bus line                                                       |  |  |
| CANH                                                                                 | 7         | I/O                                                                          | High level CAN bus line                                                      |  |  |
| S                                                                                    | 8         | I                                                                            | Mode select: S (silent mode) select pin (active high)                        |  |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

|                           |                                                                |                           | MIN  | MAX                                           | UNIT |
|---------------------------|----------------------------------------------------------------|---------------------------|------|-----------------------------------------------|------|
| V <sub>CC</sub>           | Supply voltage                                                 |                           | -0.3 | 6.1                                           | V    |
| $V_{RXD}$                 | RXD Output supply voltage                                      | SN65HVD256                | -0.3 | 6 and $V_{RXD} \le V_{CC} + 0.3$              | V    |
| $V_{BUS}$                 | CAN Bus I/O voltage (CANH, CANL)                               | •                         | -27  | 40                                            | V    |
| V <sub>Logic_Input</sub>  | Logic input pin voltage (TXD, S)                               |                           | -0.3 | 6                                             | V    |
| V <sub>Logic_Output</sub> | Logic output pin voltage (RXD)                                 | SN65HVD255,<br>SN65HVD257 | -0.3 | 6                                             | V    |
| V <sub>Logic_Output</sub> | Logic output pin voltage (RXD)                                 | SN65HVD256                | -0.3 | 6 and V <sub>I</sub> ≤ V <sub>RXD</sub> + 0.3 | V    |
| I <sub>O(RXD)</sub>       | RXD (Receiver) output current                                  |                           |      | 12                                            | mA   |
| I <sub>O(FAULT)</sub>     | FAULT output current SN65HVD257                                |                           |      | 20                                            | mA   |
| TJ                        | Operating virtual junction temperature (see Power Dissipation) |                           | -40  | 150                                           | °C   |
| T <sub>A</sub>            | Ambient temperature (see Power Dissipation                     | n)                        | -40  | 125                                           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|             |                                                       |                                                                     |                                                                      |                                  | VALUE  | UNIT  |   |
|-------------|-------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------|--------|-------|---|
|             |                                                       | Human body model (HBM), per                                         | All pins                                                             |                                  | ±2500  |       |   |
|             |                                                       | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 (1)           | CAN bus pins (CANH,                                                  | CANL) <sup>(2)</sup>             | ±12000 |       |   |
|             | Electrostatic discharge Specifi Machin IEC 61 test sp | Charged-device model (CDM), per JEDEC specification JESD22-C101 (3) | All pins                                                             |                                  | ±750   |       |   |
|             |                                                       | Machine model                                                       | All pins                                                             |                                  | ±250   |       |   |
| $V_{(ESD)}$ |                                                       | discharge                                                           | IEC 61400-4-2 according to GIFT-ICT CAN EMC test spec <sup>(4)</sup> | CAN bus pins (CANH, CANL) to GND |        | ±8000 | V |
|             |                                                       | ISO7637 Transients according to GIFT - ICT                          |                                                                      | Pulse 1                          | -100   |       |   |
|             |                                                       |                                                                     | CAN bus pins (CANH, CANL)                                            | Pulse 2                          | +75    |       |   |
|             |                                                       | CAN EMC test spec <sup>(5)</sup>                                    |                                                                      | Pulse 3a                         | -150   |       |   |
|             |                                                       |                                                                     |                                                                      | Pulse 3b                         | +100   |       |   |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

<sup>(2)</sup> Test method based upon JEDEC Standard 22 Test Method A114, CAN bus pins stressed with respect to GND.

<sup>(3)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(4)</sup> IEC 61000-4-2 is a system level ESD test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.

<sup>(5)</sup> ISO7637 is a system level transient test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.



7.3 Recommended Operating Conditions

|                                   |                                                          |   | MIN | MAX | UNIT |  |
|-----------------------------------|----------------------------------------------------------|---|-----|-----|------|--|
| V <sub>CC</sub>                   | Supply voltage                                           |   |     |     |      |  |
| $V_{RXD}$                         | V <sub>RXD</sub> RXD supply (SN65HVD256 only)            |   |     |     |      |  |
| V <sub>I</sub> or V <sub>IC</sub> | -2                                                       | 7 | \ / |     |      |  |
| V <sub>ID</sub>                   | CAN bus differential voltage                             |   | -6  | 6   | V    |  |
| $V_{IH}$                          | Logic HIGH level input (TXD, S)                          |   |     |     |      |  |
| $V_{IL}$                          | Logic LOW level input (TXD, S)                           |   |     |     |      |  |
| I <sub>OH(DRVR)</sub>             | DRVR) CAN BUS Driver High level output current           |   |     |     |      |  |
| I <sub>OL(DRVR)</sub>             | CAN BUS Driver Low level output current                  |   |     | 70  |      |  |
| I <sub>OH(RXD)</sub>              | RXD pin HIGH level output current                        |   |     |     | mA   |  |
| I <sub>OL(RXD)</sub>              | RXD pin LOW level output current                         |   |     |     |      |  |
| I <sub>O(FAULT)</sub>             | FAULT pin LOW level output current SN65HVD257            |   |     | 2   |      |  |
| T <sub>A</sub>                    | Operational free-air temperature (see Power Dissipation) |   | -40 | 125 | °C   |  |

#### 7.4 Thermal Information

|                        |                                                                                  | SN65HVD25x |      |  |
|------------------------|----------------------------------------------------------------------------------|------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                                                    | D (SOIC)   | UNIT |  |
|                        |                                                                                  | 8 PINS     |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance, High-K thermal resistance <sup>(2)</sup> | 107.5      | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance                                        | 56.7       | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance                                             | 48.9       | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter                                       | 12.1       | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter                                     | 48.2       | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.



#### 7.5 Electrical Characteristics

Over recommended operating conditions,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

| Over recomn             | nended operating                                             | conditions, $T_A = -$                               | -40°C to 125°C (unless otherwise noted).                                                                                     | SN65HVD25             |                    | $V_{RXD} =$ | V <sub>CC</sub> . |
|-------------------------|--------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------------|-------------------|
|                         | PARAMETER                                                    |                                                     | TEST CONDITIONS                                                                                                              | MIN                   | TYP <sup>(1)</sup> | MAX         | UNIT              |
| SUPPLY CHA              | ARACTERISTICS                                                |                                                     |                                                                                                                              | ı                     |                    |             |                   |
|                         |                                                              | Normal Mode<br>(Driving<br>Dominant)                | See Figure 6, TXD = 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, $S$ = 0 V                                      |                       | 60                 | 85          | ı                 |
|                         |                                                              | Normal Mode<br>(Driving<br>Dominant – bus<br>fault) | See Figure 6, TXD = 0 V, S = 0 V,<br>CANH = $-12$ V, R <sub>L</sub> = open, C <sub>L</sub> = open,<br>R <sub>CM</sub> = open |                       | 130                | 180         |                   |
| lcc                     | 5-V Supply current                                           | Normal Mode<br>(Driving<br>Dominant)                | See Figure 6, TXD = 0 V, R <sub>L</sub> = open (no load), C <sub>L</sub> = open, R <sub>CM</sub> = open, S = 0 V             |                       | 10                 | 20          | mA                |
|                         |                                                              | Normal Mode<br>(Recessive)                          | See Figure 6, TXD = $V_{CC}$ , $R_L = 50 \Omega$ , $C_L = open$ , $R_{CM} = open$ , $S = 0 V$                                |                       | 10                 | 20          | l                 |
|                         |                                                              | Silent Mode                                         | See Figure 6, TXD = $V_{CC}$ , $R_L = 50 \Omega$ , $C_L = open$ , $R_{CM} = open$ , $S = V_{CC}$                             |                       | 2.5                | 5           | I                 |
| I <sub>RXD</sub>        | RXD Supply<br>current<br>(SN65HVD256<br>only)                | All modes                                           | RXD Floating, TXD = 0 V                                                                                                      |                       |                    | 500         | μA                |
| UV <sub>VCC</sub>       | Undervoltage detection on V <sub>CC</sub> for protected mode |                                                     |                                                                                                                              | 3.5                   |                    | 4.45        | V                 |
| V <sub>HYS(UVVCC)</sub> | Hysteresis voltag                                            | e on UV <sub>VCC</sub>                              |                                                                                                                              |                       | 200                |             | mV                |
| UV <sub>RXD</sub>       |                                                              | ection on V <sub>RXD</sub> for<br>SN65HVD256 only)  |                                                                                                                              | 1.3                   |                    | 2.75        | ٧                 |
| V <sub>HYS(UVRXD)</sub> | Hysteresis voltag<br>(SN65HVD256 or                          |                                                     |                                                                                                                              |                       | 80                 |             | mV                |
| S PIN (MODE             | SELECT INPUT)                                                |                                                     |                                                                                                                              |                       |                    |             |                   |
| V <sub>IH</sub>         | HIGH-level input                                             | voltage                                             |                                                                                                                              | 2                     |                    |             | V                 |
| V <sub>IL</sub>         | LOW-level input v                                            | /oltage                                             |                                                                                                                              |                       |                    | 0.8         | V                 |
| I <sub>IH</sub>         | HIGH-level input                                             | leakage current                                     | S = V <sub>CC</sub> = 5.5 V                                                                                                  | 7                     |                    | 100         | μΑ                |
| I <sub>IL</sub>         | Low-level input le                                           | akage current                                       | S = 0 V, V <sub>CC</sub> = 5.5 V                                                                                             | -1                    | 0                  | 1           | μΑ                |
| I <sub>LKG(OFF)</sub>   | Unpowered leaka                                              | ge current                                          | S = 5.5 V, V <sub>CC</sub> = 0 V, V <sub>RXD</sub> = 0 V                                                                     | 7                     | 35                 | 100         | μΑ                |
| ` '                     | N TRANSMIT DAT                                               | A INPUT)                                            | •                                                                                                                            | +                     |                    | l           |                   |
| V <sub>IH</sub>         | HIGH level input                                             | voltage                                             |                                                                                                                              | 2                     |                    |             | V                 |
| V <sub>IL</sub>         | LOW level input v                                            | /oltage                                             |                                                                                                                              |                       |                    | 0.8         | V                 |
| I <sub>IH</sub>         | HIGH level input                                             | leakage current                                     | TXD = V <sub>CC</sub> = 5.5 V                                                                                                | -2.5                  | 0                  | 1           | μA                |
| I <sub>IL</sub>         | Low level input le                                           | akage current                                       | TXD = 0 V, V <sub>CC</sub> = 5.5 V                                                                                           | -100                  | -25                | -7          | μA                |
| I <sub>LKG(OFF)</sub>   | Unpowered leaka                                              | ge current                                          | TXD = 5.5 V, V <sub>CC</sub> = 0 V, V <sub>RXD</sub> = 0 V                                                                   | -1                    | 0                  | 1           | μA                |
| Cı                      | Input Capacitance                                            |                                                     |                                                                                                                              |                       | 3.5                |             | pF                |
| RXD PIN (CA             | N RECEIVE DATA                                               | OUTPUT)                                             |                                                                                                                              | ı                     |                    |             |                   |
| V <sub>OH</sub>         | HIGH level outpu                                             | t voltage                                           | See Figure 7, $I_O = -2$ mA. For devices with $V_{RXD}$ supply $V_{OH} = 0.8 \times V_{RXD}$                                 | 0.8 × V <sub>CC</sub> |                    |             | V                 |
| V <sub>OL</sub>         | LOW level output                                             | voltage                                             | See Figure 7, I <sub>O</sub> = 2 mA                                                                                          |                       |                    | 0.4         | V                 |
| I <sub>LKG(OFF)</sub>   | Unpowered leaka                                              | ge current                                          | RXD = 5.5 V, V <sub>CC</sub> = 0 V, V <sub>RXD</sub> = 0 V                                                                   | -1                    | 0                  | 1           | μA                |

<sup>(1)</sup> All typical values are at 25°C and supply voltages of  $V_{CC}$  = 5 V and  $V_{RXD}$  = 5 V,  $R_L$  = 60  $\Omega$ .



# **Electrical Characteristics (continued)**

Over recommended operating conditions,  $T_A = -40$ °C to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

|                                                      | PARAMETE                                                           |                                             | TEST CONDITIONS                                                                                                                                                                                                              | MIN    | TYP <sup>(1)</sup>    | MAX         | UNIT |  |
|------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|-------------|------|--|
| DRIVER ELE                                           | CTRICAL CHARA                                                      |                                             | 1201 001151110110                                                                                                                                                                                                            |        | • • • •               | III) UX     | 0    |  |
| V <sub>O(D)</sub>                                    | Bus output voltage                                                 | CANH                                        | See Figure 15 and Figure 6, TXD = 0 V,<br>S = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open,                                                                                                                                       | 2.75   |                       | 4.5<br>2.25 | V    |  |
| V <sub>O(R)</sub>                                    | (dominant)  Bus output volta                                       |                                             | $R_{CM}$ = open<br>See Figure 15 and Figure 6, TXD = $V_{CC}$ , $V_{RXD} = V_{CC}$ , $S = V_{CC}$ or 0 V $^{(2)}$ , $R_L$ = open (no load), $R_{CM}$ = open                                                                  |        | 0.5 × V <sub>CC</sub> | 3           | V    |  |
| V Differential output voltage                        |                                                                    | ıt voltage                                  | See Figure 15 and Figure 6, TXD = 0 V,<br>S = 0 V, 45 $\Omega$ ≤ R <sub>L</sub> ≤ 65 $\Omega$ , C <sub>L</sub> = open,<br>R <sub>CM</sub> = 330 $\Omega$ , -2 V ≤ V <sub>CM</sub> ≤ 7 V, 4.75 V≤<br>V <sub>CC</sub> ≤ 5.25 V | 1.5    |                       | 3           |      |  |
| $V_{OD(D)}$                                          | (dominant)                                                         | a. vollago                                  | See Figure 15 and Figure 6, TXD = 0 V, S = 0 V, 45 $\Omega \le R_L \le 65 \Omega$ , $C_L = open$ , $R_{CM} = 330 \Omega$ , $-2 V \le V_{CM} \le 7 V$ , $4.5 V \le V_{CC} \le 5.5 V$                                          | 1.25   |                       | 3.2         | V    |  |
| V <sub>OD(R)</sub> Differential output v (recessive) |                                                                    | ut voltage                                  | See Figure 15 and Figure 6, TXD = $V_{CC}$ , S = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ = open                                                                                                                    | -0.12  |                       | 0.012       | V    |  |
|                                                      |                                                                    |                                             | See Figure 15 and Figure 6, TXD = $V_{CC}$ , S = 0 V, $R_L$ = open (no load), $C_L$ = open, $R_{CM}$ = open, $-40^{\circ}C \le T_A \le 85^{\circ}C$                                                                          | -0.100 |                       | 0.050       | V    |  |
| $V_{SYM}$                                            | Output symmetry recessive) (V <sub>CC</sub> – V <sub>O(CANH)</sub> |                                             | See Figure 15 and Figure 6, S at 0 V, $R_L = 60 \Omega$ , $C_L = open$ , $R_{CM} = open$                                                                                                                                     | -0.4   |                       | 0.4         | V    |  |
| I <sub>OS(SS)_DOM</sub>                              | Short circuit steady-state output current, Dominant                |                                             | See Figure 15 and Figure 11, $V_{CANH} = 0 V$ , $CANL = open$ , $TXD = 0 V$                                                                                                                                                  | -160   |                       |             | mA   |  |
|                                                      |                                                                    |                                             | See Figure 15 and Figure 11,<br>V <sub>CANL</sub> = 32 V, CANH = open, TXD = 0 V                                                                                                                                             |        |                       | 160         | ША   |  |
| I <sub>OS(SS)_</sub> REC                             | Short circuit stea current, Recessi                                |                                             | See Figure 15 and Figure 11,<br>$-20 \text{ V} \leq \text{V}_{\text{BUS}} \leq 32 \text{ V}$ , Where $\text{V}_{\text{BUS}} = \text{CANH}$<br>= CANL,<br>$\text{TXD} = \text{V}_{\text{CC}}$ , Normal and Silent Modes       | -8     |                       | 8           | mA   |  |
| Co                                                   | Output capacitar                                                   | nce                                         | See Input capacitance to ground (C <sub>I</sub> ) in the following <i>Receiver Electrical Characteristics</i> section of this table                                                                                          |        |                       |             |      |  |
| RECEIVER E                                           | LECTRICAL CHA                                                      | RACTERISTICS                                |                                                                                                                                                                                                                              |        |                       |             |      |  |
| V <sub>IT+</sub>                                     | Positive-going in voltage, normal                                  |                                             | See Figure 7, Table 5 and Table 1                                                                                                                                                                                            |        |                       | 900         | mV   |  |
| V <sub>IT</sub>                                      | Negative-going i voltage, normal                                   |                                             | See Figure 7, Table 3 and Table 1                                                                                                                                                                                            | 500    |                       |             | mV   |  |
| $V_{HYS}$                                            | Hysteresis volta                                                   | ge (V <sub>IT+</sub> - V <sub>IT</sub> )    |                                                                                                                                                                                                                              |        | 125                   |             | mV   |  |
| I <sub>IOFF(LKG)</sub>                               | Power-off (unpor<br>leakage current                                | wered) bus input                            | $V_{CANH} = V_{CANL} = 5 \text{ V},$<br>$V_{CC} = 0 \text{ V}, V_{RXD} = 0 \text{ V}$                                                                                                                                        |        |                       | 5.5         | μΑ   |  |
| Cı                                                   | Input capacitanc<br>or CANL)                                       | e to ground (CANH                           | $TXD = V_{CC}, V_{RXD} = V_{CC},$<br>$V_{I} = 0.4 \sin (4E6 \pi t) + 2.5 V$                                                                                                                                                  |        | 25                    |             | pF   |  |
| C <sub>ID</sub>                                      | Differential input                                                 | capacitance                                 | $TXD = V_{CC}, V_{RXD} = V_{CC},$ $V_{I} = 0.4 \sin (4E6 \pi t)$                                                                                                                                                             |        | 10                    |             | pF   |  |
| R <sub>ID</sub>                                      | Differential input                                                 | resistance                                  |                                                                                                                                                                                                                              | 30     |                       | 80          | kΩ   |  |
| R <sub>IN</sub>                                      | Input resistance                                                   | (CANH or CANL)                              | $TXD = V_{CC} = V_{RXD} = 5 \text{ V}, \text{ S} = 0 \text{ V}$                                                                                                                                                              | 15     |                       | 40          | kΩ   |  |
| R <sub>IN(M)</sub>                                   | Input resistance<br>[1 - R <sub>IN(CANH)</sub> / F                 | matching:<br>R <sub>IN(CANL)</sub> ] × 100% | $V_{(CANH)} = V_{(CANL)}, -40^{\circ}C \le T_A \le 85^{\circ}C$                                                                                                                                                              | -3%    |                       | 3%          | _    |  |

<sup>(2)</sup> For the bus output voltage (recessive) will be the same if the device is in normal mode with S pin LOW or if the device is in silent mode with the S pin HIGH.



# **Electrical Characteristics (continued)**

Over recommended operating conditions,  $T_A = -40$ °C to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

| PARAMETER       |                                           | TEST CONDITIONS                        | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------|-------------------------------------------|----------------------------------------|-----|--------------------|-----|------|
| FAULT           | FAULT PIN (FAULT OUTPUT), SN65HVD257 ONLY |                                        |     |                    |     |      |
| I <sub>CH</sub> | Output current high level                 | FAULT = V <sub>CC</sub> , see Figure 5 | -10 |                    | 10  | μΑ   |
| I <sub>CL</sub> | Output current low level                  | FAULT = 0.4 V, see Figure 5            | 5   | 12                 |     | mA   |

#### 7.6 Power Dissipation

|       | THERMAL METRIC               | TEST CONDITIONS                                                                                                                                                                                                                                                    | TYP | UNIT |
|-------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| $P_D$ |                              | $V_{CC}$ = 5 V, $V_{RXD}$ = 5 V, $T_J$ = 27°C, $R_L$ = 60 $\Omega$ , S at 0 V, Input to TXD at 250 kHz, 25% duty cycle square wave, $C_{L\_RXD}$ = 15 pF. Typical CAN operating conditions at 500 kbps with 25% transmission (dominant) rate.                      |     |      |
|       | Average power dissipation    | $V_{CC}=5.5~V,~V_{RXD}=5.5~V,~T_J=150^{\circ}C,~R_L=50~\Omega,~S$ at 0 V, Input to TXD at 500 kHz, 50% duty cycle square wave, $C_{L\_RXD}=15~pF.~$ Typical high load CAN operating conditions at 1 Mbps with 50% transmission (dominant) rate and loaded network. | 268 | mW   |
|       | Thermal shutdown temperature |                                                                                                                                                                                                                                                                    | 170 | ô    |
|       | Thermal shutdown hysteresis  |                                                                                                                                                                                                                                                                    | 5   | °C   |

# 7.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                            | TEST CONDITIONS                                     | MIN  | TYP | MAX  | UNIT |     |  |
|--------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------|------|-----|------|------|-----|--|
| DEVICE SWIT              | CHING CHARACTERISTICS                                                                |                                                     |      |     |      |      |     |  |
| t <sub>PROP(LOOP1)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | See Figure 9, S = 0 V, $R_L = 60 \Omega$ ,          |      |     | 150  |      | 150 |  |
| t <sub>PROP(LOOP2)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | C <sub>L</sub> = 100 pF, C <sub>L_RXD</sub> = 15 pF |      |     | 150  | ns   |     |  |
| I <sub>MODE</sub>        | Mode change time, from Normal to Silent or from Silent to Normal                     | See Figure 8                                        |      |     | 20   | μS   |     |  |
| DRIVER SWIT              | CHING CHARACTERISTICS                                                                |                                                     |      |     |      |      |     |  |
| t <sub>pHR</sub>         | Propagation delay time, HIGH TXD to Driver Recessive                                 |                                                     |      | 50  | 70   |      |     |  |
| t <sub>pLD</sub>         | Propagation delay time, LOW TXD to Driver Dominant                                   | See Figure 6, S = 0 V, $R_L = 60 \Omega$ ,          |      | 40  | 70   | ns   |     |  |
| $t_{sk(p)}$              | Pulse skew ( $ t_{pHR} - t_{pLD} $ )                                                 | $C_L = 100 \text{ pF}, R_{CM} = \text{open}$        |      | 10  |      |      |     |  |
| t <sub>R</sub>           | Differential output signal rise time                                                 |                                                     |      | 10  | 30   |      |     |  |
| t <sub>F</sub>           | Differential output signal fall time                                                 |                                                     |      | 17  | 30   |      |     |  |
| t <sub>R(10k)</sub>      | Differential output signal rise time, $R_L = 10 \text{ k}\Omega$                     | See Figure 6, S = 0 V, $R_L = 10 \text{ k}\Omega$ , |      |     | 35   |      |     |  |
| t <sub>F(10k)</sub>      | Differential output signal fall time, $R_L = 10 \ k\Omega$                           | $C_L = 10 \text{ pF}, R_{CM} = \text{open}$         |      |     | 100  | ns   |     |  |
| t <sub>TXD_DTO</sub>     | Dominant timeout <sup>(1)</sup>                                                      | See Figure 10, $R_L = 60 \Omega$ , $C_L = open$     | 1175 |     | 3700 | μs   |     |  |

<sup>(1)</sup> The TXD dominant timeout (t<sub>TXD\_DTO</sub>) disables the driver of the transceiver when the TXD has been dominant longer than t<sub>TXD\_DTO</sub>, which releases the bus lines to recessive, thus preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after TXD has been returned HIGH (recessive). While this protects the bus from local faults locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>TXD\_DTO</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>TXD\_DTO</sub> = 11 bits / 1175 µs = 9.4 kbps.



#### **Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                                                                       | TEST CONDITIONS                          | MIN  | TYP | MAX  | UNIT |  |
|-------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|------|-----|------|------|--|
| RECEIVER SWITCHING CHARACTERISTICS  |                                                                                 |                                          |      |     |      |      |  |
| t <sub>pRH</sub>                    | Propagation delay time, recessive input to high output                          |                                          |      | 70  | 90   | ns   |  |
| t <sub>pDL</sub>                    | Propagation delay time, dominant input to low output                            | See Figure 7, C <sub>L_RXD</sub> = 15 pF |      | 70  | 90   | ns   |  |
| t <sub>R</sub>                      | Output signal rise time                                                         |                                          |      | 4   | 20   | ns   |  |
| t <sub>F</sub>                      | Output signal fall time                                                         |                                          |      | 4   | 20   | ns   |  |
| t <sub>RXD_DTO</sub> <sup>(2)</sup> | Receiver dominant time out (SN65HVD257 only) See Figure 4, $C_{L\_RXD}$ = 15 pF |                                          | 1380 |     | 4200 | μs   |  |

<sup>(2)</sup> The RXD timeout (t<sub>RXD\_DTO</sub>) disables the RXD output in the case that the bus has been dominant longer than t<sub>RXD\_DTO</sub>, which releases RXD pin to the recessive state (high), thus preventing a dominant bus failure from permanently keeping the RXD pin low. The RXD pin will automatically resume normal operation once the bus has been returned to a recessive state. While this protects the protocol controller from a permanent dominant state, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on RXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>RXD\_DTO</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>RXD\_DTO</sub> = 11 bits / 1380 μs = 8 kbps.

#### 7.8 Typical Characteristics





# 8 Parameter Measurement Information



Figure 4. RXD Dominant Timeout Test Circuit and Measurement



Figure 5. FAULT Test and Measurement



Figure 6. Driver Test Circuit and Measurement



# **Parameter Measurement Information (continued)**



Figure 7. Receiver Test Circuit and Measurement



Figure 8.  $t_{\text{MODE}}$  Test Circuit and Measurement

**Table 1. Receiver Differential Input Voltage Threshold Test** 

|                   | INPUT             | оит             | PUT             |                 |  |
|-------------------|-------------------|-----------------|-----------------|-----------------|--|
| V <sub>CANH</sub> | V <sub>CANL</sub> | V <sub>ID</sub> | R <sub>XD</sub> |                 |  |
| –1.1 V            | –2.0 V            | 900 mV          | L               | V               |  |
| 7.0 V             | 6.1 V             | 900 mV          | L               | V <sub>OL</sub> |  |
| –1.5 V            | –2.0 V            | 500 mV          | Н               |                 |  |
| 7.0 V             | 6.5 V             | 500 mV          | Н               | V <sub>OH</sub> |  |
| Open              | Open              | X               | Н               |                 |  |





Figure 9. T<sub>PROP(LOOP)</sub> Test Circuit and Measurement



Figure 10. TXD Dominant Timeout Test Circuit and Measurement



Figure 11. Driver Short Circuit Current Test and Measurement



#### 9 Detailed Description

#### 9.1 Overview

The SN65HVD25x family of bus transceiver devices are compatible with the ISO 11898-2 High Speed CAN (Controller Area Network) physical layer standard. The SN65HVD25x devices are designed to interface between the differential bus lines and the CAN protocol controller at data rates up to 1 Mbps (megabits per second).

#### 9.2 Functional Block Diagram



- A. Pin 5 function is device dependent; NC on SN65HVD255, V<sub>RXD</sub> for RXD output level-shifting device on the SN65HVD256 device, and FAULT Output on the SN65HVD257 device.
- B. RXD logic output is driven to 5-V V<sub>CC</sub> on 5-V only supply devices (SN65HVD255, SN65HVD257) and driven to V<sub>RXD</sub> on output level-shifting device (SN65HVD256).
- C. RXD (Receiver) Dominant State Time Out is a device dependent option available only on the SN65HVD257 device.

#### 9.3 Feature Description

#### 9.3.1 TXD Dominant Timeout (DTO)

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires, which frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on TXD pin, thus clearing the TXD DTO condition. The receiver and RXD pin still reflect the CAN bus, and the bus pins are biased to recessive level during a TXD dominant timeout.

#### NOTE

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD\_DTO}$  minimum, limits the minimum data rate. Calculate the minimum transmitted data rate by: Minimum Data Rate = 11 /  $t_{TXD\_DTO}$ .



#### **Feature Description (continued)**

#### 9.3.2 RXD Dominant Timeout (SN65HVD257)

The SN65HVD257 device has a RXD dominant timeout (RXD DTO) circuit that prevents a bus stuck dominant fault from permanently driving the RXD output dominant (low) when the bus is held dominant longer than the timeout period  $t_{RXD\_DTO}$ . The RXD DTO timer starts on a falling edge on RXD (bus going dominant). If no rising edge (bus returning recessive) is seen before the timeout constant of the circuit expires ( $t_{RXD\_DTO}$ ), the RXD pin returns high (recessive). The RXD output is reactivated to mirror the bus receiver output when a recessive signal is seen on the bus, clearing the RXD dominant timeout. The CAN bus pins are biased to the recessive level during a RXD DTO.

#### NOTE

The minimum dominant RXD time allowed by the RXD DTO limits the minimum possible received data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits for the worst case transmission, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{\rm RXD\_DTO}$  minimum, limits the minimum data rate. The minimum received data rate may be calculated by: Minimum Data Rate = 11 /  $t_{\rm RXD\_DTO}$ .

#### 9.3.3 Thermal Shutdown

If the junction temperature of the device exceeds the thermal shut down threshold, the device turns off the CAN driver circuits thus blocking the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature drops below the thermal shutdown temperature of the device.

#### NOTE

During thermal shutdown the CAN bus drivers turn off; thus, no transmission is possible from TXD to the bus. The CAN bus pins are biased to recessive level during a thermal shutdown, and the receiver to RXD path remains operational.

#### 9.3.4 Undervoltage Lockout

The supply pins have undervoltage detection that places the device in protected mode, which protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{RXD}$  supply pins.

Table 2. Undervoltage Lockout 5-V Only Devices (SN65HVD255 and SN65HVD257)

| V <sub>CC</sub> | DEVICE STATE | BUS OUTPUT               | RXD                      |
|-----------------|--------------|--------------------------|--------------------------|
| GOOD            | Normal       | Per Device State and TXD | Mirrors Bus              |
| BAD             | Protected    | High Impedance           | High Impedance (3-state) |



| V <sub>cc</sub> | V <sub>RXD</sub> | DEVICE STATE | BUS OUTPUT               | RXD                      |
|-----------------|------------------|--------------|--------------------------|--------------------------|
| GOOD            | GOOD             | Normal       | Per Device State and TXD | Mirrors Bus              |
| BAD             | GOOD             | Protected    | High Impedance           | High (Recessive)         |
| GOOD            | BAD              | Protected    | Recessive                | High Impedance (3-state) |
| BAD             | BAD              | Protected    | High Impedance           | High Impedance (3-state) |

#### **NOTE**

After an undervoltage condition is cleared and the supplies have returned to valid levels, the device typically resumes normal operation in 300 µs.

#### 9.3.5 FAULT Pin (SN65HVD257)

If one or more of the faults (TXD dominant timeout, RXD dominant timeout, thermal shutdown or undervoltage lockout) occurs, the FAULT pin (open-drain) turns off, resulting in a high level when externally pulled up to  $V_{CC}$  or I/O supply.



Figure 12. FAULT Pin Function Diagram and Application





Figure 13. Example Timing Diagram for TXD DTO and FAULT Pin



Figure 14. Example Timing Diagram for Devices With and Without RXD DTO and FAULT Pin



#### 9.3.6 Unpowered Device

The SN65HVD25x device is designed to be an *ideal passive* or *no load* to the CAN bus if it is unpowered. The bus pins (CANH, CANL) have extremely low leakage currents when the device is unpowered, so they will not load down the bus. This is critical if some nodes of the network will be unpowered while the rest of the of network remains in operation. The logic pins also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

#### 9.3.7 Floating Pins

The device has internal pullups and pulldowns on critical pins to place the device into known states if the pins float. The TXD pin is pulled up to  $V_{CC}$  to force a recessive input level if the pin floats. The S pin is pulled down to GND to force the device into normal mode if the pin floats.

#### 9.3.8 CAN Bus Short-Circuit Current Limiting

The SN65HVD25x device has several protection features that limit the short circuit current when a CAN bus line is shorted. These features include driver current limiting (dominant and recessive). The device has TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication, the bus switches between dominant and recessive states with the data and control fields bits; thus the short circuit current may be viewed either as the instantaneous current during each bus state or as a DC average current. For system current (power supply) and power considerations in the termination resistors and common-mode choke ratings, use the average short circuit current. Determine the ratio of dominant and recessive bits by the data in the CAN frame plus the following factors of the protocol and PHY that force either recessive or dominant at the following times:

- Control fields with set bits
- Bit stuffing
- Interframe space
- TXD dominant time out (fault case limiting)

These factors ensure a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits.



The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated with Equation 1.

$$I_{OS(AVG)} = \text{\%Transmit} \times [(\text{\%REC\_Bits} \times I_{OS(SS)\_REC}) + (\text{\%DOM\_Bits} \times I_{OS(SS)\_DOM})] + [\text{\%Receive} \times I_{OS(SS)\_REC}]$$
(1)

#### where:

 $I_{\text{OS}(\text{AVG})}$  is the average short circuit current

%Transmit is the percentage the node is transmitting CAN messages

%Receive is the percentage the node is receiving CAN messages

%REC\_Bits is the percentage of recessive bits in the transmitted CAN messages

%DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages

 $I_{\text{OS(SS)}}$   $_{\text{REC}}$  is the recessive steady state short circuit current

 $I_{OS(SS)\ DOM}$  is the dominant steady state short circuit current

#### NOTE

Consider the short circuit current and possible fault cases of the network when sizing the power ratings of the termination resistance and other network components.

#### 9.4 Device Functional Modes

**Table 4. Driver Function Table** 

| DEVICE      | INP                 | UTS                   | OUTI                | DRIVEN BUS          |           |
|-------------|---------------------|-----------------------|---------------------|---------------------|-----------|
| DEVICE      | S <sup>(1)(2)</sup> | TXD <sup>(1)(3)</sup> | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | STATE     |
|             | L or Open           | L                     | Н                   | L                   | Dominant  |
| All Devices |                     | H or Open             | Z                   | Z                   | Recessive |
|             | Н                   | X                     | Z                   | Z                   | Recessive |

- (1) H = high level, L = low level, X= irrelevant, Z = common mode (recessive) bias to V<sub>CC</sub> / 2. See Figure 15 and Figure 16 for bus state and common mode bias information.
- (2) Devices have an internal pulldown to GND on S pin. If S pin is open the pin will be pulled low and the device will be in normal mode.
- (3) Devices have an internal pullup to V<sub>CC</sub> on TXD pin. If the TXD pin is open the pin will be pulled high and the transmitter will remain in recessive (nondriven) state.

**Table 5. Receiver Function Table** 

| DEVICE MODE      | CAN DIFFERENTIAL INPUTS  V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | BUS STATE | RXD PIN <sup>(1)</sup> |
|------------------|----------------------------------------------------------------------------------|-----------|------------------------|
|                  | V <sub>ID</sub> ≥ 0.9 V                                                          | Dominant  | L <sup>(2)</sup>       |
| Normal or Silent | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$                           | ?         | ?                      |
| Normal of Silent | V <sub>ID</sub> ≤ 0.5 V                                                          | Recessive | Н                      |
|                  | Open (V <sub>ID</sub> ≈ 0 V)                                                     | Open      | Н                      |

- (1) H = high level, L = low level, ? = indeterminate.
- (2) RXD output remains dominant (low) as long as the bus is dominant. On the SN65HVD257 device with RXD dominant timeout, when the bus has been dominant longer than the dominant timeout, t<sub>RXD\_DTO</sub>, the RXD pin will return recessive (high). See RXD Dominant Timeout (SN65HVD257) for a description of behavior during receiving a bus stuck dominant condition.

#### 9.4.1 Operating Modes

The device has two main operating modes: normal mode and silent mode. Operating mode selection is made via the S input pin.

**Table 6. Operating Modes** 

| S Pin | MODE        | DRIVER         | RECEIVER     | RXD PIN                          |
|-------|-------------|----------------|--------------|----------------------------------|
| LOW   | Normal Mode | Enabled (ON)   | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |
| HIGH  | Silent Mode | Disabled (OFF) | Enabled (ON) | Mirrors Bus State                |

<sup>(1)</sup> Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### 9.4.2 Can Bus States

The CAN bus has two states during powered operation of the device: dominant and recessive. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD pin. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD pins. See Figure 15 and Figure 16.



Figure 15. Bus States (Physical Bit Representation)



Figure 16. Simplified Recessive Common Mode Bias and Receiver

#### 9.4.3 Normal Mode

Select the normal mode of device operation by setting S low. The CAN driver and receiver are fully operational and CAN communication is bidirectional. The driver is translating a digital input on TXD to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on RXD.

#### 9.4.4 Silent Mode

Activate silent mode (receive only) by setting S high. The CAN driver is turned off while the receiver remains active and RXD outputs the received bus state.

#### **NOTE**

Silent mode may be used to implement babbling idiot protection, to ensure that the driver does not disrupt the network during a local fault. Silent mode may also be used in redundant systems to select or de-select the redundant transceiver (driver) when needed.



#### 9.4.5 Digital Inputs and Outputs

#### 9.4.5.1 5-V V<sub>CC</sub> Only Devices (SN65HVD255 and SN65HVD257)

The 5-V  $V_{CC}$  device is supplied by a single 5-V rail. The digital inputs are 5-V and 3.3-V compatible. The SN65HVD255 and SN65HVD257 devices have a 5-V ( $V_{CC}$ ) level RXD output. TXD is internally pulled up to  $V_{CC}$  and S is internally pulled down to GND.

#### **NOTE**

TXD is internally pulled up to  $V_{CC}$  and the S pin is internally pulled down to GND. However, the internal bias may only put the device into a known state if the pins float. The internal bias may be inadequate for system-level biasing. TXD pullup strength and CAN bit timing require special consideration when the SN65HVD25x devices are used with an open-drain TXD output on the CAN controller. An adequate external pullup resistor must be used to ensure that the CAN controller output of the  $\mu P$  maintains adequate bit timing input to the SN65HVD25x devices.

#### 9.4.5.2 5-V V<sub>CC</sub> With V<sub>RXD</sub> RXD Output Supply Devices (SN65HVD256)

This device is a 5-V  $V_{CC}$  CAN transceiver with a separate supply for the RXD output,  $V_{RXD}$ . The digital inputs are 5-V and 3.3-V compatible. The SN65HVD256 device has a  $V_{RXD}$  level RXD output. TXD remains weakly pulled up to  $V_{CC}$ .

#### NOTE

On device versions with a  $V_{RXD}$  supply that shifts the RXD output level, the input pins of the device remain the same. TXD remains weakly pulled up to  $V_{CC}$  internally. Thus, a small  $I_{IH}$  current flows if the TXD input is used below  $V_{CC}$  levels.

#### 9.4.5.3 5-V V<sub>CC</sub> with FAULT Open-Drain Output Device (SN65HVD257)

The SN65HVD257 device has a FAULT output pin (open-drain). FAULT must be pulled up to  $V_{CC}$  or I/O supply level through an external resistor.

#### **NOTE**

Because the FAULT output pin is open-drain, it actively pulls down when there is no fault and becomes high-impedance when a fault condition is detected. An external pullup resistor to the  $V_{\rm CC}$  or I/O supply of the system must be used to pull the pin high to indicate a fault to the host microprocessor. The open-drain architecture makes the fault pin compatible with 3.3-V and 5-V I/O-level systems. The pullup current, selected by the pullup resistance value, must be as low as possible while achieving the desired voltage level output in the system with margin against noise.



#### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

#### 10.1.1 Bus Loading, Length, and Number of Nodes

The ISO 11898 standard states that a CAN bus should have a maximum of 30 nodes, be less than 40 meters from end to end, and should have no stubs greater than 0.3 meters. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires a transceiver with high input impedance, such as the SN65HVD25x family devices.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO11898 standard. They have made system level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are: ARINC825, CANopen, DeviceNet, and NMEA200.

A CAN network design is a series of trade-offs, but these devices operate over wide common-mode range. In ISO11898-2, the driver differential output is specified with a 60- $\Omega$  load (the two 120- $\Omega$  termination resistors in parallel) and the differential output must be greater than 1.5 V. The SN65HVD25x devices are specified to meet the 1.5-V requirement with a 45- $\Omega$  load incorporating the worst case including parallel transceivers. The differential input resistance of the SN65HVD25x devices is a minimum of 30 K $\Omega$ . If 167 SN65HVD25x family transceivers are in parallel on a bus, this is equivalent to a 180- $\Omega$  differential load worst case. That transceiver load of 180  $\Omega$  in parallel with the 60  $\Omega$  gives a total 45  $\Omega$ . Therefore, the SN65HVD25x family theoretically supports over 167 transceivers on a single bus segment with margin to the 1.2-V minimum differential input at each node. However, CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets, and signal integrity; thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO11898 standard of 40 m by careful system design and data-rate tradeoffs. For example, CAN open network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes, and a significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO11898 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.



#### 10.2 Typical Applications

#### 10.2.1 Typical 5-V Microcontroller Application



Figure 17. Typical 5-V Application

#### 10.2.1.1 Design Requirements

#### 10.2.1.1.1 CAN Termination

The ISO11898 standard specifies the interconnect to be a twisted-pair cable (shielded or unshielded) with  $120-\Omega$  characteristic impedance ( $Z_0$ ). Resistors equal to the characteristic impedance of the line must be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus must be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus, the termination must be carefully placed so that it is not removed from the bus.



Figure 18. Typical CAN Bus

Termination may be a single  $120-\Omega$  resistor at the end of the bus either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used (see Figure 19). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



#### Typical Applications (continued)



Figure 19. CAN Bus Termination Concepts

#### 10.2.1.2 Detailed Design Procedure

# 10.2.1.2.1 Example: Functional Safety Using the SN65HVD257 in a Redundant Physical Layer CAN Network Topology

CAN is a standard linear bus topology using  $120-\Omega$  twisted-pair cabling. The SN65HVD257 CAN device includes several features to use the CAN physical layer in nonstandard topologies with only one CAN link layer controller ( $\mu$ P) interface. This allows much greater flexibility in the physical topology of the bus while reducing the digital controller and software costs. The combination of RXD DTO and the FAULT output allows great flexibility, control, and monitoring of these applications.

A simple example of this flexibility is to use two SN65HVD257 devices in parallel with an AND gate to achieve redundancy (parallel) of the physical layer (cabling and PHYs) in a CAN network.

For the CAN bit-wise arbitration to work, the RXD outputs of the transceivers must connect through AND gate logic so that a dominant bit (low) from any of the branches is received by the link layer logic ( $\mu$ P) and appears to the link layer and above as a single physical network. The RXD DTO feature prevents a bus stuck dominant fault in a single branch from taking down the entire network by forcing the RXD pin for the transceivers on the branch with the fault back to the recessive after the  $t_{RXD\_DTO}$  time. The remaining branch of the network continues to function. The FAULT pin of the transceivers on the branch with the fault indicates this through the FAULT output to their host processors, which diagnose the failure condition. The S pin (silent mode pin) may be used to put a branch in silent mode to check each branch for other faults. Therefore, it is possible to implement a robust and redundant CAN network topology in a very simple and low-cost manner.

These concepts can be expanded into more complicated and flexible CAN network topologies to solve various system-level challenges with a networked infrastructure.



#### **Typical Applications (continued)**



- A. CAN nodes with termination are PHY A, PHY B, PHY An and PHY Bn.
- B. RXD DTO prevents a single branch-stuck-dominant condition from blocking the redundant branch through the AND logic on RXD. The transceivers signal a received bus stuck dominant fault through the FAULT pin. The system detects which branch is stuck dominant and issues a system warning. Other network faults on a single branch that appear as recessive (not blocking the redundant network) may be detected through diagnostic routines and using the Silent Mode of the PHYs to use only one branch at a time for transmission during diagnostic mode. This combination allows robust fault detection and recovery within single branches so that they may be repaired and again provide redundancy of the physical layer.

Figure 20. Typical Redundant Physical Layer Topology Using the SN65HVD257 Device

#### 10.2.1.3 Application Curves

Figure 21 shows the typical loop delay through the transceiver based on the differential resistive load between CANH and CANL.



Figure 21. Typical TXD to RXD Loop Delay



# **Typical Applications (continued)**

# 10.2.2 Typical 3.3-V Microcontroller Application

The SN65HVD256 device has a second supply voltage pin used for level shifting the input and output pins. This can be used for applications where there is a 3.3-V micrcontroller and a 5-V CAN transceiver.



Figure 22. Typical 3.3-V Application



#### 11 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply must be decoupled with a 100-nF ceramic capacitor located as close as possible to the supply pins. The TPS76350 device is a linear voltage regulator suitable for the 5-V supply rail.

#### 12 Layout

#### 12.1 Layout Guidelines

For the PCB design to be successful, start with the design of the protection and filtering circuitry because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz and high frequency layout techniques must be applied during PCB design. On chip IEC ESD protection is good for laboratory and portable equipment but is usually not sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices at the bus connectors. Placement at the connector also prevents these harsh transient events from propagating further into the PCB and system.



#### **NOTE**

High frequency current follows the path of least inductance and not the path of least resistance.

Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device. Below is a list of layout recommendations when designing a CAN transceiver into an application.

- Transient Protection on CANH and CANL: Transient Voltage Suppression (TVS) and capacitors (D1, C5 and C7 shown in Figure 23) can be used to protect the system level transients like EFT, IEC ESD, and Surge. These devices must be placed as close to the connector as possible. This prevents the transient energy and noise from penetrating into other nets on the board.
- Bus Termination on CANH and CANL: Figure 23 shows split termination where the termination is split into
  two resistors, R5 and R6, with the center or split tap of the termination connected to ground through capacitor
  C6. Split termination provides common mode filtering for the bus. When termination is placed on the board
  instead of directly on the bus, care must be taken to ensure the terminating node is not removed from the
  bus, as this causes signal integrity issues if the bus is not properly terminated on both ends.
- Decoupling Capacitors on V<sub>CC</sub> and V<sub>RXD</sub>: Bypass and bulk capacitors must be placed as close as possible
  to the supply pins of transceiver (examples are C2, C3, C5, and C6).
- **Ground and power connections:** Use at least two vias for V<sub>CC</sub>, V<sub>IO</sub>, and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.
- **Digital inputs and outputs:** To limit current of digital lines, serial resistors may be used. Examples are R1, R2, R3, R4, and R5.
- Filtering noise on digital inputs and outputs: To filter noise on the digital I/O lines, a capacitor may be used close to the input side of the I/O as shown by C1 and C4.
- External pull-up resistors on input and output pins: Because the internal pullup and pulldown biasing of the device is weak for floating pins, an external 1-k $\Omega$  to 10-k $\Omega$  pullup or pulldown resistor must be used to bias the state of the pins during transient events.
- Fault Output Pin (SN65HVD257 only): Because the FAULT output pin is an open drain output, an external pullup resistor is required to pull the pin voltage high for normal operation (R5).
- V<sub>RXD</sub> Supply (SN65HVD256 only): The SN65HVD256 device will need additional bypass capacitors for the V<sub>RXD</sub> supply shown with C5 and C6.
- TXD input pin: If an open-drain host processor is used to drive the TXD pin of the device, an external pullup resistor between 1 k $\Omega$  and 10 k $\Omega$  must be used to help drive the recessive input state of the device (weak internal pullup resistor).



#### 12.2 Layout Example



Figure 23. Layout Example

#### 13 器件和文档支持

#### 13.1 相关链接

以下表格列出了快速访问链接。 范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

表 7. 相关链接

| 器件         | 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持与社区 |
|------------|-------|-------|-------|-------|-------|
| SN65HVD255 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| SN65HVD256 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |
| SN65HVD257 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |

#### 13.2 商标

All trademarks are the property of their respective owners.

#### 13.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 13.4 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# 14 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。





www.ti.com 17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |          | (4)                           | (5)                        |              |                  |
| SN65HVD255D           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD255           |
| SN65HVD255D.A         | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD255           |
| SN65HVD255DR          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD255           |
| SN65HVD255DR.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD255           |
| SN65HVD255DRG4        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD255           |
| SN65HVD255DRG4.A      | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD255           |
| SN65HVD256D           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD256           |
| SN65HVD256D.A         | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD256           |
| SN65HVD256DR          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD256           |
| SN65HVD256DR.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD256           |
| SN65HVD256DRG4        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD256           |
| SN65HVD256DRG4.A      | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD256           |
| SN65HVD257D           | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD257           |
| SN65HVD257D.A         | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD257           |
| SN65HVD257DR          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD257           |
| SN65HVD257DR.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD257           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD255DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD255DRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD256DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD256DRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD257DR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 18-Jun-2025



#### \*All dimensions are nominal

| 7 111 41111011010110 410 11011111141 |              |                 |      |      |             |            |             |
|--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65HVD255DR                         | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD255DRG4                       | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65HVD256DR                         | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN65HVD256DRG4                       | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SN65HVD257DR                         | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

#### **TUBE**



\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD255D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD255D.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD256D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD256D.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD257D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD257D.A | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司