SN74HC00, SN54HC00 ZHCSNA8H - DECEMBER 1982 - REVISED AUGUST 2021 # SNx4HC00 四路 2 输入与非门 # 1 特性 缓冲输入 宽工作电压范围: 2V 至 6V • 宽工作温度范围: - 40°C to +85°C • 支持多达 10 个 LSTTL 负载的扇出 • 与 LSTTL 逻辑 IC 相比,可显著降低功耗 # 2 应用 • 警报/篡改检测电路 • S-R 锁存器 # 3 说明 此器件包含四个独立双输入或非门。每个逻辑门以正逻 辑执行布尔函数 $Y = \overline{A} \cup B$ 。 #### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |------------|-------------------|------------------| | SN74HC00D | SOIC (14) | 8.70mm × 3.90mm | | SN74HC00DB | SSOP (14) | 6.50mm × 5.30mm | | SN74HC00N | PDIP (14) | 19.30mm × 6.40mm | | SN74HC00NS | SO (14) | 10.20mm × 5.30mm | | SN74HC00PW | TSSOP (14) | 5.00mm × 4.40mm | | SN54HC00FK | LCCC (20) | 8.90mm × 8.90mm | | SN54HC00J | CDIP (14) | 21.30mm × 7.60mm | | SN54HC00W | CFP (14) | 9.20mm × 6.29mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 **Device Functional Pinout** ### **Table of Contents** | 1 特性 | 1 8.4 Standard CMOS Inputs | 9 | |----------------------------------------------------|----------------------------------------------------|--------------| | 2 应用 | | 9 | | - <i>—,</i><br>3 说明 | 0.00 . E 114 . | 10 | | 4 Revision History | | 11 | | 5 Pin Configuration and Functions | | 11 | | 6 Specifications | 4 9.2 Typical Application | | | 6.1 Absolute Maximum Ratings | | 14 | | 6.2 ESD Ratings | 4 | | | 6.3 Recommended Operating Conditions | | 14 | | 6.4 Thermal Information | 5 11.2 Layout Example | | | 6.5 Electrical Characteristics - Commercial (74xx) | | 15 | | 6.6 Electrical Characteristics - Military (54xx) | 6 12.1 Documentation Support | | | 6.7 Switching Characteristics - Commercial (74xx) | | 15 | | 6.8 Switching Characteristics - Military (54xx) | | 15 | | 6.9 Typical Characteristics | | 15 | | 7 Parameter Measurement Information | | 15 | | 8 Detailed Description | | 15 | | 8.1 Overview | | | | 8.2 Functional Block Diagram | | 15 | | 8.3 Balanced CMOS Push-Pull Outputs | 9 | | | 4 Revision History<br>注:以前版本的页码可能与当前版本的页码不同 | | _ | | Changes from Revision G (January 2021) to Re | i i i | | | Increased D and PW package thermal values. | S | 5 | | Changes from Revision F (July 2016) to Revisi | ion G (January 2021) | Page | | | | | | | standards | | | Spaces D and 1 11 pastage atomide to now | 33.33.33 | | | Changes from Revision E (August 2003) to Rev | vision F (July 2016) | Page | | • 添加了 <i>应用</i> 部分、器件信息表、ESD 等级表 | , <i>典型特性</i> 部分、 <i>特性说明</i> 部分、 <i>器件功能模式、</i> 原 | <i>应用和实施</i> | | 部分、电源建议部分、布局部分、器件和文档 | 当支持 部分以及 <i>机械、封装和可订购信息</i> 部分 | 1 | # **5 Pin Configuration and Functions** D, DB, N, NS, PW, J, or W Package 14-Pin SOIC, SSOP, PDIP, SO, TSSOP, CDIP, or CFP Top View FK Package 20-Pin LCCC Top View 表 5-1. Pin Functions | | | | | Co-1.1 III T unctions | |-----------------|---------------------------------|------------------------|--------|--------------------------| | | PIN | | | | | NAME | D, DB, N,<br>NS, PW, J,<br>or W | FK | I/O | DESCRIPTION | | 1A | 1 | 2 | Input | Channel 1, Input A | | 1B | 2 | 3 | Input | Channel 1, Input B | | 1Y | 3 | 4 | Output | Channel 1, Output Y | | 2A | 4 | 6 | Input | Channel 2, Input A | | 2B | 5 | 8 | Input | Channel 2, Input B | | 2Y | 6 | 9 | Output | Channel 2, Output Y | | 3A | 9 | 13 | Input | Channel 3, Input A | | 3B | 10 | 14 | Input | Channel 3, Input B | | 3Y | 8 | 12 | Output | Channel 3, Output Y | | 4A | 12 | 18 | Input | Channel 4, Input A | | 4B | 13 | 19 | Input | Channel 4, Input B | | 4Y | 11 | 16 | Output | Channel 4, Output Y | | GND | 7 | 10 | _ | Ground | | NC | | 1, 5, 7, 11, 15,<br>17 | _ | Not internally connected | | V <sub>CC</sub> | 14 | 20 | _ | Positive Supply | # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |------------------|---------------------------------------------------|-------------------------------------------------------------|------|-----|------|--| | V <sub>CC</sub> | Supply voltage | Supply voltage | | | | | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_{O} < -0.5 \text{ V or } V_{O} > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±25 | mA | | | | Continuous current through V <sub>CC</sub> or GND | · | | ±50 | mA | | | TJ | Junction temperature <sup>(3)</sup> | | | 150 | °C | | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±2000 | W | | V <sub>(ESD)</sub> | Electrostatic discriarge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | V | | | | V <sub>CC</sub> = 6 V | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | | | 0.5 | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 4.5 V | | | 1.35 | V | | | | V <sub>CC</sub> = 6 V | | | 1.8 | | | VI | Input voltage | · | 0 | | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | t <sub>t</sub> | Input transition rise and fall time | V <sub>CC</sub> = 4.5 V | | | 500 | ns | | | | V <sub>CC</sub> = 6 V | | | 400 | | | _ | Out of the state o | SN54HC00 | - 55 | | 125 | 00 | | T <sub>A</sub> | Operating free-air temperature | SN74HC00 | - 40 | | 85 | °C | | | | | | | | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated <sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> Guaranteed by design. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### **6.4 Thermal Information** | | | | | SN74HC00 | | | | |-------------------------------------|----------------------------------------------|----------|-----------|----------|----------|------------|------| | | THERMAL METRIC(1) | D (SOIC) | DB (SSOP) | N (PDIP) | NS (SOP) | PW (TSSOP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 14 PINS | | | R <sub>θ JA</sub> | Junction-to-ambient thermal resistance | 133.6 | 108.3 | 57.5 | 91.0 | 151.7 | °C/W | | R <sub>θ</sub><br>JC(top) | Junction-to-case (top) thermal resistance | 89.0 | 60.3 | 45.1 | 48.8 | 79.4 | °C/W | | R <sub><math>\theta</math> JB</sub> | Junction-to-board thermal resistance | 89.5 | 55.7 | 37.3 | 49.8 | 94.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 45.5 | 25 | 30.3 | 18.4 | 25.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 89.1 | 55.2 | 37.2 | 49.5 | 94.1 | °C/W | | R <sub>θ</sub><br>JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics - Commercial (74xx) over operating free-air temperature range (unless otherwise noted) (1) (2) | | | | | | 0 | perating | free-air | temperat | ure (T <sub>A</sub> ) | | | | |-----------------|------------------------------------------|------------------------------------------|---------------------------------------|--------------------|------------------------|----------|----------|----------|-----------------------|-------|----|------| | P | PARAMETER | | CONDITIONS | V <sub>CC</sub> | | 25°C | | -40° | С | UNIT | | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | | | | | | | | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | | | | | V <sub>OH</sub> | High-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | 5.999 | | 5.9 | | | V | | | | | g | I <sub>OH</sub> = -4 mA | 4.5 V | 3.98 | 4.3 | | 3.84 | | | | | | | | | I <sub>OH</sub> = -5.2 mA | 6 V | 5.48 | 5.8 | | 5.34 | | | | | | | | | | 2 V | | 0.002 | 0.1 | | | 0.1 | | | | | V <sub>OL</sub> Low-level output voltage | ., ., | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | - | 0.1 | | | | V <sub>OL</sub> | | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | | 0.001 | 0.1 | | | 0.1 | V | | | | | Voltage | Tomage | 5. V <sub>IL</sub> | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | | 0.33 | | | | | I <sub>OL</sub> = 5.2 mA | 6 V | | 0.15 | 0.26 | | | 0.33 | | | | I | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> o | r 0 | 6 V | | ±0.1 | ±100 | | | ±1000 | μA | | | I <sub>CC</sub> | Supply current | V <sub>I</sub> = V <sub>CC</sub><br>or 0 | V <sub>I</sub> = V <sub>CC</sub> or 0 | 6 V | | | 2 | | | 20 | μA | | | Ci | Input capacitance | | | 2 V to 6 V | | 3 | 10 | | | 10 | pF | | | $C_{pd}$ | Power dissipation capacitance per gate | No load | | 2 V to 6 V | | 20 | | | | | pF | | $V_{CCI}$ is the $V_{CC}$ associated with the input port. $V_{CCO}$ is the $V_{CC}$ associated with the output port. # 6.6 Electrical Characteristics - Military (54xx) over operating free-air temperature range (unless otherwise noted) (1) (2) | | | | | | 0 | perating | free-air | temperati | ure (T <sub>A</sub> ) | | | |-----------------|-------------------------------------------------|------------------------------------------|---------------------------------------|-----------------|------|----------|----------|-----------|-----------------------|-------|----| | F | PARAMETER | TEST CONDITIONS | | V <sub>cc</sub> | | 25°C | | -55°C | ,C | UNIT | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | | | | | l | ., ., | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | | | | V <sub>OH</sub> | High-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | | 6 V | 5.9 | 5.999 | | 5.9 | | | V | | | output romago | OI VIL | I <sub>OH</sub> = -4 mA | 4.5 V | 3.98 | 4.3 | | 3.7 | | | | | | | | I <sub>OH</sub> = -5.2 mA | 6 V | 5.48 | 5.8 | | 5.2 | | | | | | | | | 2 V | | 0.002 | 0.1 | | | 0.1 | | | | Low-level output voltage | -level output $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | | 0.1 | | | V <sub>OL</sub> | | | | 6 V | | 0.001 | 0.1 | | | 0.1 | V | | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | | 0.4 | | | | | | I <sub>OL</sub> = 5.2 mA | 6 V | | 0.15 | 0.26 | | | 0.4 | | | I <sub>I</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> c | or O | 6 V | | ±0.1 | ±100 | | | ±1000 | nA | | I <sub>CC</sub> | Supply current | V <sub>I</sub> = V <sub>CC</sub> or 0 | V <sub>I</sub> = V <sub>CC</sub> or 0 | 6 V | | | 2 | | | 40 | μΑ | | Ci | Input capacitance | | | 2 V to 6 V | | 3 | 10 | | | 10 | pF | | C <sub>pd</sub> | Power<br>dissipation<br>capacitance per<br>gate | No load | | 2 V to 6 V | | 20 | | | | | pF | # 6.7 Switching Characteristics - Commercial (74xx) over operating free-air temperature range (unless otherwise noted) | | | | | | Operating free-air temperature (T <sub>A</sub> ) | | | | | | | | |-----------------|-------------------|--------|----|-----------------|--------------------------------------------------|------|-----|------|----------|-----|------|--| | | PARAMETER | | то | V <sub>cc</sub> | | 25°C | | - 40 | °C to 85 | °C | UNIT | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | | 2 V | | 45 | 90 | | | 115 | | | | t <sub>pd</sub> | Propagation delay | A or B | Υ | 4.5 V | | 9 | 18 | | | 23 | ns | | | | | | | 6 V | | 8 | 15 | | | 20 | | | | | | | | 2 V | | 38 | 75 | | | 95 | | | | t <sub>t</sub> | Transition-time | | Υ | 4.5 V | | 8 | 15 | | | 19 | ns | | | | | | | 6 V | | 6 | 13 | | | 16 | | | #### **6.8 Switching Characteristics - Military (54xx)** over operating free-air temperature range (unless otherwise noted) | | | | | | Operating free-air temperature (T <sub>A</sub> ) | | | | | | | | |-----------------|--------------------------------------|--------|----|------|--------------------------------------------------|-----------------|-----|-----|------|-----|----|----| | | PARAMETER FROM TO V <sub>CC</sub> 25 | | то | 25°C | | - 55°C to 125°C | | | UNIT | | | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | | 2 V | | 45 | 90 | | | 135 | | | | t <sub>pd</sub> | Propagation delay | A or B | Υ | Υ | 4.5 V | | 9 | 18 | | | 27 | ns | | | | | | 6 V | | 8 | 15 | | | 23 | | | Submit Document Feedback $V_{CCI}$ is the $V_{CC}$ associated with the input port. $V_{CCO}$ is the $V_{CC}$ associated with the output port. over operating free-air temperature range (unless otherwise noted) | | PARAMETER | | то | TO V <sub>CC</sub> | Operating free-air temperature (T <sub>A</sub> ) | | | | | | | | |----------------|-----------------|------|----|--------------------|--------------------------------------------------|-----|-----|-----------------|-----|-----|------|--| | | | FROM | | | 25°C | | | - 55°C to 125°C | | | UNIT | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | | 2 V | | 38 | 75 | | | 110 | | | | t <sub>t</sub> | Transition-time | | Y | 4.5 V | | 8 | 15 | | | 22 | ns | | | | | | | 6 V | | 6 | 13 | | | 19 | | | # **6.9 Typical Characteristics** T<sub>A</sub> = 25°C ## 7 Parameter Measurement Information Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_t$ < 6 ns. For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) C<sub>L</sub> includes probe and test-fixture capacitance. 图 7-1. Load Circuit for Push-Pull Outputs (1) The greater between $t_{\text{PLH}}$ and $t_{\text{PHL}}$ is the same as $t_{\text{pd}}$ . 图 7-2. Voltage Waveforms Propagation Delays (1) The greater between $t_{\text{r}}$ and $t_{\text{f}}$ is the same as $t_{\text{t}}.$ 图 7-3. Voltage Waveforms, Input and Output Transition Times ## 8 Detailed Description #### 8.1 Overview This device contains four independent 2-input NAND gates. Each gate performs the Boolean function $Y = \overline{A B}$ in positive logic. #### 8.2 Functional Block Diagram # 8.3 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. ## 8.4 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors, however a $10-k\,\Omega$ resistor is recommended and will typically meet all requirements. #### 8.5 Clamp Diode Structure The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Electrical Placement of Clamping Diodes for Each Input and Output. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Copyright © 2022 Texas Instruments Incorporated 图 8-1. Electrical Placement of Clamping Diodes for Each Input and Output # **8.6 Device Functional Modes** 表 8-1. Function Table | INP | UTS | OUTPUT | | | | | |-----|-----|--------|--|--|--|--| | Α | В | Y | | | | | | Н | Н | L | | | | | | L | X | Н | | | | | | Х | L | Н | | | | | # 9 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 #### 9.1 Application Information In this application, the SN74HC00 is used to create an active-low SR latch. The two additional gates can be used for a second active-low SR latch, individually used for their logic function, or the inputs can be grounded and both channels left unused. This device is used to drive the tamper indicator LED and provide one bit of data to the system controller. When the tamper switch outputs LOW, the output Q becomes HIGH. This output remains HIGH until the system controller addresses the event and sends a LOW signal to the R input which returns the Q output back to LOW. #### 9.2 Typical Application 图 9-1. Typical Application Diagram #### 9.2.1 Design Requirements #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HC00 plus the maximum static supply current, $I_{CC}$ , listed in *Electrical Characteristics* and any transient current required for switching. The logic device can only source as much current as is provided by the positive supply source. Be sure not to exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HC00 plus the maximum supply current, $I_{CC}$ , listed in *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74HC00 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74HC00 can drive a load with total resistance described by $R_L \geqslant V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation. Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices. #### CAUTION The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.1.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HC00, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74HC00 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to Feature Description section for additional information regarding the outputs for this device. #### 9.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the Layout section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HC00 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)})$ $\Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated above. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation. #### 9.2.3 Application Curve 图 9-2. Application Timing Diagram ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in given example layout image. # 11 Layout #### 11.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. #### 11.2 Layout Example 图 11-1. Example layout for the SN74HC00 in the RKS Package ## 12 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### **12.1 Documentation Support** ### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 术语表 #### TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 24-Jul-2025 # **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|-----------------------------|-----------------------------------| | 5962-8403701VCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8403701VC<br>A<br>SNV54HC00J | | 5962-8403701VCA.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8403701VC<br>A<br>SNV54HC00J | | 5962-8403701VDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8403701VD<br>A<br>SNV54HC00W | | 5962-8403701VDA.A | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-8403701VD<br>A<br>SNV54HC00W | | 84037012A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 84037012A<br>SNJ54HC<br>00FK | | 8403701CA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 8403701CA<br>SNJ54HC00J | | 8403701DA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 8403701DA<br>SNJ54HC00W | | JM38510/65001B2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001B2A | | JM38510/65001B2A.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001B2A | | JM38510/65001BCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001BCA | | JM38510/65001BCA.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001BCA | | JM38510/65001BDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | N/A for Pkg Type -55 to 125 | | | JM38510/65001BDA.A | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001BDA | | M38510/65001B2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001B2A | 24-Jul-2025 www.ti.com | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------------------| | M38510/65001BCA | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001BCA | | M38510/65001BDA | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | JM38510/<br>65001BDA | | SN54HC00J | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54HC00J | | SN54HC00J.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | SN54HC00J | | SN74HC00D | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | HC00 | | SN74HC00DBR | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00DBR.A | Active | Production | SSOP (DB) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00DR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00DR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00DRG4 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00DRG4.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00DT | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | HC00 | | SN74HC00N | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74HC00N | | SN74HC00N.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74HC00N | | SN74HC00NE4 | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 85 | SN74HC00N | | SN74HC00NSR | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00NSR.A | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00NSR.B | Active | Production | SOP (NS) 14 | 2000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00PW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 85 | HC00 | | SN74HC00PW.B | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 85 | HC00 | | SN74HC00PWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00PWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00PWR.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00PWRG4 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SN74HC00PWRG4.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HC00 | | SNJ54HC00FK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 84037012A<br>SNJ54HC<br>00FK | www.ti.com 24-Jul-2025 | Orderable part number | Status<br>(1) | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|---------------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------------------| | SNJ54HC00FK.A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 84037012A<br>SNJ54HC<br>00FK | | SNJ54HC00J | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 8403701CA<br>SNJ54HC00J | | SNJ54HC00J.A | Active | Production | CDIP (J) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 8403701CA<br>SNJ54HC00J | | SNJ54HC00W | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 8403701DA<br>SNJ54HC00W | | SNJ54HC00W.A | Active | Production | CFP (W) 14 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 8403701DA<br>SNJ54HC00W | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. www.ti.com 24-Jul-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54HC00, SN54HC00-SP, SN74HC00: Catalog: SN74HC00, SN54HC00 Automotive: SN74HC00-Q1, SN74HC00-Q1 Military: SN54HC00 • Space : SN54HC00-SP NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects • Military - QML certified for Military and Defense Applications • Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Aug-2025 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HC00DBR | SSOP | DB | 14 | 2000 | 330.0 | 16.4 | 8.35 | 6.6 | 2.4 | 12.0 | 16.0 | Q1 | | SN74HC00DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC00DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC00DRG4 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HC00NSR | SOP | NS | 14 | 2000 | 330.0 | 16.4 | 8.45 | 10.55 | 2.5 | 12.0 | 16.2 | Q1 | | SN74HC00PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74HC00PWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 1-Aug-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HC00DBR | SSOP | DB | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HC00DR | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | SN74HC00DR | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | SN74HC00DRG4 | SOIC | D | 14 | 2500 | 340.5 | 336.1 | 32.0 | | SN74HC00NSR | SOP | NS | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74HC00PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HC00PWRG4 | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | www.ti.com 1-Aug-2025 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-8403701VDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | 5962-8403701VDA.A | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | 84037012A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 8403701DA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | JM38510/65001B2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | JM38510/65001B2A.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | JM38510/65001BDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | JM38510/65001BDA.A | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | M38510/65001B2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | M38510/65001BDA | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74HC00N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC00N | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC00N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC00N.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC00NE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SN74HC00NE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | SNJ54HC00FK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54HC00FK.A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54HC00W | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | | SNJ54HC00W.A | W | CFP | 14 | 25 | 506.98 | 26.16 | 6220 | NA | # W (R-GDFP-F14) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE SMALL OUTLINE INTEGRATED CIRCUIT - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司