PCA9536 ZHCSQB9H - APRIL 2006 - REVISED MARCH 2022 # PCA9536 具有配置寄存器的远程 4 位 I<sup>2</sup>C 和 SMBus I/O 扩展器 # 1 特性 - 采用德州仪器 (TI) NanoFree™ 封装 - 1μA 低待机电流消耗(最大值) - I<sup>2</sup>C 至并行端口扩展器 - 工作电源电压范围为 2.3V 至 5.5V - 可耐受 5V 电压的 I/O 端口 - 400 kHz 快速 I<sup>2</sup>C 总线 - 输入和输出配置寄存器 - 极性反转寄存器 - 内部上电复位 - 加电时无干扰 - 加电时所有通道均被配置为输入 - SCL/SDA 输入端上的噪声滤波器 - 具有最大高电流驱动能力的锁存输出,适用于直接 驱动 LED - 闩锁性能超过 100mA,符合 JESD 78 II 类规范 - ESD 保护性能超过 JESD 22 规范要求 - 2000V 人体放电模型 (A114-A) - 200V 机器放电模型 (A115-A) - 1000V 充电器件模型 (C101) # 2 应用 - 个人电子产品 - 可穿戴设备 - 手机 - 游戏机 - 服务器 - 路由器 # 3 说明 这个用于两线双向总线 (I2C) 的 4 位扩展器设计为在 2.3V 至 5.5V V<sub>CC</sub> 下运行。通过 I<sup>2</sup>C 接口 [串行时钟 (SCL), 串行数据 (SDA)], 它为大多数微控制器系列产 品提供通用远程 I/O 扩展。 PCA9536 包含 4 位配置 (输入或输出可选)、输入端 口、输出端口和极性反转(高电平有效或低电平有效) 寄存器。加电时,I/O 被配置为达到 V<sub>CC</sub> 的弱上拉输 入。但是,系统控制器可以通过写入 I/O 配置位将 I/O 启用为输入或输出。如果没有从外部施加到 PCA9536 的信号,内部上拉电阻会导致电压电平为 1 或高电 平。每个输入或输出的数据均存储在相应的输入端口或 输出端口寄存器中。输入端口寄存器的极性可借助极性 反转寄存器进行转换,系统控制器会读取所有寄存器。 发生超时或其他不当操作时,系统控制器可通过使用上 电复位功能,将寄存器置于其默认状况并初始化 I2C/ SMBus 状态机来复位 PCA9536。 此器件的输出(已被锁存)具有可直接驱动 LED 的高 电流驱动能力,但可实现低电流消耗。 #### 哭供信息 | | | HH I I I H VEV | | |--|---------|------------------------|-----------------| | | 器件型号 | 封装 <sup>(1)</sup> 封装尺寸 | | | | PCA9536 | SOIC (8) | 4.90mm × 3.91mm | | | | VSSOP (8) | 3.00mm × 3.00mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 简化版原理图 | | Table of | Contents | | |----------------------------------------------------|----------|-----------------------------------------|------------------| | 1 特性 | 1 | 8.5 Programming | 13 | | 2 应用 | | 8.6 Register Maps | | | 3 说明 | | 9 Application Information Disclaimer | 19 | | 4 Revision History | | 9.1 Application Information | 19 | | 5 Pin Configuration and Functions | | 9.2 Typical Application | 19 | | Specifications | 4 | 10 Power Supply Recommendations | | | 6.1 Absolute Maximum Ratings | | 10.1 Power-On Reset Errata | 22 | | 6.2 ESD Ratings | | 10.2 System Impact | 22 | | 6.3 Recommended Operating Conditions | 4 | 11 Layout | | | 6.4 Thermal Information | | 11.1 Layout Guidelines | | | 6.5 Electrical Characteristics | | 11.2 Layout Example | 23 | | 6.6 I <sup>2</sup> C Interface Timing Requirements | | 12 Device and Documentation Support | <mark>2</mark> 4 | | 6.7 Switching Characteristics | | 12.1 Documentation Support | <mark>2</mark> 4 | | 6.8 Typical Characteristics | | 12.2 接收文档更新通知 | 24 | | 7 Parameter Measurement Information | | 12.3 支持资源 | <mark>2</mark> 4 | | B Detailed Description | | 12.4 Trademarks | | | 8.1 Overview | | 12.5 Electrostatic Discharge Caution | <mark>2</mark> 4 | | 8.2 Functional Block Diagram | | 12.6 术语表 | | | 8.3 Feature Description | | 13 Mechanical, Packaging, and Orderable | | | 8.4 Device Functional Modes | | Information | 24 | | | 器和目标。. | | | | • 删除了 DSBGA (YZP) 封装信息 | | | 1 | | • 向首页添加了 <i>简化版原理图</i> | | | | | | | | | | | | 5 | |---|------------------------------------------------------------------------------------------------------------------------------|-----------------| | • | 将提到 I2C 的旧术语实例全部更改为控制器和目标。 | 1 | | • | 删除了 DSBGA (YZP) 封装信息 | 1 | | | 向首页添加了 <i>简化版原理图</i> | | | • | Removed packaging information from the Absolute Maximum Ratings table | 4 | | • | Added T <sub>stq</sub> to the Absolute Maximum Ratings table | 4 | | • | Added the Thermal Information table | 4 | | • | Deleted V <sub>POR</sub> from the Electrical Characteristics | 5 | | • | Added V <sub>PORR</sub> and V <sub>PORF</sub> to the Electrical Characteristics | 5 | | • | Changed the I <sub>CC</sub> stand by mode current max values for 5.5 V from 1 to 1.8 $\mu$ A; 3.6 V from 0.9 to 1.2 $\mu$ A; | ; | | | and 2.7 V from 0.8 to 1 $\mu$ A in the Electrical Characteristics | 5 | | • | Changed the $t_{vd(ata)}$ and $t_{vd(ack)}$ MAX values from: 1 $\mu$ s to: 3.45 $\mu$ s in the Standard Mode timing | 6 | | | Changed the t <sub>icr</sub> , t <sub>ocf</sub> , and t <sub>ocf</sub> MIN values in the <i>Fast Mode</i> timing | | | • | Added the Overview section | 12 | | • | Added the Device Functional Modes section | 13 | | • | Added Detailed Design Procedure section | 20 | | • | Added Application Curves section | 21 | | • | Added the Layout section | <mark>23</mark> | | | | | | С | Changes from Revision F (September 2008) to Revision G (June 2014) | Page | |---|--------------------------------------------------------------------|------| | • | Added Power-On Reset Errata section. | 22 | | | | | # **5 Pin Configuration and Functions** 图 5-1. D Package, 8-Pin SOIC (Top View) 图 5-2. DGK Package, 8-Pin VSSOP, Top View # 表 5-1. Pin Functions | PIN | | I/O | DESCRIPTION | | |-----|-----------------|-------|------------------------------------------------------------------------|--| | NO. | NAME | 1 1/0 | DESCRIPTION | | | 1 | P0 | I/O | P-port input-output. Push-pull design structure | | | 2 | P1 | I/O | P-port input-output. Push-pull design structure | | | 3 | P2 | I/O | P-port input-output. Push-pull design structure | | | 4 | GND | _ | Ground | | | 5 | P3 | I/O | P-port input-output. Push-pull design structure | | | 6 | SCL | I/O | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor | | | 7 | SDA | I/O | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor | | | 8 | V <sub>CC</sub> | _ | Supply voltage | | # **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) See (1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|--------------------------------------------------------|-------|-------|------| | V <sub>CC</sub> | Supply voltage | | - 0.5 | 6 | V | | VI | Input voltage (2) | | - 0.5 | 6 | V | | Vo | Output voltage <sup>(2)</sup> | | - 0.5 | 6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | - 20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | - 20 | mA | | I <sub>IOK</sub> | Input/output clamp current | V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | $V_O = 0$ to $V_{CC}$ | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | - 50 | mA | | l | Continuous current through GND | | | - 200 | mA | | Icc | Continuous current through V <sub>CC</sub> | | | 160 | IIIA | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. # 6.2 ESD Ratings | | | MIN | MAX | UNIT | |--------------------------------------------|------------------------------------------------------------------------------------------|-----|------|------| | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | | | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0 | 1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|--------------------------|-----------------------|-------------------------|------| | V <sub>CC</sub> | Supply voltage | | 2.3 | 5.5 | V | | \/ | High-level input voltage | SCL, SDA | 0.7 × V <sub>CC</sub> | 5.5 | V | | V <sub>IH</sub> | nigh-level input voltage | P3 - P0 | 2 | 5.5 | | | \/ | Low-level input voltage | SCL, SDA | - 0.5 | 5 0.3 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | P3 - P0 | - 0.5 | 0.8 | | | I <sub>OH</sub> | High-level output current | P3 - P0 | | - 10 | mA | | I <sub>OL</sub> | Low-level output current | P3 - P0 | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | ing free-air temperature | | 85 | °C | #### 6.4 Thermal Information | | THERMAL METRIC(1) | D (SOIC) | DGK (VSSOP) | UNIT | |------------------------|----------------------------------------------|----------|-------------|------| | | I DERWAL WEIRIGN | 8 PINS | 8 PINS | UNIT | | R <sub> H</sub> JA | Junction-to-ambient thermal resistance | 141.9 | 183.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 82.6 | 76.9 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 85.3 | 104.9 | °C/W | | ψ <sub>JT</sub> | Junction-to-top characterization parameter | 32.3 | 18.7 | °C/W | | ψ <sub>JB</sub> | Junction-to-board characterization parameter | 84.6 | 103.4 | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: PCA9536 #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|-------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|------| | V <sub>IK</sub> | Input diode clamp voltage | I <sub>I</sub> = - 18 mA | 2.3 V to 5.5 V | - 1.2 | | 0 | ٧ | | V <sub>PORR</sub> | Power-on reset voltage, V <sub>CC</sub> rising | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | | | 1.2 | 1.6 | V | | V <sub>PORF</sub> | Power-on reset voltage, V <sub>CC</sub> falling | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0 | | 0.75 | 1 | | V | | | | | 2.3 V | 1.8 | | | | | | | | 3 V | 2.6 | , | | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 4.1 | | | | | | P-port high-level | | 4.75 V | 4.1 | | | V | | V <sub>OH</sub> | output voltage <sup>(2)</sup> | | 2.3 V | 1.7 | | | V | | | | 10 77 4 | 3 V | 2.5 | | | | | | | I <sub>OH</sub> = - 10 mA | 0 mA 2.3 V 1.7 3 V 2.5 4.5 V 4 4.75 V 4 V 2.3 V to 5.5 V 3 10 2.3 V 8 10 3 V 8 14 4.5 V 8 17 4.75 V 8 32 mA 2.3 V 10 13 3 V 10 19 | | | | | | | | | 4.75 V | 4 | | | | | | SDA | V <sub>OL</sub> = 0.4 V | 2.3 V to 5.5 V | 3 | 10 | | | | I <sub>OL</sub> | | | 2.3 V | 8 | 10 | | | | | | V = 0.5 V | 3 V | 8 | 14 | | | | | P-port <sup>(3)</sup> | V <sub>OL</sub> = 0.5 V | 4.5 V | 8 | 17 | | | | | | | 4.75 V | 8 | 32 | | mA | | | | | 2.3 V | 10 | 13 | | | | | | V = 0.7.V | 3 V | 10 | 19 | | | | | | V <sub>OL</sub> = 0.7 V | 4.5 V | 10 | 24 | | | | | | | 4.75 V | 10 | 44 | | | | l <sub>l</sub> | SCL, SDA | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | | ±1 | μА | | I <sub>IH</sub> | P-port | V <sub>I</sub> = V <sub>CC</sub> | 2.3 V to 5.5 V | | | 1 | μА | | I <sub>IL</sub> | P-port | V <sub>I</sub> = GND | 2.3 V to 5.5 V | | | - 100 | μА | | | | | 5.5 V | | 73 | 150 | | | | | $V_1 = V_{CC}$ , $I_O = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 400 \text{ kHz}$ | 3.6 V | | 9 | 50 | | | | Operating mode | " o " " pate, " ga " to tu . L | 2.7 V | | 7 | 30 | | | | Operating mode | | 5.5 V | | 14 | 25 | | | | | $V_I = V_{CC}$ , $I_O = 0$ ,<br>$I/O = \text{inputs}$ , $f_{scl} = 100 \text{ kHz}$ | 3.6 V | | 9 | 20 | | | 1 | | | 2.7 V | | 6 | 15 | ^ | | I <sub>CC</sub> | | | 5.5 V | | 225 | 350 | μА | | | | $V_I = GND, I_O = 0,$<br>$I/O = inputs, f_{sci} = 0 \text{ kHz}$ | 3.6 V | | 175 | 250 | | | | Standby mode | 7 301 | 2.7 V | | 125 | 200 | | | | Standby mode | | 5.5 V | | 0.25 | 1.8 | | | | | $V_I = V_{CC}$ , $I_O = 0$ ,<br>$I/O = inputs$ , $f_{scl} = 0$ kHz | 3.6 V | | 0.2 | 1.2 | | | | | | 2.7 V | | 0.1 | 1 | | | ΔI <sub>CC</sub> | Additional current in | One input at V <sub>CC</sub> - 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | | 0.35 | mA | | | standby mode | Every LED I/O at $V_I = 4.3 \text{ V}$ , $f_{scl} = 0 \text{ kHz}$ | 5.5 V | | | 0.4 | | | Ci | SCL | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 4 | 5 | pF | | Cio | SDA | V <sub>IO</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 5 | 6.5 | pF | | -10 | P-port | -10 -100 -100 | 2.5 7 10 0.0 7 | | 7.5 | 9.5 | ۲' | <sup>(1)</sup> All typical values are at nominal supply voltage (2.5-, 3.3-, or 5-V $V_{CC}$ ) and $T_A$ = 25°C. (2) The total current sourced by all I/Os must be limited to 85 mA. <sup>(3)</sup> Each I/O must be limited externally to a maximum of 25 mA, and the P-port (P3 - P0) must be limited to a maximum current of 100 mA. # 6.6 I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1) | | online lace operating need all temperature range (unless otherwise notes) (see | MIN | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------|---------------|------|------------| | Standard | Mode | | | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | 0 | 100 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | 4 | | μ <b>s</b> | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | 4.7 | | μ <b>s</b> | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | 250 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | 1000 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time, 10-pF to 400-pF bus | | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and Start | 4.7 | | μs | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start condition setup time | 4.7 | | μs | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start condition hold time | 4 | | μ <b>s</b> | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup time | 4 | | μs | | t <sub>vd(data)</sub> | Valid data time, SCL low to SDA output valid | | 3.45 | μs | | t <sub>vd(ack)</sub> | Valid data time of ACK condition, ACK signal from SCL low to SDA (out) low | | 3.45 | μ <b>s</b> | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | 400 | pF | | Fast Mod | le | | | | | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | 0.6 | | μs | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | 1.3 | | μ <b>s</b> | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | 20(1) | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | 20x(Vdd/5.5V) | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time, 10-pF to 400-pF bus | 20x(Vdd/5.5V) | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and Start | 1.3 | | μ <b>s</b> | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start condition setup time | 0.6 | | μ <b>s</b> | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start condition hold time | 0.6 | | μ <b>s</b> | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup time | 0.6 | | μ <b>s</b> | | t <sub>vd(data)</sub> | Valid data time, SCL low to SDA output valid | | 0.9 | μs | | t <sub>vd(ack)</sub> | Valid data time of ACK condition, ACK signal from SCL low to SDA (out) low | | 0.9 | μs | | Сь | I <sup>2</sup> C bus capacitive load | | 400 | pF | <sup>(1)</sup> C<sub>b</sub> = Total capacitive load of one bus in pF # **6.7 Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see 🗵 7-2) | PARAMETER | | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MA | X UNIT | | | |-----------------|-----------------------------|-----------------|----------------|--------|--------|--|--| | STAN | STANDARD MODE and FAST MODE | | | | | | | | t <sub>pv</sub> | Output data valid | SCL | P3 - P0 | 20 | 0 ns | | | | t <sub>ps</sub> | Input data setup time | P-port | SCL | 100 | ns | | | | t <sub>ph</sub> | Input data hold time | P-port | SCL | 1 | μs | | | Product Folder Links: PCA9536 # **6.8 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) 图 6-1. Supply Current vs Temperature 图 6-2. Quiescent Supply Current vs Temperature 图 6-3. Supply Current vs Supply Voltage 图 6-4. Supply Current vs Number of I/Os Held Low 图 6-5. I/O Output Low Voltage vs Temperature 图 6-6. I/O Output High Voltage vs Temperature # **6.8 Typical Characteristics (continued)** T<sub>A</sub> = 25°C (unless otherwise noted) 图 6-7. I/O Sink Current vs Output Low Voltage 图 6-8. I/O Sink Current vs Output Low Voltage 图 6-9. I/O Sink Current vs Output Low Voltage 图 6-10. I/O Source Current vs Output High Voltage 图 6-11. I/O Source Current vs Output High Voltage 图 6-12. I/O Source Current vs Output High Voltage # **6.8 Typical Characteristics (continued)** $T_A = 25$ °C (unless otherwise noted) # 7 Parameter Measurement Information SDA LOAD CONFIGURATION - A. C<sub>L</sub> include probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0$ = 50 $\Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. 图 7-1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms Submit Document Feedback P-PORT LOAD CONFIGURATION WRITE MODE (R/W = 0) READ MODE (R/W = 1) - A. $C_L$ include probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 × $V_{CC}$ on SCL to 50% I/O (Pn) output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , $t_{r}/t_{f} \leq$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. # 图 7-2. P-Port Load Circuit and Voltage Waveforms # **8 Detailed Description** #### 8.1 Overview The PCA9536 device is a 4-bit I/O expander for the $I^2C$ bus and is designed for 1.65-V to 5.5-V $V_{CC}$ operation. It provides general-purpose remote I/O expansion for most microcontroller families through the $I^2C$ interface. The PCA9536 consists of a configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active-high or active-low operation) registers. At power-on, the I/Os are configured as inputs. The system controller enables the I/Os as either inputs or outputs by writing to the I/O configuration register bits. The data for each input or output is kept in the corresponding input or output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register and the system controller reads all registers. The device outputs (latched) have high-current drive capability for directly driving LEDs. # 8.2 Functional Block Diagram 图 8-1. Logic Diagram Submit Document Feedback 图 8-2. Simplified Schematic Of P0 To P3 ### **8.3 Feature Description** #### 8.3.1 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 (in $\boxtimes$ 8-2) are off, creating a high-impedance input with a weak pullup (100 k $\Omega$ typical) to V<sub>CC</sub>. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low-impedance paths between the I/O pin and either $V_{CC}$ or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. #### 8.4 Device Functional Modes #### 8.4.1 Power-On Reset When power (from 0 V) is applied to $V_{CC}$ , an internal power-on reset holds the PCA9536 in a reset condition until $V_{CC}$ has reached $V_{POR}$ . At that time, the reset condition is released and the PCA9536 registers and $I^2C/SMBus$ state machine initialize to their default states. After that, $V_{CC}$ must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle. Refer to the #10.1 section. #### 8.4.2 Powered-Up When power has been applied to $V_{CC}$ above $V_{PORR}$ , and the POR has taken place, the device is in a functioning mode. In this state, the device is ready to accept any incoming $I^2C$ requests and monitors for changes on the input ports. ### 8.5 Programming #### 8.5.1 I<sup>2</sup>C Interface The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. I<sup>2</sup>C communication with this device is initiated by a controller sending a Start condition, which is a high-to-low transition on the SDA input and output while the SCL input is high (see $\boxtimes$ 8-3). After the Start condition, the device address byte is sent, most-significant bit (MSB) first, including the data direction bit (R/ $\boxtimes$ ). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input and output during the high of the ACK-related clock pulse. On the $I^2C$ bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see 8-4). A Stop condition, a low-to-high transition on the SDA input and output while the SCL input is high, is sent by the controller (see \bigset{8.3}). Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period (see 8-5). When a target receiver is addressed, it must generate an ACK after each byte is received. Similarly, the controller must generate an ACK after each byte that it receives from the target transmitter. Setup and hold times must be met to ensure proper operation. A controller receiver signals an end of data to the target transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the target. This is done by the controller receiver, by holding the SDA line high. In this event, the transmitter must release the data line to enable the controller to generate a Stop condition. 图 8-3. Definition of Start and Stop Conditions 图 8-4. Bit Transfer 图 8-5. Acknowledgment on the I<sup>2</sup>C Bus # 8.6 Register Maps 表 8-1 shows the PCA9536 interface definition. BIT **BYTE** 7 (MSB) 4 3 2 1 0 (LSB) 5 R/W I<sup>2</sup>C target address L ı L L Н Does not affect operation of the PCA9536 Px I/O data bus Р3 P2 Р1 P0 P7 P6 P5 P4 表 8-1. Interface Definition #### 8.6.1 Device Address 8-6 shows the address byte of the PCA9536. 图 8-6. PCA9536 Address The target address equates to 65 (decimal) and 41 (hexadecimal). The last bit of the target address defines the operation (read or write) to be performed. When it is high (1), a read is selected, while a low (0) selects a write operation. #### 8.6.2 Control Register and Command Byte Following the successful acknowledgment of the address byte, the bus controller sends a command byte that is stored in the control register in the PCA9536. Two bits of this data byte state the operation (read or write) and the internal register (Input, Output, Polarity Inversion, or Configuration) that will be affected. This register can be written or read through the $I^2C$ bus. The command byte is sent only during a write transmission. Once a command byte has been sent, the addressed register is continuouly accessed by reads until a new command byte is sent. 图 8-7 shows the PCA9536 control register bits and 表 8-2 shows the command byte. | 0 0 0 0 0 B1 B0 | |-----------------| |-----------------| 图 8-7. Control Register Bits 表 8-2. Command Byte | CONTROL RE | GISTER BITS | COMMAND BYTE | REGISTER | PROTOCOL | POWER-UP | | |------------|-------------|--------------|--------------------|-----------------|-----------|--| | B1 | B0 | (HEX) | REGISTER | PROTOCOL | DEFAULT | | | 0 | 0 | 0×00 | Input Port | Read byte | 1111 XXXX | | | 0 | 1 | 0×01 | Output Port | Read/write byte | 1111 1111 | | | 1 | 0 | 0×02 | Polarity Inversion | Read/write byte | 0000 0000 | | | 1 | 1 | 0×03 | Configuration | Read/write byte | 1111 1111 | | #### 8.6.3 Register Descriptions The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. See 表 8-3. Before a read operation, a write transmission is sent with the command byte to instruct the I<sup>2</sup>C device that the Input Port register will be accessed next. 表 8-3. Register 0 (Input Port Register) | te o or regions o (input i or region) | | | | | | | | | | | | |---------------------------------------|----|----------|----|----|----|----|----|----|--|--|--| | BIT | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | | | | | BII | | Not Used | | | | 12 | '' | 10 | | | | | DEFAULT | 1 | 1 | 1 | 1 | Х | Х | Х | Х | | | | The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. The bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. See 表 8-4. 表 8-4. Register 1 (Output Port Register) | | | _ | | | _ | | | | |---------|----|---------|------|----|----|----|----|----| | ВІТ | 07 | O6 | O5 | 04 | O3 | 02 | 01 | 00 | | | | Not I | Used | | 03 | 02 | | 00 | | DEFAULT | 1 | 1 1 1 1 | | | | 1 | 1 | 1 | The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin's polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin's original polarity is retained. See 表 8-5. 表 8-5. Register 2 (Polarity Inversion Register) | ВІТ | N7 | N6 | N5 | N4 | - N3 | N2 | N1 | N0 | |---------|----|-------|------|----|------|----|----|----| | | | Not l | Jsed | | | | | NO | | DEFAULT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Submit Document Feedback The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. See $\frac{1}{8}$ 8-6. | 表 8-6. F | Register | 3 | (Configuration | Register) | į | |----------|----------|---|----------------|-----------|---| | | | | | | | | BIT | C7 | C6 | C5 | C4 | C3 | C2 | C1 | CO | |---------|----|-----|------|----|----|----|----|----| | | | Not | Jsed | | CS | | | C0 | | DEFAULT | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### 8.6.4 Bus Transactions Data is exchanged between the controller and PCA9536 through write and read commands. #### 8.6.4.1 Writes Data is transmitted to the PCA9536 by sending the device address and setting the least-significant bit (LSB) to a logic 0 (see 8 8-6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. There is no limitation on the number of data bytes sent in one write transmission (see 8 8-8 and 8 8-9). 图 8-8. Write to Output Port Register 图 8-9. Write to Configuration or Polarity Inversion Registers #### 8.6.4.2 Reads The bus controller first must send the PCA9536 address with the LSB set to a logic 0 (see ☒ 8-6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again but, this time, the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9536 (see ☒ 8-10 and ☒ 8-11). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus controller must not acknowledge the data. 图 8-10. Read From Register - A. This figure assumes that the command byte previously has been programmed with 00h. - B. Transfer of data can be stopped at any moment by a Stop condition. - C. This figure eliminates the command byte transfer, a restart, and the target address call between the initial target address call and actual data transfer from the P-port (see 8-10). 图 8-11. Read Input Port Register # 9 Application Information Disclaimer #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 # 9.1 Application Information # 9.2 Typical Application § 9-1 shows an application in which the PCA9536 can be used. - A. Device address is 10000001. - B. P0, P2, and P3 are configured as outputs. - C. P1 is configured as an input. 图 9-1. Typical Application #### 9.2.1 Design Requirements #### 9.2.1.1 Minimizing I<sub>CC</sub> When I/Os Control LEDs When the I/Os are used to control LEDs, they are normally connected to $V_{CC}$ through a resistor as shown in $\S$ 9-1. The LED acts as a diode so, when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . The supply current, $I_{CC}$ , increases as $V_{IN}$ becomes lower than $V_{CC}$ and is specified as $\triangle I_{CC}$ in *Electrical Characteristics*. Designs needing to minimize current consumption, such as battery power applications, should consider maintaining the I/O pins greater than or equal to $V_{CC}$ when the LED is off. $\ 9-2$ shows a high-value resistor in parallel with the LED. $\ 9-3$ shows $V_{CC}$ less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O $V_{IN}$ at or above $V_{CC}$ and prevent additional supply-current consumption when the LED is off. 图 9-2. High-Value Resistor in Parallel with the LED 图 9-3. Device Supplied by a Lower Voltage #### 9.2.2 Detailed Design Procedure The pull-up resistors, $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all targets on the $I^2C$ bus. The minimum pull-up resistance is a function of $V_{CC}$ , $V_{OL,(max)}$ , and $I_{OL}$ as shown in 方程式 1: $$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$ (1) The maximum pull-up resistance is a function of the maximum rise time, $t_r$ (300 ns for fast-mode operation, $f_{SCL}$ = 400 kHz) and bus capacitance, $C_b$ as shown in 方程式 2: $$R_{p(max)} = \frac{t_r}{0.8473 \times C_b} \tag{2}$$ The maximum bus capacitance for an $I^2C$ bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the PCA9536, $C_i$ for SCL or $C_{io}$ for SDA, the capacitance of wires,connections or traces, and the capacitance of additional targets on the bus. Submit Document Feedback # 9.2.3 Application Curves 图 9-4. Maximum Pull-Up Resistance ( $R_{p(max)}$ ) vs Bus Capacitance ( $C_b$ ) 图 9-5. Minimum Pull-Up Resistance (R<sub>p(min)</sub>) vs Pull-up Reference Voltage (V<sub>CC</sub>) # 10 Power Supply Recommendations # 10.1 Power-On Reset Errata A power-on reset condition can be missed if the VCC ramps are outside specification listed in 🗵 10-1. 图 10-1. Power-On Reset Cycle # 10.2 System Impact If ramp conditions are outside timing allowances above, POR condition can be missed, causing the device to lock up. Submit Document Feedback # 11 Layout # 11.1 Layout Guidelines For printed circuit board (PCB) layout of the PCA9536, common PCB layout practices must be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the PCA9536 as possible. For the layout example provided, it would be possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power (VCC) and ground (GND). However, a 4-layer board is preferable for boards with higher density signal routing. On a 4-layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to VCC or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated. ### 11.2 Layout Example 图 11-1. Layout Example (DGK) # 12 Device and Documentation Support # 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: - I2C Bus Pull-Up Resistor Calculation - Maximum Clock Frequency of I2C Bus Using Repeaters - Introduction to Logic - Understanding the I2C Bus - Choosing the Correct I2C Device for New Designs ## 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.3 支持资源 TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks NanoFree<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: PCA9536 24 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | PCA9536D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 85 | PD536 | | PCA9536DGKR | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (7CF, 7CL) | | PCA9536DGKR.A | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (7CF, 7CL) | | PCA9536DGKRG4 | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (7CF, 7CL) | | PCA9536DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD536 | | PCA9536DR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD536 | | PCA9536DRG4 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD536 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PCA9536DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.25 | 3.35 | 1.25 | 8.0 | 12.0 | Q1 | | PCA9536DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | PCA9536DGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | PCA9536DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司