**OPA690** # OPA690 具有禁用功能的宽带电压反馈运算放大器 ## 1 特性 单位增益稳定:535MHz (G = 1V/V) 高输出电流: 215mA 高压摆率:1900V/µs • 低输入电压噪声: 4.6nV/ √ Hz 低失真(R<sub>L</sub> = 100Ω, V<sub>O</sub> = 2V<sub>PP</sub>): - 5MHz 时的 HD2、HD3: -85dBc、-75dBc 输出电压摆幅:±3.9V 低电源电流:6.1mA 低禁用电流:100µA • 电源电压范围:5V至12V ### 2 应用 - 高速成像通道 - ADC 缓冲器 - 便携式仪器 - 跨阻放大器 - 有源滤波器 - 视频线路驱动器 - xDSL 线路驱动器和接收器 ### 3 说明 OPA690 器件代表了单增益稳定电压反馈运算放大器的 一大进步。新的输入架构可提供压摆率和全功率带宽, 以前只有宽带电流反馈运算放大器才具有这种特性。新 的输出级架构可提供 215mA 的电流,且电流余量要求 最小。这些功能相结合,可在 100 Ω 负载条件下提供 1900V/µs 的出色压摆率。OPA690 具有 13ns 的超短 稳定时间,因此非常适合快速采样系统,例如高速 ADC 驱动器、高速成像系统和电流 DAC 跨阻放大 器。 OPA690 具有 6.1mA 的低静态电流,因此是便携式或 电池供电型应用的理想选择。使用可选的禁用控制引脚 (DIS) 可以进一步降低系统功耗。DIS 保持断开或 DIS 保持高电平时将正常运行 OPA690。如果 DIS 被拉至 低电平, OPA690 电源电流会降至 100µA 以下,同时 输出进入高阻抗状态。 #### 封装信息 | 器件型号 <sup>(1)</sup> | <b>封装<sup>(2)</sup></b> | 封装尺寸 <sup>(3)</sup> | |---------------------|-------------------------|---------------------| | OPA690 | D(SOIC,8) | 4.9mm × 6mm | | | DBV ( SOT-23 ,<br>6 ) | 3mm × 3mm | - 请参阅节4。 (1) - 有关更多信息,请参阅节11。 (2) - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 单电源、4V/V 增益、高频有源滤波器 ### **Table of Contents** | <b>1</b> 特性 1 | 7.1 Overview | 27 | |-------------------------------------------------------------------|-----------------------------------------|-----------------| | | 7.2 Functional Block Diagram | 27 | | 3 说明 | 7.3 Feature Description | <mark>27</mark> | | 4 Device Comparison Table2 | 7.4 Device Functional Modes | 29 | | 5 Pin Configuration and Functions3 | 8 Application and Implementation | 30 | | S Specifications 4 | 8.1 Application Information | 30 | | 6.1 Absolute Maximum Ratings4 | 8.2 Typical Applications | 38 | | 6.2 ESD Ratings4 | 8.3 Power Supply Recommendations | 41 | | 6.3 Recommended Operating Conditions4 | 8.4 Layout | 41 | | 6.4 Thermal Information4 | 9 Device and Documentation Support | | | 6.5 Electrical Characteristics OPA690IDBV, V <sub>S</sub> = ±5 V5 | 9.1 Device Support | 43 | | 6.6 Electrical Characteristics OPA690IDBV, V <sub>S</sub> = 5 V 7 | 9.2 接收文档更新通知 | 43 | | 6.7 Electrical Characteristics OPA690ID, V <sub>S</sub> = ±5 V9 | 9.3 支持资源 | 43 | | 6.8 Electrical Characteristics OPA690ID, V <sub>S</sub> = 5 V 11 | 9.4 Trademarks | | | 6.9 Typical Characteristics: OPA690IDBV, V <sub>S</sub> = ±5V 13 | 9.5 静电放电警告 | 43 | | 6.10 Typical Characteristics: OPA690IDBV, V <sub>S</sub> = 5V18 | 9.6 术语表 | | | 6.11 Typical Characteristics: OPA690ID, V <sub>S</sub> = ±5V20 | 10 Revision History | | | 6.12 Typical Characteristics: OPA690ID, V <sub>S</sub> = 5V 25 | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description27 | Information | 47 | | | | | # **4 Device Comparison Table** | DEVICE | V <sub>S</sub> (V) | GBW (MHz) | SLEW RATE (V/<br>µ s) | VOLTAGE NOISE (nV/√Hz) | ARCHITECTURE | |--------|--------------------|-----------|-----------------------|------------------------|---------------------------------| | OPA814 | ±6.3 | 250 | 750 | 5.3 | FET-input, voltage-feedback | | OPA817 | ±6.3 | 400 | 1000 | 4.5 | FET-input, voltage-feedback | | OPA818 | ±6.5 | 2700 | 1400 | 2.2 | FET-input, voltage-feedback | | OPA690 | ±6 | 300 | 1900 | 4.6 | Bipolar-input, voltage-feedback | | OPA695 | ±6 | N/A | 4300 | 1.8 | Bipolar-input, current-feedback | Product Folder Links: OPA690 # **5 Pin Configuration and Functions** NOTE: NC = not connected. 图 5-1. D Package, 8-Pin SOIC (Top View) Pin Orientation/Package Marking 图 5-2. DBV Package, 6-Pin SOT-23 (Top View) 表 5-1. Pin Functions | | PIN | | | | |------------------|-------------|-----------------|---------|---------------------------------------------------| | | N | 0. | TYPE(1) | DESCRIPTION | | NAME | D<br>(SOIC) | DBV<br>(SOT-23) | | | | DIS | 8 | 5 | I | Disable the op amp (low = disable, high = enable) | | IN - | 2 | 4 | I | Inverting input | | IN+ | 3 | 3 | I | Noninverting input | | NC | 1, 5 | _ | _ | No connection | | Output | 6 | 1 | 0 | Output of amplifier | | - V <sub>S</sub> | 4 | 2 | Р | Negative power supply | | +V <sub>S</sub> | 7 | 6 | Р | Positive power supply | Product Folder Links: OPA690 <sup>(1)</sup> I = input, O = output, P = power. ### 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |--------------------------------------------------|----------------------|-----------------|----------| | Power supply | | ±6.5 | $V_{DC}$ | | Internal power dissipation | See Thermal Analysis | | | | Differential input voltage | | ±1.2 | V | | Supply turn-on and turn-off rates <sup>(2)</sup> | | ±0.4 | V/µs | | Continuous input current <sup>(3)</sup> | | ±10 | mA | | Input voltage | | ±V <sub>S</sub> | V | | Junction temperature, T <sub>J</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | - 65 | 125 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Staying less than this specification keeps the edge-triggered ESD absorption devices across the supply pins off. - (3) Continuous input current limit for the ESD diodes to supply pins. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|--------------------------------------------|--------------------------------------------------------------------------------|-------|---------------------------------------| | V | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | v (ESD | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|-----------------------|------|-----|-----|------| | Vs | Total supply voltage | 5 | 10 | 12 | V | | T <sub>A</sub> | Operating temperature | - 40 | | 85 | °C | #### 6.4 Thermal Information | | | OPA690 | | | |------------------------|----------------------------------------------|----------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DBV (SOT-23) | UNIT | | | | 8 PINS | 6 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 125 | 171.6 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 70 | 110.6 | °C/W | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 65.3 | 85.1 | °C/W | | ΨJT | Junction-to-top characterization parameter | 25.6 | 53.9 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 64.8 | 84.9 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report. Product Folder Links: *OPA690*English Data Sheet: SBOS223 Copyright © 2024 Texas Instruments Incorporated ## 6.5 Electrical Characteristics OPA690IDBV, $V_S = \pm 5 \text{ V}$ at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | | |----------|------------------------------------------|------------------------------------------------|-------------------------------------------------------------|------|----------|------|-----------|--| | AC PER | RFORMANCE (SEE 图 7-1) | | | | | | | | | | | G = 1 V/V, V <sub>O</sub> = 0.5 V <sub>P</sub> | <sub>PP</sub> , R <sub>F</sub> = 25 Ω | | 535 | | | | | SSBW | Small-signal bandwidth | G = 2 V/V, V <sub>O</sub> = 0.5 V <sub>P</sub> | P | | 220 | | MHz | | | | | G = 10 V/V, V <sub>O</sub> = 0.5 V | | 30 | | | | | | GBP | Gain bandwidth product | G ≥ 10 V/V | | | 300 | | MHz | | | | Bandwidth for 0.1-dB gain flatness | V <sub>O</sub> = 0.5 V <sub>PP</sub> | | | 25 | | MHz | | | | Peaking at a gain of 1 V/V | $V_{O} = 0.5 V_{PP}$ | | | 1 | | dB | | | | Large-signal bandwidth | $V_O = 2 V_{PP}$ | | | 225 | | MHz | | | | Slew rate | 4-V step | | | 1900 | | V/µs | | | | Discound fall times | V <sub>O</sub> = 0.5-V step | | | 1.4 | | | | | | Rise-and-fall time | V <sub>O</sub> = 4-V step | | | 2.3 | | ns | | | | Cattling times | 0.02%, V <sub>O</sub> = 2-V step | | | 13 | | | | | | Settling time | 0.1%, V <sub>O</sub> = 2-V step | | | 8 | | ns | | | | | 2nd-harmonic, | $V_0 = 2 V_{PP}, R_L = 100 \Omega$ | | - 85 | | | | | | | f = 5 MHz | $V_{O} = 2 V_{PP}, R_{L} = 500 \Omega$ | | - 85 | | 15 | | | | Harmonic distortion | 3rd-harmonic. | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω | | - 75 | | dBc | | | | | f = 5 MHz | $V_0 = 2 V_{PP}, R_L = 500 \Omega$ | | - 90 | | | | | | Input voltage noise | f > 1 MHz | | | 4.6 | | nV/ √ Hz | | | | Input current noise | f > 1 MHz | | | 1.7 | | pA/ √ Hz | | | DC PER | RFORMANCE | | | | | | <u>'</u> | | | | | $V_{O} = 0 \text{ V, R}_{L} = 100 \Omega$ | | 58 | 78 | | | | | $A_{OL}$ | Open-loop voltage gain | | T <sub>A</sub> = -40°C to +85°C | 54 | | | dB | | | | | | | | ±0.3 | ±4 | | | | Vos | Input offset voltage | $V_{CM} = 0 V$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±4.7 | mV | | | | Average offset voltage drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> = -40°C | 1 | | | ±10 | μV/°C | | | | | | | | | ±10 | | | | | Input bias current | $V_{CM} = 0 V$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±12 | μA | | | | Average bias current drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> = -40°C | | | | ±40 | nA/°C | | | | 3 | | | | ±0.05 | ±1 | | | | | Input offset current | V <sub>CM</sub> = 0 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±1.6 | μA | | | | Average offset current drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> = -40°0 | | | | ±9 | nA/°C | | | INPUT | | - CM - CV, IA - 40 C | 0.10 .00 0 | | | | | | | | | | | ±3.4 | ±3.85 | | | | | CMIR | Common-mode input voltage <sup>(1)</sup> | T <sub>A</sub> = -40°C to +85°C | | ±3.2 | | | V | | | | | A 11 0 13 03 0 | | 60 | 80 | | | | | CMRR | Common-mode rejection ratio | $V_{CM} = \pm 1 V$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 56 | | | dB | | | | | Differential mode, $V_{CM} = 0 \text{ V}$ | | | 6 0.1 | | + | | | | Input impedance | Common-mode, V <sub>CM</sub> = | - | | 38 1 | | M Ω pF | | 提交文档反馈 # 6.5 Electrical Characteristics OPA690IDBV, $V_S$ = $\pm 5$ V (续) at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST | CONDITIONS | MIN | TYP | MAX | UNIT | |--------|--------------------------------|-----------------------------------------------------|-----------------------------------------------------|-------|-------|-----|------| | OUTPU | Т | | | | | ' | | | | | Natard | | ±3.7 | ±3.9 | | | | | Malka wa anakantanda waka w | No load | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ±3.6 | | | | | | Voltage output swing | <b>D</b> 400 0 | | ±3.7 | ±3.85 | | V | | | | R <sub>L</sub> = 100 Ω | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ±3.3 | , | | | | | | 0 | | 160 | 215 | | | | | | Sourcing, V <sub>O</sub> = 0 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 100 | | | | | | Current output | 0: 1: 1/ 01/ | | - 160 | - 215 | | mA | | | | Sinking, $V_0 = 0 V$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | - 100 | | | | | | Short-circuit current limit | V <sub>O</sub> = 0 V | | | 240 | | mA | | | Closed-loop output impedance | G = 2, f = 100 kHz | | | 0.01 | | Ω | | DISABL | E (DISABLED LOW) | | | 1 | , | ' | | | | D | V <sub>DIS</sub> = 0 V | | | 100 | 200 | | | | Power-down supply current | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 260 | μA | | | Disable time | V <sub>IN</sub> = 1 V <sub>DC</sub> | | | 600 | | ns | | | Enable time | V <sub>IN</sub> = 1 V <sub>DC</sub> | | | 40 | | ns | | | Off isolation | R <sub>L</sub> = 150 Ω, V <sub>IN</sub> = 0 \ | / | | 73 | | dB | | | Output capacitance in disable | G = 2, R <sub>L</sub> = 150 Ω, V | <sub>IN</sub> = 0 V | | 8 | | pF | | | | | | | 3.3 | 3.5 | ., | | | Enable voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | , | 3.7 | V | | | 5 | | | 1.7 | 2.3 | | ., | | | Disable voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | , | 1.5 | | | V | | | 0 ( ) ( ) ( ) | ., | | | 60 | 130 | | | | Control-pin input bias current | V <sub>DIS</sub> = 0 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | , | 160 | μA | | POWEF | R SUPPLY | I | | 1 | | | | | | 0 | | | 5.2 | 6.1 | 7 | 4 | | | Quiescent current | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | <b>)</b> | 4.3 | | 7 | 7 mA | | | | | | 68 | 86 | | | | PSRR | Power-supply rejection ratio | Input-referred | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 64 | | | dB | <sup>(1)</sup> Tested < 3 dB below minimum specified CMRR at ±CMIR limits. English Data Sheet: SBOS223 6 Product Folder Links: OPA690 ## 6.6 Electrical Characteristics OPA690IDBV, $V_S = 5 V$ at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST ( | CONDITIONS | MIN | TYP | MAX | UNIT | |----------|---------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------|-----|-----------|------|-----------| | AC PER | RFORMANCE (SEE 🗏 7-2) | | | | | | | | | | G = 1 V/V, V <sub>O</sub> = 0.5 V <sub>I</sub> | $PP$ , $R_F = 25 \Omega$ | | 460 | | | | | Small-signal bandwidth | $G = 2 \text{ V/V}, V_0 = 0.5 \text{ V}$ | PP | | 190 | | MHz | | | | G = 10 V/V, V <sub>O</sub> = 0.5 V | $V_{PP}$ | | 30 | | | | | Gain bandwidth product | G ≥ 10 | | | 300 | | MHz | | | Bandwidth for 0.1-dB gain flatness | V <sub>O</sub> = 0.5 V <sub>PP</sub> | | | 20 | | MHz | | | Peaking at a gain of 1 V/V | V <sub>O</sub> = 0.5 V <sub>PP</sub> | | | 1.3 | | dB | | | Large-signal bandwidth | V <sub>O</sub> = 2 V <sub>PP</sub> | | | 220 | | MHz | | | Slew rate | 2-V step | | | 850 | | V/µs | | | D | V <sub>O</sub> = 0.5-V step | | | 1.6 | | | | | Rise-and-fall time | V <sub>O</sub> = 2-V step | | | 2 | | ns | | | 0 1111 11 | 0.02%, G = 2, V <sub>O</sub> = 2- | V step | | 19 | | | | | Settling time | 0.1%, G = 2, V <sub>O</sub> = 2-V | ' step | | 16 | | ns | | | | 2nd-harmonic, | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω | | - 74 | | | | | | f = 5 MHz | $V_0 = 2 V_{PP}, R_L = 500 \Omega$ | | - 75 | | | | | Harmonic distortion | 3rd-harmonic, | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω | | - 75 | | dBc | | | | f = 5 MHz | $V_0 = 2 V_{PP}, R_L = 500 \Omega$ | | - 77 | | | | | Input voltage noise | f > 1 MHz | 10 - 1FF, 1L 333 | | 4.6 | | nV/√ Hz | | | Input current noise | f > 1 MHz | | | 1.6 | | pA/ √ Hz | | DC PER | RFORMANCE | 17 1111112 | | | 1.0 | | pA/ V 112 | | DOTEN | TORMANCE | V 05V | | 56 | 77 | | | | $A_{OL}$ | Open-loop voltage gain | $V_{O} = 2.5 \text{ V},$ $R_{L} = 100 \Omega \text{ to } V_{S}/2$ | T <sub>A</sub> = -40°C to +85°C | 52 | | | dB | | | | | 1A - 40 C to +65 C | | ±0.3 | ±4 | | | | Input offset voltage | V <sub>CM</sub> = 2.5 V | T <sub>A</sub> = -40°C to +85°C | | 10.5 | ±4.7 | mV | | | A | V 05V T 4 | | | | | | | | Average offset voltage drift | $V_{CM} = 2.5 \text{ V}, T_A = -40$ | 0°C to +85°C | | | ±10 | μV/°C | | | Input bias current | V <sub>CM</sub> = 2.5 V | | | ±1 | ±10 | μΑ | | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±12 | | | | Average bias current drift | $V_{CM} = 2.5 \text{ V}, T_A = -40$ | 0°C to +85°C | | | ±40 | nA/°C | | | Input offset current | V <sub>CM</sub> = 2.5 V | | | ±0.05 | ±1 | μΑ | | | , | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | ±1.6 | | | | Average offset current drift | $V_{CM} = 2.5 \text{ V}, T_A = -40$ | 0°C to +85°C | | | ±9 | nA/°C | | INPUT | | | | | | | | | | Most-positive input voltage <sup>(1)</sup> | | | 3.4 | 3.85 | | V | | | est pesiare input remage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | 3.2 | | | | | | Least-positive input voltage <sup>(1)</sup> | | | 1.6 | 1.15 | | V | | | Loadi-poditive iliput voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | 1.8 | | | v | | CMPP | Common mode rejection retic | V <sub>CM</sub> = 2.5 V ±0.5 V | | 58 | 79 | | 4D | | CMRR | Common-mode rejection ratio | VCM - 2.5 V ±0.5 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 54 | | | dB | | | lum it inner a dem c | Differential mode, V <sub>CN</sub> | <sub>1</sub> = 2.5 V | | 6 0.1 | | MO. !! - | | | Input impedance | Common-mode, V <sub>CM</sub> | = 2.5 V | | 27 1.1 | | MΩ pF | 提交文档反馈 # 6.6 Electrical Characteristics OPA690IDBV, $V_S$ = 5 V (续) at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST C | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|------------------------------------------------|-----------------------------------------------------|-------|-------|----------------|------| | OUTPU | Т | | | | | | | | | | No load | | 3.7 | 3.9 | | | | | Most-positive output voltage | INO IOau | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 3.5 | | | V | | | Most-positive output voltage | D = 400 0 to 0.5 V | | 3.7 | 3.85 | | V | | | | $R_L = 100 \ \Omega \text{ to } 2.5 \text{ V}$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 3.4 | | | | | | | No lood | | | 1.1 | 1.3 | | | | Locat positivo output voltago | No load | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 1.5 | V | | | Least-positive output voltage | D = 100 0 to 2.5 V | | | 1.15 | 1.3 | V | | | | $R_L = 100 \ \Omega \text{ to } 2.5 \text{ V}$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 1.7 | | | | | Coursing | | | 190 | 120<br>80<br>m | | | | Commont or the cit | Sourcing | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | | 0 | | | Current output | Cin lain a | | - 120 | - 190 | | mA | | | | Sinking | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | - 80 | | | | | | Short-circuit current | | | | ±250 | | mA | | | Closed-loop output impedance | G = 2, f =100 kHz | | | 0.01 | | Ω | | DISABL | E (DISABLED LOW) | - | | | | | | | | Dower down ounnly ourrent | \/ | | | 75 | 200 | | | | Power-down supply current | V <sub>DIS</sub> = 0 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 260 | μA | | | Off isolation | G = 2, 5 MHz | | | 72 | | dB | | | Output capacitance in disable | | | | 8 | | pF | | | Enable voltage | | | | 3.3 | 3.5 | V | | | Enable voltage | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 3.7 | V | | | Diagble voltage | | | 1.7 | 2.4 | | V | | | Disable voltage | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 1.5 | | | V | | \/ | Control nin input him ourse | V | | | 60 | 130 | ι. Λ | | $V_{\overline{DIS}}$ | Control-pin input bias current | V <sub>DIS</sub> = 0 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 160 | μA | | POWER | SUPPLY | , | | • | | | | | | Quiescent current | V - +5 V | | 4.48 | 6.1 | 6.8 | mA | | | Quiescerit current | V <sub>S</sub> = +5 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 3.86 | | 6.9 | IIIA | | +PSRR | Power-supply rejection ratio | Input-referred | ' | | 85 | | dB | <sup>(1)</sup> Tested for CMRR = 69 dB at ±CMIR limits. 8 Product Folder Links: OPA690 ## 6.7 Electrical Characteristics OPA690ID, $V_S = \pm 5 V$ at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------|------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|------|------------|-------|------------|--| | AC PER | RFORMANCE (SEE 图 7-1) | | | | | | | | | | | G = 1 V/V, V <sub>O</sub> = 0.5 V <sub>P</sub> | <sub>P</sub> , R <sub>F</sub> = 25 Ω | | 500 | | MHz | | | SSBW | Small-signal bandwidth | G = 2 V/V, V <sub>O</sub> = 0.5 V <sub>P</sub> | P | | 220 | | | | | | | G = 10 V/V, V <sub>O</sub> = 0.5 V | ,<br>PP | | 30 | | | | | GBP | Gain bandwidth product | G ≥ 10 V/V | | | 300 | | MHz | | | | Bandwidth for 0.1-dB gain flatness | V <sub>O</sub> < 0.5 V <sub>PP</sub> | | 30 | | MHz | | | | | Peaking at a gain of 1 V/V | V <sub>O</sub> < 0.5 V <sub>PP</sub> | | 4 | | dB | | | | | Large-signal bandwidth | $V_O = 5 V_{PP}$ | | 200 | | MHz | | | | | Slew rate | 4-V step | | 1800 | | V/µs | | | | | Discount fall time | V <sub>O</sub> = 0.5-V step | | | 1.4 | | | | | | Rise-and-fall time | V <sub>O</sub> = 5-V step | | | 2.8 | | ns | | | | 0.48 | 0.02%, V <sub>O</sub> = 2-V step | | , | 12 | | | | | | Settling time | 0.1%, V <sub>O</sub> = 2-V step | | | 8 | | ns | | | | | 2nd-harmonic,<br>f = 5 MHz | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω | | - 68 | | - dBc | | | | Harmonic distortion | | $V_0 = 2 V_{PP}, R_L = 500 \Omega$ | | - 77 | | | | | | | 3rd-harmonic,<br>f = 5 MHz | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω | | - 70 | | | | | | | | $V_0 = 2 V_{PP}, R_L = 500 \Omega$ | | - 81 | | | | | | Input voltage noise | f > 1 MHz | | | 5.5 | | nV/ √ Hz | | | | Input current noise | f > 1 MHz | | | 3.1 | | pA/ √ Hz | | | DC PER | RFORMANCE | | I | | | | · · | | | | Open-loop voltage gain | V <sub>O</sub> = 0 V, R <sub>L</sub> = 100 Ω | | 58 | 69 | | - dB | | | A <sub>OL</sub> | | | T <sub>A</sub> = -40°C to +85°C | 54 | | | | | | | Input offset voltage | V <sub>CM</sub> = 0 V | | | ±1 | ±4 | mV | | | $V_{OS}$ | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | ±4.7 | | | | | Average offset voltage drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> = -40°C | | | ±10 | μV/°C | | | | | Input bias current | | | | ±3 | ±10 | - uA | | | | | $V_{CM} = 0 V$ | T <sub>A</sub> = -40°C to +85°C | | | ±12 | | | | | Average bias current drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> = -40°C | 1 | | | ±40 | nA/°C | | | | | VCM OV, TA 40 O to 100 O | | | ±0.1 | ±1 | | | | | Input offset current | V <sub>CM</sub> = 0 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 20.1 | ±1.6 | μΑ | | | | Average offset current drift | V <sub>CM</sub> = 0 V, T <sub>A</sub> = -40°C to +85°C | | | | ±9 | nA/°C | | | INPUT | Average onset current unit | V <sub>CM</sub> - 0 V, 1 <sub>A</sub> - 40 C | 7 10 103 0 | | | -5 | 1174 0 | | | INFOI | | | T | ±3.4 | ±3.5 | | | | | CMIR | Common-mode input voltage <sup>(1)</sup> | T <sub>A</sub> = -40°C to +85°C | | ±3.2 | ±0.0 | | V | | | | | 10 0 10 100 0 | | 60 | 65 | | | | | CMRR | Common-mode rejection ratio | V <sub>CM</sub> = ±1 V | T <sub>A</sub> = -40°C to +85°C | 56 | | | dB | | | | Input impedance | Differential mode, V <sub>CM</sub> = 0 V | | | 190 0.6 | | kΩ pF | | | | | Common-mode, $V_{CM} = 0 \text{ V}$ | | | 3.2 0.9 | | V == II bi | | ## 6.7 Electrical Characteristics OPA690ID, $V_S = \pm 5 \text{ V}$ (续) at $T_A \cong 25^{\circ}C$ , $R_F = 402 \, \Omega$ , $R_L = 100 \, \Omega$ , $G = 2 \, V/V$ , and input and output referenced to midsupply (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |-----------|--------------------------------|-----------------------------------------------------|-----------------------------------------------|-------|-------|-------|-------|--| | OUTPU | T | | | | | - | | | | | Voltage output swing | $V_{\overline{DIS}} = 0 V$ $V_{IN} = 1 V_{DC}$ | | ±3.8 | ±4 | | | | | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ±3.6 | | | V | | | | | P = 100 0 | | ±3.7 | ±3.9 | | V | | | | | $R_L = 100 \Omega$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | ±3.3 | | | | | | | | Sourcing V = 0.V | | 160 | 190 | | | | | | Current autout | Sourcing, V <sub>O</sub> = 0 V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 100 | | | m A | | | l | Current output | Circlein v. V. — O.V. | | - 160 | - 190 | | mA | | | | | Sinking, $v_0 = 0$ v | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | - 100 | | | | | | | Short-circuit current limit | V <sub>O</sub> = 0 V | | | ±250 | | mA | | | | Closed-loop output impedance | G = 2, f = 100 kHz | | | 0.04 | | Ω | | | DISABL | LE (DISABLED LOW) | | | • | | | | | | | Power-down supply current | V— = 0 V | | | - 100 | - 200 | | | | | Power-down supply current | V <sub>DIS</sub> – U V | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | - 260 | μΑ | | | | Disable time | V <sub>IN</sub> = 1 V <sub>DC</sub> | | | 200 | | ns | | | | Enable time | V <sub>IN</sub> = 1 V <sub>DC</sub> | | 25 | | ns | | | | | Off isolation | R <sub>L</sub> = 150 Ω, V <sub>IN</sub> = 0 V | | 70 | | dB | | | | | Output capacitance in disable | G = 2, R <sub>L</sub> = 150 Ω, V | | 4 | | pF | | | | | Turn-on glitch | | | ±50 | | mV | | | | | Turn-off glitch | | | | ±20 | | mV | | | | Enable voltage | | | 3.5 | 3.3 | | V | | | | Litable voltage | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | 3.7 | | | V | | | | Disable voltage | | | | 1.8 | 1.7 | V | | | | Disable Voltage | T <sub>A</sub> = -40°C to +85°C | | | | 1.5 | V | | | | Control-pin input bias current | V= 0 V | | | 75 | 130 | μA | | | | Control-pin input bias current | $V_{\overline{DIS}} = 0 V$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 160 | μΛ | | | POWER | RSUPPLY | | | | | | | | | | Quiescent current | | | 5.3 | 5.5 | 5.8 | mA | | | | Quiesociil cuitetil | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | <u> </u> | 4.3 | | 6.6 | 111/4 | | | PSRR | Down aupply rejection and | Input referred | | 68 | 75 | | dB | | | FORK | Power-supply rejection ratio | Input-referred | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 64 | | | uБ | | <sup>(1)</sup> Tested < 3 dB below minimum specified CMRR at ±CMIR limits. 10 Product Folder Links: OPA690 ## 6.8 Electrical Characteristics OPA690ID, V<sub>S</sub> = 5 V at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | | PARAMETER | TEST ( | CONDITIONS | MIN | TYP | MAX | UNIT | | | |----------|---------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------|------|------------|-------|------------------------------------------------|--|--| | AC PEF | RFORMANCE (SEE 🛭 7-2) | | | | | | | | | | | | G = 1 V/V, V <sub>O</sub> = 0.5 V <sub>I</sub> | $PP$ , $R_F = 25 \Omega$ | | 400 | | | | | | | Small-signal bandwidth | $G = 2 \text{ V/V}, V_0 = 0.5 \text{ V}$ | PP | | 190 | | MHz | | | | | | G = 10 V/V, V <sub>O</sub> = 0.5 V | V <sub>PP</sub> | | 25 | | | | | | | Gain bandwidth product | G ≥ 10 | | 250 | | MHz | | | | | | Bandwidth for 0.1-dB gain flatness | V <sub>O</sub> < 0.5 V <sub>PP</sub> | | 20 | | MHz | | | | | | Peaking at a gain of 1 V/V | V <sub>O</sub> < 0.5 V <sub>PP</sub> | | 5 | | | dB | | | | | Large-signal bandwidth | V <sub>O</sub> = 2 V <sub>PP</sub> | | | | MHz | | | | | | Slew rate | 2-V step | | 1000 | | | V/µs | | | | | D: 16 H f: | V <sub>O</sub> = 0.5-V step | | | 1.6 | | | | | | | Rise-and-fall time | V <sub>O</sub> = 2-V step | | | 2 | | ns | | | | | O a Milia an Alama | 0.02%, G = 2, V <sub>O</sub> = 2-V step | | 12 | | | | | | | | Settling time | 0.1%, G = 2, V <sub>O</sub> = 2-V | ' step | | 8 | | ns | | | | | | 2nd-harmonic, | $V_0 = 2 V_{PP}, R_L = 100 \Omega$ | | - 65 | - 60 | | | | | | | f = 5 MHz | $V_{O} = 2 V_{PP}, R_{L} = 500 \Omega$ | | - 75 | - 70 | - dBc | | | | | Harmonic distortion | 3rd-harmonic,<br>f = 5 MHz | V <sub>O</sub> = 2 V <sub>PP</sub> , R <sub>L</sub> = 100 Ω | | - 68 | - 64 | | | | | | | | $V_0 = 2 V_{PP}, R_L = 500 \Omega$ | | - 77 | - 73 | | | | | | Input voltage noise | f > 1 MHz | 0 117 2 | | 5.6 | | nV/√ Hz | | | | | Input current noise | f > 1 MHz | | | 3.2 | | pA/√ Hz | | | | DC PEF | '<br>RFORMANCE | | | | | | <b>P</b> • • • • • • • • • • • • • • • • • • • | | | | | Open-loop voltage gain | $V_{O} = 2.5 \text{ V},$ $R_{L} = 100 \Omega \text{ to } V_{S}/2$ | | 56 | 63 | | | | | | $A_{OL}$ | | | T <sub>A</sub> = -40°C to +85°C | 52 | | | dB | | | | | Input offset voltage | V <sub>CM</sub> = 2.5 V | I A I I I I I I I I I I I I I I I I I I | | ±1 | ±4 | mV | | | | | | | T <sub>A</sub> = -40°C to +85°C | | | ±4.7 | | | | | | Average offset voltage drift | V <sub>CM</sub> = 2.5 V, T <sub>A</sub> = -40 | | | ±10 | μV/°C | | | | | | Input bias current | V <sub>CM</sub> = 2.5 V | 0 0 10 100 0 | | ±3 | ±10 | - | | | | | | | T <sub>A</sub> = -40°C to +85°C | | | ±12 | μA | | | | | Average bias current drift | $V_{CM} = 2.5 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | | ±40 | nA/°C | | | | | 7 Wordgo blad duffort drift | V CM 2.5 V, 1A 45 C to 105 C | | | ±0.3 | ±10 | 117 0 | | | | | Input offset current | V <sub>CM</sub> = 2.5 V | T <sub>A</sub> = -40°C to +85°C | | 10.0 | ±1.6 | μΑ | | | | | Average offset current drift | V <sub>CM</sub> = 2.5 V, T <sub>A</sub> = -40 | | | | ±9 | nA/°C | | | | INPUT | Average onset current unit | V <sub>CM</sub> - 2.5 V, I <sub>A</sub> - 40 | 0 C to +03 C | | <u> </u> | 13 | IIA/ C | | | | INFUI | | | | 3.4 | 3.5 | | | | | | | Most-positive input voltage <sup>(1)</sup> | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 3.4 | J.J | | V | | | | | | 1A - 40 C 10 +65 C | | 1.6 | 1.5 | | | | | | | Least-positive input voltage <sup>(1)</sup> | T <sub>A</sub> = -40°C to +85°C | | | J.U | | V | | | | | | $I_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$ | | 1.8 | 60 | | | | | | CMRR | Common-mode rejection ratio | V <sub>CM</sub> = 2.5 V ±0.5 V | T = 40°C t= 105°C | 58 | 63 | | dB | | | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 54 | 00 11 4 4 | | 1.0 !! = | | | | | Input impedance | Differential mode, V <sub>CM</sub> = 2.5 V | | | 92 1.4 | | kΩ pF | | | | | | Common-mode, V <sub>CM</sub> = 2.5 V | | | 2.2 1.5 | | <b>M</b> Ω pF | | | 提交文档反馈 11 ## 6.8 Electrical Characteristics OPA690ID, $V_S = 5 V$ (续) at $T_A \cong 25^{\circ}C$ , $R_F = 402 \Omega$ , $R_L = 100 \Omega$ , G = 2 V/V, and input and output referenced to midsupply (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------|-----------------------------------------------------|-------------------------------------------------------|-------|-------|-------|------| | OUTPU | Т | - | | | | ' | | | | | No load | | 3.8 | 4 | | | | | Marak was iki wa sukumbu walka wa | No load | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 3.5 | | | V | | | Most-positive output voltage | R <sub>L</sub> = 100 Ω to 2.5 V | | 3.7 | 3.9 | | V | | | | $R_L = 100 \Omega \text{ to 2.5 V}$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 3.4 | - | | | | | | N. I I | | 1.2 | 1 | | | | | | No load | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | 1.5 | | | ., | | | Least-positive output voltage | | | | 1.1 | 1.3 | V | | | | $R_L = 100 \Omega \text{ to } 2.5 \text{ V}$ | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 1.7 | | | | | Sourcing | | | 160 | 120 | | | | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | - | 80 | ı . | | | Current output | Sinking | | - 120 | - 160 | | mA | | | | | T <sub>A</sub> = -40°C to +85°C | - 80 | | | | | | Short-circuit current | | | | ±250 | | mA | | | Closed-loop output impedance | G = 2, f =100 kHz | | | 0.04 | | Ω | | DISABL | E (DISABLED LOW) | | | | | | | | | | | | | - 100 | | | | | Power-down supply current | V <sub>DIS</sub> = 0 V | T <sub>A</sub> = -40°C to +85°C | | | - 260 | μΑ | | | Off isolation | G = 2, 5 MHz | | | 65 | | dB | | | Output capacitance in disable | | | | 4 | | pF | | | Turn-on glitch | $G = 2, R_L = 150 \Omega, V_{IN} = V_S/2$ | | | ±50 | | mV | | | Turn-off glitch | $G = 2, R_L = 150 \Omega, V_{IN} = V_S/2$ | | | ±20 | | mV | | | - | | | 3.5 | 3.3 | | | | | Enable voltage | T <sub>A</sub> = -40°C to +85°C | | 3.7 | | | V | | | | | | | 1.8 | 1.7 | | | | Disable voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | $r_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 1.5 | V | | | Control-pin input bias current | V <sub>DIS</sub> = 0 V | | | 75 | 130 | | | V <sub>DIS</sub> | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 160 | μΑ | | POWER | SUPPLY | | A 310 30 3 | | | | | | | | | | 4.48 | 4.9 | 5.44 | | | | Quiescent current | V <sub>S</sub> = +5 V | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 3.86 | | 6.02 | mA | | +PSRR | Power-supply rejection ratio | Input-referred | 10 0 to 100 0 | 0.00 | 72 | 0.02 | dB | | 5111 | . Swor supply rejection ratio | pat roioirea | | | 1 4 | | | <sup>(1)</sup> Tested for CMRR = 69 dB at ±CMIR limits. 12 Product Folder Links: OPA690 ## 6.9 Typical Characteristics: OPA690IDBV, V<sub>S</sub> = ±5V at $T_A \cong 25^{\circ}C$ , $R_F = 402 \,\Omega$ , $R_L = 100 \,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) 13 at $T_A \cong 25^{\circ}C$ , $R_F = 402 \,\Omega$ , $R_L = 100 \,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) at $T_A \cong 25^{\circ}\text{C}$ , $R_F = 402\,\Omega$ , $R_L = 100\,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) 15 at $T_A \cong 25^{\circ}C$ , $R_F = 402 \,\Omega$ , $R_L = 100 \,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) Product Folder Links: OPA690 at $T_A \cong 25^{\circ}\text{C}$ , $R_F = 402 \,\Omega$ , $R_L = 100 \,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) 17 ### 6.10 Typical Characteristics: OPA690IDBV, $V_S = 5V$ at $T_A \cong 25^{\circ}C$ , $R_F = 402 \,\Omega$ , $R_L = 100 \,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) ## 6.10 Typical Characteristics: OPA690IDBV, V<sub>S</sub> = 5V (continued) at $T_A \cong 25^{\circ}C$ , $R_F = 402 \,\Omega$ , $R_L = 100 \,\Omega$ , G = 2V/V, and input and output referenced to midsupply (unless otherwise noted) ### 6.11 Typical Characteristics: OPA690ID, $V_S = \pm 5V$ at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\Xi$ 7-1 for ac performance only at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\Xi$ 7-1 for ac performance only ### 6.11 Typical Characteristics: OPA690ID, V<sub>S</sub> = ±5V (continued) at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\Xi$ 7-1 for ac performance only at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\Xi$ 7-1 for ac performance only 图 6-55. Output Voltage and Current Limitations 图 6-57. Common-Mode Rejection Ratio and Power-Supply Rejection Ratio vs Frequency 图 6-58. Supply and Output Currents vs Temperature 图 6-59. Closed-Loop Output Impedance vs Frequency 图 6-60. Open-Loop Gain and Phase Product Folder Links: OPA690 ## 6.11 Typical Characteristics: OPA690ID, V<sub>S</sub> = ±5V (continued) at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\Xi$ 7-1 for ac performance only ## 6.12 Typical Characteristics: OPA690ID, $V_S = 5V$ at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\Xi$ 7-2 for ac performance only at $T_A$ = 25°C, G = 2, $R_F$ = 402 $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted); see $\mathbb{Z}$ 7-2 for ac performance only ### 7 Detailed Description #### 7.1 Overview The OPA690 provides an exceptional combination of high output power capability with a wideband, unity-gain stable voltage-feedback op amp using a new high slew-rate input stage. The input stage provides a very high slew rate (1900 V/ $\mu$ s) while consuming relatively low quiescent current (6.1 mA). This exceptional full-power performance comes at the price of a slightly higher input noise voltage than alternative architectures. The 4.6-nV/ $\sqrt{Hz}$ input voltage noise for the OPA690 is exceptionally low for this type of input stage. ### 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Wideband Voltage-Feedback Operation Typical differential input stages used for voltage-feedback op amps are designed to steer a fixed-bias current to the compensation capacitor, setting a limit to the achievable slew rate. The OPA690 uses a new input stage that places the transconductance element between two input buffers, using the output currents as the forward signal. $\upsigma 7-1$ shows the dc-coupled, gain of 2 V/V, dual power-supply circuit configuration used as the basis of the $\upsigma 6.11$ . For test purposes, the input impedance is set to 50 $\upomega$ with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins, while output powers (dBm) are at the matched 50- $\upomega$ load. For the circuit of $\upomega$ 7-1, the total effective load is 100 $\upomega$ || 804 $\upomega$ . The disable control line is typically left open to maintain normal amplifier operation. An additional resistor (175 $\upomega$ ) is included in series with the noninverting input. Combined with the 25- $\upomega$ DC source resistance looking back towards the signal generator, this gives an input bias current canceling resistance that matches the 200- $\upomega$ source resistance seen at the inverting input (see $\upomega$ 8.1.8). In addition to the usual power-supply decoupling capacitors to ground, a 0.1- $\upomega$ F capacitor is included between the two power-supply pins. In practical printed-circuit board (PCB) layouts, this optional-added capacitor typically improves the 2nd-harmonic distortion performance. ☑ 7-2 shows the AC-coupled, gain of 2, single-supply circuit configuration which is the basis of the 5 V and ₱ 6.12. Although not a rail-to-rail design, the OPA690 requires minimal input and output voltage headroom compared to other very wideband voltage-feedback op amps. The device delivers a 3-V<sub>PP</sub> output swing on a single 5-V supply with > 120-MHz bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the useable voltage ranges at both the input and the output. The Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 circuit of $\boxtimes$ 7-2 establishes an input midpoint bias using a simple resistive divider from the 5-V supply (two 698- $\Omega$ resistors). The input signal is then ac-coupled into the midpoint voltage bias. The input voltage can swing to within 1.5 V of either supply pin, giving a 2-V<sub>PP</sub> input signal range centered between the supply pins. The input impedance matching resistor (59 $\Omega$ ) used for testing is adjusted to give a 50- $\Omega$ input load when the parallel combination of the biasing divider network is included. 图 7-1. DC-Coupled, G = 2 V/V, Bipolar-Supply Specification and Test Circuit 图 7-2. AC-Coupled, G = 2 V/V, Single-Supply Specification and Test Circuit Again, an additional resistor (50 $\,^{\Omega}$ in this case) is included directly in series with the noninverting input. This minimum recommended value provides part of the dc source resistance matching for the noninverting input bias current. The additional resistor is also used to form a simple parasitic pole to roll off the frequency response at very high frequencies (> 500 MHz) using the input parasitic capacitance to form a band-limiting pole. The gain resistor (R<sub>G</sub>) is ac-coupled, giving the circuit a dc gain of 1, which puts the input dc bias voltage (2.5 V) at the output as well. The output voltage can swing to within 1 V of either supply pin while delivering > 100-mA output current. A demanding 100- $^{\Omega}$ load to a midpoint bias is used in this characterization circuit. The new output stage circuit used in the OPA690 can deliver large output currents into this midpoint load with minimal crossover distortion . #### 7.3.2 Input and ESD Protection The OPA690 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in 节 6.1. All device pins are protected with internal ESD protection diodes to the power supplies. 图 7-3 shows the internal ESD protection. 图 7-3. Internal ESD Protection These diodes also provide moderate protection to input overdrive voltages greater than the supplies. The protection diodes can typically support 10 mA of continuous current. Where higher currents are possible (for example, in systems with ±15-V supply parts driving into the OPA690), add current-limiting series resistors into Copyright © 2024 Texas Instruments Incorporated the two inputs. Keep these resistor values as low as possible, because high values degrade both noise performance and frequency response. #### 7.4 Device Functional Modes #### 7.4.1 Disable Operation The OPA690 provides an optional disable feature that can be used either to reduce system power or to implement a simple channel multiplexing operation. If the DIS control pin is unconnected, the OPA690 operates normally. To disable, assert the control pin low. ▼ 7-4 shows a simplified internal circuit for the disable control feature. 图 7-4. Simplified Disable Control Circuit The supply current in the disable mode are only those required to operate the circuit of 🛭 7-4. Additional circuitry enables a faster turn-on time than turn-off time (make-before-break). When disabled, the output and input nodes go to a high-impedance state. If the OPA690 is operating at a gain of 1, the device shows a very high impedance at the output and exceptional signal isolation. If operating at a gain greater than 1, the total feedback network resistance ( $R_F + R_G$ ) appears as the impedance looking back into the output, but the circuit still shows very high forward and reverse isolation. If configured as an inverting amplifier, the input and output is connected through the feedback network resistance ( $R_F + R_G$ ) and the isolation is very poor as a result. ### 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information #### 8.1.1 Bandwidth Versus Gain: Noninverting Operation Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the gain bandwidth product (GBP) shown in † 6.5 and † 6.7. Ideally, dividing GBP by the noninverting signal gain (also called the noise gain, or NG) predicts the closed-loop bandwidth. In practice, this relationship only holds true when the phase margin approaches 90°, as in high-gain configurations. At low gains (increased feedback factors), most amplifiers exhibit a more complex response with lower phase margin. The OPA690 is compensated to give a slightly peaked response in a noninverting gain of 2 V/V (see 17-1). This compensation results in a typical gain of 2 bandwidth of 220 MHz, far exceeding that predicted by dividing the 300 MHz GBP by 2. Increasing the gain causes the phase margin to approach 90° and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of 10, the 30-MHz bandwidth shown in the ±5-V *Electrical Characteristics* agrees with that predicted using the simple formula and the typical GBP of 300 MHz. The frequency response in a gain of 2 V/V can be modified to achieve exceptional flatness by simply increasing the noise gain to 2.5. One method, without affecting the two signal gain, is to add an $804-\Omega$ resistor across the two inputs in the circuit of $\boxed{8}$ 7-1. A similar technique can be used to reduce peaking in unity-gain (voltage-follower) applications. For example, by using a $402-\Omega$ feedback resistor along with a $402-\Omega$ resistor across the two op amp inputs, the voltage follower response is similar to the gain of 2 response of $\boxed{8}$ 7-2. Reduce the value of the resistor across the op amp inputs to further limit the frequency response due to increased noise gain. #### 8.1.2 Inverting Amplifier Operation The OPA690 is a general-purpose, wideband voltage-feedback op amp; therefore, all of the familiar op amp application circuits are available to the designer. Inverting operation is one of the more common requirements and offers several performance benefits. 8-1 shows a typical inverting configuration where the I/O impedances and signal gain from 7-1 are retained in an inverting circuit configuration. Product Folder Links: OPA690 Copyright © 2024 Texas Instruments Incorporated Copyright © 2016, Texas Instruments Incorporated 图 8-1. Gain of -2 V/V Example Circuit In the inverting configuration, be aware of three key design considerations. The first consideration is that the gain resistor (R<sub>G</sub>) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted-pair, long PCB trace, or other transmission line conductor), R<sub>G</sub> can be set equal to the required termination value and R<sub>F</sub> adjusted to give the desired gain. This configuration is the simplest approach and results in optimized bandwidth and noise performance. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For an inverting gain of 2 V/V, setting $R_G$ to 50 $\Omega$ for input matching eliminates the requirement for R<sub>M</sub> but requires a 100- Ω feedback resistor. This configuration has an interesting advantage: the noise gain becomes equal to 2 for a 50-Ω source impedance—the same as the noninverting circuits considered in the previous section. The amplifier output, however, now sees the 100- $\Omega$ feedback resistor in parallel with the external load. In general, limit the feedback resistor to the 200- $\Omega$ to 1.5-k $\Omega$ range. In this case, increase both the R<sub>F</sub> and R<sub>G</sub> values, as shown in 88-1, and then achieve the input matching impedance with a third resistor (R<sub>M</sub>) to ground. The total input impedance becomes the parallel combination of R<sub>G</sub> and R<sub>M</sub>. The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and influences the bandwidth. For the example in 8 8-1, the R<sub>M</sub> value combines in parallel with the external 50- $\Omega$ source impedance, yielding an effective driving impedance of 50 $\Omega$ 67 $\Omega$ = 28.6 $\Omega$ . This impedance is added in series with R<sub>G</sub> for calculating the noise gain (NG). The resultant NG is 2.8 for 🛚 8-1, as opposed to only 2 if R<sub>M</sub> can be eliminated as discussed previously. Therefore, the bandwidth is slightly less for the circuit of 88-1 than for the gain of 2 circuit of 7-1. The third important consideration in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input (R<sub>B</sub>). If this resistor is set equal to the total dc resistance looking out of the inverting node, the output dc error, due to the input bias currents, is reduced to (Input Offset Current) × R<sub>F</sub>. If the 50-Ω source impedance is dc-coupled in $\mathbb{Z}$ 8-1, the total resistance to ground on the inverting input is 228 $\Omega$ . Combining this in parallel with the feedback resistor gives the $R_B = 146 \Omega$ used in this example. To reduce the additional highfrequency noise introduced by this resistor, the resistor is sometimes bypassed with a capacitor. As long as R<sub>B</sub> < 350 $\Omega$ , the capacitor is not required because the total noise contribution of all other terms is less than that of the op-amp input noise voltage. As a minimum, the OPA690 requires an $R_B$ value of 50 $\Omega$ to damp out parasitic- Product Folder Links: OPA690 induced peaking that is a direct short to ground on the noninverting input, and runs the risk of a very high-frequency instability in the input stage. #### 8.1.3 Optimizing Resistor Values Because the OPA690 is a unity-gain stable, voltage-feedback op amp, a wide range of resistor values can be used for the feedback and gain-setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting unity-gain follower application, make the feedback connection with a 25- $\Omega$ resistor, not a direct short. This connection isolates the inverting input capacitance from the output pin and improves the frequency response flatness. Usually, for G > 1 V/V applications, the feedback-resistor value must be between 200 $\Omega$ and 1.5 k $\Omega$ . For values less than 200 $\Omega$ , the feedback network presents additional output loading that can degrade the harmonic distortion performance of the OPA690. A good practice is to target the parallel combination of $R_F$ and $R_G$ (see $\[ \] 7-1 \]$ ) to be less than approximately 300 $\[ \Omega \]$ . The combined impedance $R_F \parallel R_G$ interacts with the inverting input capacitance, placing an additional pole in the feedback network, and thus, a zero in the forward response. Assuming a 2-pF total parasitic on the inverting node, holding $R_F \parallel R_G < 300$ $\[ \] \Omega$ keeps this pole greater than 250 MHz. Alone, this constraint implies that the feedback resistor $R_F$ can increase to several $k \Omega$ at high gains. This result is acceptable as long as the pole formed by $R_F$ and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest. #### 8.1.4 Output Current and Voltage The OPA690 provides output voltage and current capabilities that are unsurpassed in a low-cost monolithic op amp. Under no-load conditions at 25°C, the output voltage typically swings closer than 1 V to either supply rail. Into a 15- $\Omega$ load (the minimum tested load), the device delivers more than ±160 mA. The specifications described previously, though familiar in the industry, consider voltage and current limits separately. In many applications, the voltage × current, or V-I product is more relevant to circuit operation. See also $\boxtimes$ 6-55, the output voltage and current limitations plot in $\dagger$ 6.11. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA690 output drive capabilities, noting that the graph is bounded by a safe operating area of 1-W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the OPA690 can drive ±2.5 V into 25 $\Omega$ or ±3.5 V into 50 $\Omega$ without exceeding the output capabilities or the 1-W dissipation limit. A 100- $\Omega$ load line (the standard test circuit load) shows the full ±3.9-V output swing capability; see also $\dagger$ 6.11. The minimum specified output voltage and current specifications over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold start-up do the output current and voltage decrease to the numbers shown in $\ddagger$ 6.5 and $\ddagger$ 6.7. As the output transistors deliver power, the junction temperatures increase, decreasing the V<sub>BE</sub>s (increasing the available output voltage swing) and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the overtemperature specifications because the output stage junction temperatures is greater than the minimum specified operating ambient. To protect the output stage from accidental shorts to ground and the power supplies, output short-circuit protection is included in the OPA690. The circuit acts to limit the maximum source or sink current to approximately 250 mA. #### 8.1.5 Driving Capacitive Loads One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance that can be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier like the OPA690 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been Copyright © 2024 Texas Instruments Incorporated suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series-isolation resistor between the amplifier output and the capacitive load. This configuration does not eliminate the pole from the loop response, but rather shifts the pole and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The typical characteristics show the recommended R<sub>S</sub> versus capacitive load (図 6-51 for ±5 V and 図 6-66 for 5 V), and the resulting frequency response at the load. Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA690. Long PCB traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA690 output pin (see # 8.4.1). The criterion for setting this R<sub>S</sub> resistor is a maximum bandwidth, flat frequency response at the load. For the OPA690 operating in a gain of 2, the frequency response at the output pin is already slightly peaked without the capacitive load requiring relatively high values of R<sub>S</sub> to flatten the response at the load. Increasing the noise gain reduces the peaking as described previously. The circuit of \( \begin{align\*} \begin{align\*} 8-2 demonstrates this technique, allowing lower \end{align\*} values of R<sub>S</sub> to be used for a given capacitive load. Copyright © 2016, Texas Instruments Incorporated #### 图 8-2. Capacitive Load Driving With Noise Gain Tuning This gain of 2 V/V circuit includes a noise gain tuning resistor across the two inputs to increase the noise gain, increasing the unloaded phase margin for the op amp. Although this technique reduces the required R<sub>S</sub> resistor for a given capacitive load, this technique does increase the noise at the output. This technique also decreases the loop gain, slightly decreasing the distortion performance. If, however, the dominant distortion mechanism arises from a high R<sub>S</sub> value, significant dynamic range improvement can be achieved using this technique. 🗵 8-3 shows the required R<sub>S</sub> versus C<sub>LOAD</sub> parametric on noise gain using this technique. This is the circuit of 🗵 8-2 with R<sub>NG</sub> adjusted to increase the noise gain (increasing the phase margin) then sweeping C<sub>LOAD</sub> and finding the required R<sub>S</sub> to get a flat frequency response. This plot also gives the required R<sub>S</sub> versus C<sub>LOAD</sub> for the OPA690 operated at higher signal gains. Product Folder Links: OPA690 图 8-3. Required R<sub>S</sub> vs Noise Gain #### 8.1.6 Distortion Performance The OPA690 provides good distortion performance into a 100- $\Omega$ load on ±5-V supplies. Relative to alternative solutions, this device provides exceptional performance into lighter loads, while operating on a single 5-V supply. Increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see $\Xi$ 7-1), this total load is sum of $R_F$ + $R_G$ , while in the inverting configuration the total load is just $R_F$ . Also, providing an additional supply-decoupling capacitor (0.1 $\mu$ F) between the supply pins (for bipolar operation) improves the 2nd-order distortion. In most op amps, increasing the output voltage swing increases harmonic distortion directly. The new output stage used in the OPA690 actually holds the difference between fundamental power and the 2nd- and 3rd-harmonic powers relatively constant with increasing output power until very large output swings are required (> 4 V<sub>PP</sub>). This feature also shows up in the 2-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rd-order spurious levels are moderately low at low output power levels. The output stage continues to hold the distortion levels low even as the fundamental power reaches very high levels. $\dagger$ 6.11 shows that the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 20 MHz, with 10 dBm/tone into a matched 50- $\Omega$ load (that is, 2 V<sub>PP</sub> for each tone at the load, which requires 8 V<sub>PP</sub> for the overall two-tone envelope at the output pin), $\mathbb R$ 6-50 shows 47-dBc difference between the test tone powers and the 3rd-order intermodulation spurious powers. This performance improves further when operating at lower frequencies. #### 8.1.7 Noise Performance High slew rate, unity-gain stable, voltage-feedback op amps usually achieve a slew rate at the expense of a higher input noise voltage. The 5.5-nV/ √ Hz input voltage noise for the OPA690 is, however, much lower than comparable amplifiers. The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. \ 84 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/ √ Hz or pA/ √ Hz. Copyright © 2016, Texas Instruments Incorporated 图 8-4. Op Amp Noise Analysis Model The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. 方程式 1 shows the general form for the output noise voltage using the terms shown in 图 8-4. $$E_{O} = \sqrt{\left(E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S}\right)NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG}}$$ (1) Dividing this expression by the noise gain [NG = $(1 + R_F/R_G)$ ] gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in 方程式 2. $$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$ (2) Evaluating these two equations for the OPA690 circuit and component values (see 7-1) gives a total output spot noise voltage of 12.3 nV/ √ Hz and a total equivalent input spot noise voltage of 6.1 nV/ √ Hz. This is including the noise added by the bias current cancellation resistor (175 $\Omega$ ) on the noninverting input. This total input-referred spot noise voltage is only slightly higher than the 5.5-nV/ √Hz specification for the op amp voltage noise alone. This is the case as long as the impedances appearing at each op amp input are limited to the previously recommend maximum value of 300 Ω. Keeping both (R<sub>F</sub> || R<sub>G</sub>) and the noninverting input source impedance less than 300 $\Omega$ satisfies both noise and frequency response flatness considerations. Because the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor (R<sub>B</sub>) for the inverting op amp configuration of 8 8-1 is not required. #### 8.1.8 DC Accuracy and Offset Control The balanced input stage of a wideband voltage-feedback op amp allows good output dc accuracy in a wide variety of applications. Although the high-speed input stage does require relatively high input bias current (typically ±8 µA at each input terminal), the close matching can be used to reduce the output dc error caused by this current. The total output offset voltage can be considerably reduced by matching the dc source resistances appearing at the two inputs. This matching reduces the output dc error due to the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of \$\mathbb{g}\$ 7-1, and using worst-case 25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to: - (NG = noninverting signal gain) $$\pm$$ (NG × V<sub>OS(MAX)</sub>) $\pm$ (R<sub>F</sub> × I<sub>OS(MAX)</sub>) = $\pm$ (2 × 4 mV) $\pm$ (402 $\Omega$ × 1 $\mu$ A) = $\pm$ 8.4 mV A fine-scale output offset null, or dc operating point adjustment, is often required. Numerous techniques are available for introducing dc offset control into an op-amp circuit. Most of these techniques eventually reduce to adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input can be considered. However, the dc offset voltage on the summing junction sets up a dc current back into the source that must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a dc-coupled inverting amplifier, see 8-5 for one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the dc offsetting current is brought into the inverting input node through resistor values that are much greater than the signal path resistors. This circuit configuration has minimal effect on the loop gain, and therefore, the frequency response. Copyright © 2016, Texas Instruments Incorporated 图 8-5. DC-Coupled, Inverting Gain of -2 V/V, With Offset Adjustment Copyright © 2024 Texas Instruments Incorporated ### 8.1.9 Thermal Analysis As a result of the high output power capability of the OPA690, sinking heat or forced airflow can be required under extreme operating conditions. Maximum desired junction temperature sets the maximum allowed internal power dissipation. In no case can the maximum junction temperature be allowed to exceed 150°C. Operating junction temperature $(T_J)$ is given by $T_A + P_D \times R_{\theta JA}$ . The total internal power dissipation $(P_D)$ is the sum of quiescent power (PDQ) and additional power dissipated in the output stage (PDI) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. PDI depends on the required output signal and load but, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies) under the condition in 方程式 3. $$P_{DL} = V_S^2 / (4 \times R_L)$$ (3) where R<sub>I</sub> includes feedback network loading 备注 The power in the output stage and not into the load determines internal power dissipation. As a worst-case example, compute the maximum T<sub>J</sub> using an OPA690-DBV (6-pin SOT-23 package) in the circuit of \( \begin{align\*} \begin{align\*} 7-1 \text{ operating at the maximum specified ambient temperature of 85°C and driving a grounded \end{align\*} 20- $\Omega$ load. $$P_D = 10 \text{ V} \times 6.2 \text{ mA} + 5^2 / (4 \times (20 \Omega \parallel 804 \Omega)) = 382 \text{ mW}$$ (4) Maximum $$T_J = 85^{\circ}C + (0.38 \text{ W} \times 150^{\circ}C/\text{W}) = 142^{\circ}C$$ (5) Although this result is still much less than the specified maximum junction temperature, system reliability considerations can require lower tested junction temperatures. The highest possible internal dissipation occurs if the load requires current to be forced into the output for positive output voltages or sourced from the output for negative output voltages. This puts a high current through a large internal voltage drop in the output transistors. under these conditions. Product Folder Links: OPA690 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 37 # 8.2 Typical Applications ### 8.2.1 High-Performance DAC Transimpedance Amplifier Copyright © 2016, Texas Instruments Incorporated 图 8-6. DAC Transimpedance Amplifier #### 8.2.1.1 Design Requirements High-frequency, direct digital synthesis (DDS) digital-to-analog converters (DACs) require a low-distortion output amplifier to retain SFDR performance into real-world loads. See 8-6 for a single-ended output drive implementation. #### 8.2.1.2 Detailed Design Procedure $$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBP}{4\pi R_F C_D}} \tag{6}$$ 方程式 6 gives a closed-loop transimpedance bandwidth, f-3dB, of approximately 方程式 7. $$f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}}$$ (7) where • GBP = gain bandwidth product (Hz) for the OPA690 ### 8.2.2 Single-Supply Active Filters Copyright © 2016, Texas Instruments Incorporated 图 8-7. Single-Supply, High-Frequency Active Filter #### 8.2.2.1 Design Requirements The high bandwidth provided by the OPA690, while operating on a single 5-V supply, works well with high-frequency active filter designs. Again, the key additional requirement is to establish the dc operating point of the signal near the supply midpoint for highest dynamic range. See 8-7 for an example design of a 5-MHz low-pass Butterworth filter using the Sallen-Key topology. Both the input signal and the gain setting resistor are ac-coupled using $0.1-\mu F$ blocking capacitors (actually giving band-pass response with the low-frequency pole set to 32 kHz for the component values shown). As discussed for $\[mathbb{R}\]$ 7-2, this allows the midpoint bias formed by the two $1.87-k\,\Omega$ resistors to appear at both the input and output pins. The midband signal gain is set to 4 (12 dB) in this case. The capacitor to ground on the noninverting input is intentionally set larger to dominate input parasitic terms. At a gain of 4, the OPA690 on a single supply shows approximately 80-MHz small- and large-signal bandwidth. The resistor values are slightly adjusted to account for this limited bandwidth in the amplifier stage. Tests of this circuit show a precise 5-MHz, -3-dB point with a maximally flat pass band (greater than the 32-kHz ac-coupling corner), and a maximum stop-band attenuation of 36 dB at the -3-dB bandwidth of 80 MHz of the amplifier. #### 8.2.2.2 Application Curve 图 8-8. 5-MHz, 2nd-Order Butterworth Filter Response Product Folder Links: OPA690 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 39 ## 8.2.3 High-Power Line Driver Copyright © 2016, Texas Instruments Incorporated 图 8-9. High-Power Coax Line Driver #### 8.2.3.1 Design Requirements The large output swing capability of the OPA690 and the high current capability allow the device to drive a 50- $\Omega$ line with a peak-to-peak signal up to 4 V<sub>PP</sub> at the load, or 8 V<sub>PP</sub> at the output of the amplifier using a single 12-V supply. 8-9 shows such a circuit set for a gain of 8 to the output or 4 to the load. The 5-pF capacitor in the feedback loop provides added bandwidth control for the signal path. # 8.3 Power Supply Recommendations The OPA690 is principally intended to work in a supply range of ±2.5 V to ±6 V. Good power-supply bypassing is required. Minimize the distance (< 0.1 inch) from the power-supply pins to high frequency, 0.1-µF decoupling capacitors. Often a larger capacitor (2.2 µF is typical) is used along with a high-frequency, 0.1-µF supply decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split supply is used, use these capacitors for each supply to ground. If necessary, place the larger capacitors somewhat farther from the device and share these capacitors among several devices in the same area of the PCB. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves second harmonic distortion performance. ## 8.4 Layout # 8.4.1 Layout Guidelines Achieving optimum performance with a high-frequency amplifier like the OPA690 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include: - 1. Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, parasitic capacitance can react with the source impedance to cause unintentional band-limiting. To reduce unwanted capacitance, open a window around the signal I/O pins in all of the ground and power planes around those pins. Otherwise, ensure that the ground and power planes are unbroken elsewhere on the board. - Minimize the distance (< 0.25") from the power-supply pins to high-frequency 0.1-µF decoupling capacitors. At the device pins, ensure that the ground and power-plane layout is not in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Always decouple the power-supply connections with these capacitors. An optional supply decoupling capacitor (0.1-µF) across the two power supplies (for bipolar operation) improves 2nd-harmonic distortion performance. Also, use larger (2.2-µF to 6.8-µF) decoupling capacitors, effective at lower frequencies, on the main supply pins. Place these decoupling capacitors somewhat farther from the device and share these capacitors among several devices in the same area of the PCB. - Careful selection and placement of external components preserve the high-frequency performance of the OPA690. Use very low reactance type resistors. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good highfrequency performance. Again, keep the leads and PCB traces as short as possible. Never use wire-wound type resistors in a high-frequency application. Because the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Place other network components, such as noninverting input termination resistors, close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values > 1.5 k Ω, this parasitic capacitance can add a pole or zero below 500 MHz that can affect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The 402- Ω feedback is a good starting point for design. A 25- $\Omega$ feedback resistor, rather than a direct short, is suggested for the unity-gain follower application. This configuration effectively isolates the inverting input capacitance from the output pin that can otherwise cause an additional peaking in the gain of 1 frequency response. - Connections to other wideband devices on the board can be made with short, direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Use relatively wide traces (50 mils or 1.27 mm to 100 mils or 2.54 mm), preferably with ground and power planes opened up around the traces. Estimate the total capacitive load and set R<sub>S</sub> from the plot of Recommended R<sub>S</sub> vs Capacitive Load (图 6-51 for ±5 V and 图 6-66 for 5 V). Low parasitic Product Folder Links: OPA690 Copyright © 2024 Texas Instruments Incorporated 41 提交文档反馈 capacitive loads (< 5 pF) do not always require an R<sub>S</sub> because the OPA690 is nominally compensated to operate with a 2-pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50- $\Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment improves distortion (see also the distortion versus load plots). With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA690 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; set this total effective impedance to match the trace impedance. The high output voltage and current capability of the OPA690 allows multiple destination devices to be handled as separate transmission lines, each with series and shunt terminations. If the 6-dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be seriesterminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value (see also the Recommended R<sub>S</sub> vs Capacitive Load plot (图 6-51 for ±5 V and 图 6-66 for 5 V). This configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance. 5. Socketing a high-speed part like the OPA690 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make achieving a smooth, stable frequency response almost impossible. Best results are obtained by soldering the OPA690 onto the board. #### 8.4.2 Layout Example 图 8-10. OPA690 Layout # 9 Device and Documentation Support # 9.1 Device Support ## 9.1.1 Macromodels and Applications Support Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. Spice is particularly helpful for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA690 is available through the OPA690 product folder under Simulation Models. These models do a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. The models do not do as well in predicting the harmonic distortion or dG/dP characteristics. These models do not attempt to distinguish between the package types small-signal ac performance. ### 9.1.2 Demonstration Fixtures Two printed-circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA690 in the two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in 表 9-1. 表 9-1. Demonstration Fixtures by Package | PRODUCT | PACKAGE | ORDERING<br>NUMBER | LITERATURE<br>NUMBER | | | |------------|--------------|--------------------|----------------------|--|--| | OPA690ID | 8-pin SOIC | DEM-OPA-SO-1A | SBOU009 | | | | OPA690IDBV | 6-pin SOT-23 | DEM-OPA-SOT-1A | SBOU010 | | | The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA690 product folder. # 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘 要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 9.3 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。 Product Folder Links: OPA690 #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 # 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 ### 9.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 43 # **10 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | C | nanges from Revision G (August 2016) to Revision H (October 2024) | Page | |---|---------------------------------------------------------------------------------------------------------------------------|--------| | • | 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • | 更新了"特性" | 1 | | • | 更新了 <i>说明</i> | 1 | | • | 更新了首页图 | 1 | | • | Updated Device Comparison Table | | | • | Changed designator from DRB to DBV (typo) in Table 5-1, Pin Functions | | | • | Added Supply turn-on and turn-off rate and continuous input current specifications to Absolute Maximum | | | | Ratings table | | | • | Updated footnote on Absolute Maximum Ratings table to add additional clarification | | | • | Changed Junction temperature specification from 175°C to 150°C in Absolute Maximum Ratings table | | | • | Deleted Machine Model (MM) specification from ESD Ratings table | | | • | Updated thermal specifications for DBV package in Thermal Information table | | | • | Changed designator from DRB to DBV (typo) in Thermal Information | | | • | Added new Electrical Characteristics tables for OPA690IDBV package | | | • | Updated Electrical Characteristics: OPA690IDBV, ±5 V AC Performance section with improved typical sr | | | | signal bandwidth, large-signal bandwidth, slew rate, voltage noise, and distortion parameters | | | • | Added T <sub>A</sub> ≅ 25°C and input and output reference voltages to the default test conditions across all Electri | | | | Characteristics sections | | | • | Deleted 0°C to +70°C conditions across all Electrical Characteristics sections | 5 | | • | Deleted minimum specifications and over temperature specifications across all Electrical Characteristics | : AC | | | Performance sections | 5 | | • | Changed typical Bandwidth for 0.1-dB gain flatness typical value from 30 MHz to 25 MHz in Electrical | | | | Characteristics: OPA690IDBV, ±5 V | | | • | Changed Peaking at gain of 1 V/V from 4 dB to 1 dB in Electrical Characteristics: OPA690IDBV, ±5 V | 5 | | • | Changed typical Large signal bandwidth condition from VO < 0.5 VPP to VO = 2 VPP in Electrical | | | | Characteristics: OPA690IDBV, ±5 V | | | • | Changed typical rise and fall time at 5 V-step from 2.8 ns to 2.3 ns at 4 V-step in Electrical Characteristic | | | | OPA690IDBV, ±5 V | | | • | Changed typical 0.02% settling time from 12 ns to 13 ns Electrical Characteristics: OPA690IDBV, ±5 V | | | • | Changed typical 2-nd harmonic distortion at 100 Ω from - 68 dBc to - 85 dBc in Electrical Characteristics | | | | OPA690IDBV, ±5 V | 5 | | • | Changed typical 2-nd harmonic distortion at 500 Ω from - 77 dBc to - 85 dBc in Electrical Characteristics | | | _ | OPA690IDBV, ±5 V | 5 | | • | Changed typical 3-nd harmonic distortion at 100 Ω from - 70 dBc to - 75 dBc in Electrical Characteristic OPA690IDBV, ±5 V | 5 | | | Changed typical 3-nd harmonic distortion at 500 Ω from - 81 dBc to - 90 dBc in Electrical Characteristi | | | | OPA690IDBV, ±5 V | | | | Changed typical input voltage noise from 5.5 nV/ √ Hz to 4.6 nV/ √ Hz in Electrical Characteristics: | | | | OPA690IDBV, ±5 V | 5 | | | Changed typical input current noise from 3.1 pA/ √ Hz to 1.7 pA/ √ Hz in Electrical Characteristics: | | | | OPA690IDBV, ±5 V | 5 | | • | Changed typical open-loop voltage gain from 69 dB to 78 dB in Electrical Characteristics: OPA690IDBV, | | | | V | | | • | Changed typical input offset voltage from ±1 mV to ±0.3 mV in Electrical Characteristics: OPA690IDBV, | ±5 V 5 | | • | Changed typical input bias current from ±3 $\mu$ A to ±1 $\mu$ A in Electrical Characteristics: OPA690IDBV, ±5 | | ## www.ti.com.cn | • | Changed typical input offset current from ±0.1 μ A to ±0.05 μ A in Electrical Characteristics: OPA690IDBV, ±5 V | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Changed typical Common-mode input voltage from ±3.5 V to ±3.85 V in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Common-mode rejection ratio from 65 dB to 80 dB in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Input impedance differential mode from 190 $0.6 \text{ k}\Omega$ pF to 6 $0.1 \text{ M}\Omega$ pF in Electrical Characteristics: OPA690IDBV, $\pm 5 \text{ V}$ 5 | | • | Changed typical Input impedance differential mode from 3.2 0.9 M $\Omega$ pF to 38 1 M $\Omega$ pF in Electrical Characteristics: OPA690IDBV, $\pm 5$ V | | • | Changed minimum Output voltage swing at no load from ±3.8 V to ±3.7 V in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Output voltage swing at No load from ±4 V to ±3.9 V in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Output voltage swing at 100 Ω load from ±3.9 V to ±3.85 V in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Current output sourcing from 190 mA to 215 mA in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Current output sinking from - 190 mA to - 215 mA in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Short circuit current limit from ±250 mA to ±240 mA in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Closed-loop output impedance from 0.04 $^{\Omega}$ to 0.01 $^{\Omega}$ in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Corrected the polarity of the power down supply current | | • | Changed typical disable time from 200 ns to 600 ns in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Enable time from 25 ns to 40 ns in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical output capacitance in disable from 4 pF to 8 pF in Electrical Characteristics: OPA690IDBV, ±5 V | | • | Changed typical Disable voltage from 1.8 V to 2.3 V in Electrical Characteristics: OPA690IDBV, ±5 V5 | | • | Changed maximum Quiescent current from 5.8 mA to 7 mA in Electrical Characteristics: OPA690IDBV, ±5 V 5 | | • | Changed typical Quiescent current from 5.5 mA to 6.1 mA in Electrical Characteristics: OPA690IDBV, ±5 V 5 Changed minimum Quiescent current from 5.3 mA to 5.2 mA in Electrical Characteristics: OPA690IDBV, ±5 | | • | Changed maximum Quiescent current over temperature from 6.6 mA to 7 mA in Electrical Characteristics: | | | OPA690IDBV, ±5 V | | | ±5 V | | • | Updated the Electrical Characteristics: OPA690IDBV, 5 V AC performance section with improved typical small-signal bandwidth, voltage noise, and distortion parameters | | | Changed the Peaking at gain of 1 V/V from 5 dB to 1.3 dB in Electrical Characteristics: OPA690IDBV, 5 V 7 | | | Changed the typical Slew rate from 1000 V/ $\mu$ s to 850 V/ $\mu$ s in Electrical Characteristics: OPA690IDBV, 5 V 7 | | • | Changed the typical 0.02% settling time from 12 ns to 19 ns Electrical Characteristics: OPA690IDBV, 5 V 7 | | • | Changed the typical 0.02% settling time from 8 ns to 16 ns Electrical Characteristics: OPA690IDBV, 5 V 7 Changed the typical 0.1% settling time from 8 ns to 16 ns Electrical Characteristics: OPA690IDBV, 5 V 7 | | • | Changed the typical input voltage noise from 5.6 nV/ √ Hz to 4.6 nV/ √ Hz in Electrical Characteristics: | | | OPA690IDBV, 5 V | | • | Changed the typical input current noise from 3.2 pA/ √ Hz to 1.6 pA/ √ Hz in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical open-loop voltage gain from 63 dB to 77 dB in Electrical Characteristics: OPA690IDBV, 5 V | 45 | • | Changed the typical input offset voltage from ±1 mV to ±0.3 mV in Electrical Characteristics: OPA690IDBV, 5 V | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Changed the typical input bias current from ±3 $\mu$ A to ±1 $\mu$ A in Electrical Characteristics: OPA690IDBV, 5 V 7 | | • | Changed the typical input offset current from ±0.3 µ A to ±0.05 µ A in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical Most positive input voltage from 3.5 V to 3.85 V in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical input bias current from $\pm 3~\mu$ A to $\pm 1~\mu$ A in Electrical Characteristics: OPA690IDBV, 5 V 7 | | • | Changed the typical Common-mode rejection ratio from 63 dB to 79 dB in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical Input impedance differential mode from 92 1.4 k $\Omega$ pF to 6 0.1 M $\Omega$ pF in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical Input impedance common-mode from 2.2 1.5 M $\Omega$ pF to 27 1.1 M $\Omega$ pF in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the minimum most positive output voltage at no load from 3.8 V to 3.7 V in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical most positive output voltage at no load from 4 V to 3.9 V in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical most positive output voltage at 100 $^{\Omega}$ load from 3.9 V to 3.85 V in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the minimum most negative output voltage at no load from 1.2 V to 1.3 V in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical most negative output voltage at no load from 1 V to 1.1 V and at and 100 $\Omega$ load from 1.1 V to 1.15 V in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical current output sourcing from 160 mA to 190 mA in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical current output sinking from - 160 mA to - 190 mA in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical closed-loop output impedance from 0.04 $^{\Omega}$ to 0.01 $^{\Omega}$ in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical power-down supply current from - 100 μ A to 75 μ A in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical off isolation from 65 dB to 72 dB in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical output capacitance in disable from 4 pF to 8 pF in Electrical Characteristics: OPA690IDBV, 5 V | | • | Deleted the turn-on and turnoff glitch specifications from Electrical Characteristics section | | • | Changed the typical disable voltage from 1.8 V to 2.4 V in Electrical Characteristics: OPA690IDBV, 5 V7 | | • | Changed the typical disable pin input bias current from 75 $\mu$ A to 60 $\mu$ A in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the typical quiescent current from 4.9 mA to 6.1 mA in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the maximum quiescent current from 5.44 mA to 6.8 mA in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the maximum quiescent current over temperature from 6.02 mA to 6.9 mA in Electrical Characteristics: OPA690IDBV, 5 V | | • | Changed the power-supply rejection ratio from 72 dB to 85 dB in Electrical Characteristics: OPA690IDBV, 5 V | | • | Deleted Single-Supply ADC Interface from Typical Applications | Product Folder Links: OPA690 | C | hanges from Revision F (February 2010) to Revision G (August 2016) | Page | |---------|--------------------------------------------------------------------------|------| | • | 添加了"ESD等级"表、"特性说明"部分、"器件功能模式"、"应用和实现"部分、"电源建议" | 部分、 | | | "布局"部分、"器件和文档支持"部分以及"机械、封装和可订购信息"部分 | 1 | | • | Deleted Ordering Information table; see POA at the end of the data sheet | 2 | | | | | | <u></u> | hanges from Povision E (November 2009) to Povision E (Echryon, 2010) | Dogo | | | hanges from Revision E (November 2008) to Revision F (February 2010) | Page | | • | 根据当前标准更改了数据表格式 | 1 | | • | Added 🛭 6-61, Noninverting Overdrive Recovery plot | 20 | | | | | | | | | | C | hanges from Revision D (August 2008) to Revision E (November 2008) | Page | | • | Deleted obsolete OPA680 from Related Products table | 2 | | | | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 47 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | <b>J</b> | | Part marking (6) | |-----------------------|----------|---------------|------------------|-----------------------|------------------------------------------|-------------------------------|---------------------|-----------|------------------| | | | | | | | (4) | (5) | | | | OPA690ID | Active | Production | SOIC (D) 8 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>690 | | OPA690ID.A | Active | Production | SOIC (D) 8 | 75 TUBE | 75 TUBE Yes NIPDAU Level-2-260C-1 YEAR | | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>690 | | OPA690IDBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | OAEI | | OPA690IDBVR.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | OAEI | | OPA690IDBVT | Obsolete | Production | SOT-23 (DBV) 6 | - | - | Call TI | Call TI | -40 to 85 | OAEI | | OPA690IDBVTG4 | NRND | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 85 | | | OPA690IDR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>690 | | OPA690IDR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OPA<br>690 | | OPA690IDRG4 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA690IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | OPA690IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA690IDBVR | SOT-23 | DBV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | OPA690IDR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 # **TUBE** ## \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | OPA690ID | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | | OPA690ID.A | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 | SMALL OUTLINE INTEGRATED CIRCUIT # NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司