**OPA837, OPA2837** ZHCSGP3D - SEPTEMBER 2017-REVISED DECEMBER 2018 ## OPAx837 低功耗 105MHz 电压反馈精密运算放大器 ## 1 特性 - 带宽: 105MHz (A<sub>V</sub> = 1V/V) - 极低(修整后)的电源电流: 600μA - 增益带宽积: 50MHz - 压摆率: 105V/µs - 负轨输入,轨至轨输出 - 单电源工作电压范围: 2.7V 至 5.4V - 25°C 下的输入偏移电压: ±130µV (最大值) - 输入偏移电压漂移(DCK 封装): < ±1.6μV/°C(最大值)</li> - 输入电压噪声: 4.7nV/√Hz (> 100Hz) - HD2: -120dBc (2V<sub>PP</sub>、100kHz 时) - HD3: -145dBc (2V<sub>PP</sub>、100kHz 时) - 稳定时间: 35ns, 0.5V 阶跃到 0.1% - 5-μA 关断电流,并且能够从关断快速恢复 (针对功率调节 应用) #### 2 应用 - 12 位至 16 位低功耗 SAR 驱动器 - 精密 ADC 基准缓冲器 - 极低功耗有源滤波器 - 低功耗跨阻放大器 - 传感器信号调节 - 可穿戴设备 - 低侧电流检测 #### 具有真正接地输入和输出范围的低功耗、低噪声、精密 单端 SAR ADC 驱动器 ## 3 说明 OPA837 和 OPA2837 是单通道和双通道单位增益稳定电压反馈放大器,与其他精密运算放大器相比能够提供较高的 MHz/mW 带宽。这两款 3.0mW 器件每通道仅消耗 600μA(通过单个 5V 电源),能够以 1V/V 的增益提供 105MHz 带宽。±130μV(最大值)的极低修整失调电压可提供典型值 (±1σ) 为 ±0.4μV/°C 的温漂。 OPAx837 理论上非常适合单端逐次逼近型寄存器 (SAR) 模数转换器 (ADC) 驱动 应用,能够针对 3mW 静态功率提供一种较低的输入点噪声级别 (4.7nV/√ Hz)。极高的 50MHz 增益带宽积可针对高频率提供低输出阻抗,这是在 SAR ADC 驱动器应用中提供快速充电电流 所必需的。该低动态输出阻抗还适用于采用精密 ADC 的 基准 缓冲器应用。单通道 OPA837 采用 6 引脚 SOT-23 封装(包括电源关断特性)和 5 引脚 SC70 封装,而双通道 OPA2837 则采用 8 引脚 VSSOP 封装和 10 引脚 WQFN 封装。 **OPAx837** 具有 **−40°C** 至 **+125°C** 的宽额定运行温度范围。 ## 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |---------|------------|-----------------| | OPA837 | SOT-23 (6) | 2.90mm × 1.60mm | | UPA637 | SC70 (5) | 2.00mm × 1.25mm | | OPA2837 | VSSOP (8) | 3.00mm × 3.00mm | | UPA2031 | WQFN (10) | 2.00mm × 2.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 ## 目录 | 1 | 特性 1 | | 7.2 Functional Block Diagrams | <u>22</u> | |---|------------------------------------------------------|----|--------------------------------|-----------| | 2 | 应用 1 | | 7.3 Feature Description | 23 | | 3 | 说明 1 | | 7.4 Device Functional Modes | 26 | | 4 | 修订历史记录 | 8 | Application and Implementation | 30 | | 5 | Pin Configuration and Functions 4 | | 8.1 Application Information | 30 | | 6 | Specifications | | 8.2 Typical Applications | 39 | | U | 6.1 Absolute Maximum Ratings | 9 | Power Supply Recommendations | 43 | | | 6.2 ESD Ratings | 10 | Layout | 43 | | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | | | | 6.4 Thermal Information: OPA837 | | 10.2 Layout Example | | | | 6.5 Thermal Information: OPA2837 | 11 | 器件和文档支持 | | | | 6.6 Electrical Characteristics: $V_S = 5 \text{ V}$ | | 11.1 文档支持 | | | | 6.7 Electrical Characteristics: V <sub>S</sub> = 3 V | | 11.2 相关链接 | 45 | | | 6.8 Typical Characteristics: V <sub>S</sub> = 5.0 V | | 11.3 接收文档更新通知 | | | | 6.9 Typical Characteristics: V <sub>S</sub> = 3.0 V | | 11.4 社区资源 | 45 | | | 6.10 Typical Characteristics: ±2.5-V to ±1.5-V Split | | 11.5 商标 | 45 | | | Supply | | 11.6 静电放电警告 | 45 | | 7 | Detailed Description 22 | | 11.7 术语表 | | | | 7.1 Overview | 12 | 机械、封装和可订购信息 | 46 | | | | | | | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Ch | nanges from Revision C (August 2018) to Revision D | Page | |----|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | • | 已添加 在说明 部分添加了 WQFN (RUN) 封装 | 1 | | • | Added OPA2837 RUN package thermal information to document. | 6 | | • | Changed values of maximum and minimum input-referred offset voltage at 25°C and across temperature in 5 V and 3 V Electrical Characteristics tables. | | | • | Changed value of maximum input offset current drift for OPA2837 in 5 V and 3 V Electrical Characteristics tables | 8 | | • | Changed minimum value of CMRR in 5 V Electrical Characteristics table | 8 | | • | 已添加 reference to TIDA-01565 reference design in Power-Down Operation section | 24 | | • | 已添加 reference to TIDA-01565 reference design in 1-Bit PGA Operation section | 42 | | | | _ | | Cr | nanges from Revision B (July 2018) to Revision C | Page | | • | 已添加 向文档添加了 OPA2837 RUN 封装 | 1 | | | | | | Cł | nanges from Revision A (April 2018) to Revision B | Page | | • | Changed input common-mode impedance in 5V and 3V electrical characteristics tables | 8 | | CŁ | nanges from Original (September 2017) to Revision A | Page | | _ | | | | • | 己添加 文档中添加了 OPA2837 | | | • | 已添加 单电源工作电压范围 特性 要点 | | | • | 已更改 将首页框图中的 1 SPS 更改为 1 MSPS | | | • | Added footnote to Pin Functions table | | | • | Changed footnote describing method of computation of slew rate in Electrical Characteristics: $V_S = 5 \text{ V}$ table | <mark>7</mark> | | • | Changed default test condition in Electrical Characteristics: V <sub>S</sub> = 3 V table | 9 | | • | Changed footnote describing method of computation of slew rate in Electrical Characteristics: V <sub>S</sub> = 3 V table | 9 | |---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed values for common-mode input range, high in Electrical Characteristics: V <sub>S</sub> = 3 V table | 10 | | • | Changed values for V <sub>OH</sub> in Electrical Characteristics: V <sub>S</sub> = 3 V table | 10 | | • | 已更改 $V_0$ = 20 $mV_{PP}$ to $V_{OUT}$ = 200 $mV_{PP}$ in conditions of Noninverting Response Flatness vs Gain and Inverting Response Flatness vs Gain figures | 11 | | • | 已更改 gain –1 V/V to gain –2 V/V, swapped legend colors in Inverting Overdrive Recovery figure | 12 | | • | 已更改 $V_{OUT}$ = 2 $V_{PP}$ to $V_{OUT}$ = 1 $V_{PP}$ in conditions of <i>Typical Characteristics:</i> $V_{S}$ = 3.0 $V$ section | 14 | | • | 已更改 $V_0$ = 20 $mV_{PP}$ to $V_{OUT}$ = 200 $mV_{PP}$ in Noninverting Response Flatness vs Gain and Inverting Response Flatness vs Gain figure conditions | 14 | | • | 已更改 V <sub>IN</sub> to V <sub>IN</sub> x –1 gain, swapped legend colors in <i>Inverting Overdrive Recovery</i> figure | 15 | | • | 已更改 $V_{O}$ = 2 $V_{PP}$ to $V_{OUT}$ = 1 $V_{PP}$ in Harmonic Distortion vs $R_{LOAD}$ figure conditions | 16 | | • | 已更改 $V_{OUT}$ = 2 $V_{PP}$ to $V_{OUT}$ = 1 $V_{PP}$ in Harmonic Distortion vs Gain Magnitude figure conditions | 16 | | • | 已更改 y-axis caption in Turn-On Time to Sinusoidal Input and Turn-Off Time to Sinusoidal Input figures | 19 | | • | 已添加 OPA838 row to Device Family Comparison table | . 23 | | • | 已更改 EVM link in Split-Supply Operation section from OPA837DBV to OPA835DBV | 26 | | • | 已更改 V2 value from 2.5 to –2.5 V in Characterization Test Circuit for Network, Spectrum Analyzer figure | 30 | | • | 已更改 V <sub>EE</sub> value from 2.5 V to –2.5 V in <i>Inverting Characterization Circuit for Network Analyzer</i> figure | 32 | | • | 已更改 1 SPS to 1 MSPS in OPA837 and ADS8860 Example Circuit figure | 38 | | | | | ## 5 Pin Configuration and Functions ## OPA837 DBV Package 6-Pin SOT-23 Top View #### OPA2837 DGK Package 8-Pin VSSOP Top View #### OPA837 DCK Package 5-Pin SC70 Top View #### OPA2837 RUN Package 10-Pin WQFN Top View #### **Pin Functions** | | | PIN | | | | | |-------------------|--------|-------|---------|------|-------------------------|----------------------------------------------------------------------------------------| | NAME | OPA | 837 | OPA2837 | | FUNCTION <sup>(1)</sup> | DESCRIPTION | | NAME | SOT-23 | SC-70 | VSSOP | WQFN | | | | PD | 5 | _ | _ | _ | I | Amplifier power down. Low = disabled, high = normal operation (pin must be driven). | | PD <sub>1</sub> | _ | _ | _ | 4 | 1 | Amplifier 1 power down. Low = disabled, high = normal operation (pin must be driven). | | $\overline{PD}_2$ | _ | _ | _ | 6 | 1 | Amplifier 2 power down. Low = disabled, high = normal operation (pin must be driven). | | $V_{IN-}$ | 4 | 4 | _ | _ | 1 | Inverting input pin | | $V_{IN+}$ | 3 | 3 | _ | _ | 1 | Noninverting input pin | | $V_{\text{IN1-}}$ | _ | _ | 2 | 2 | 1 | Amplifier 1 inverting input pin | | V <sub>IN1+</sub> | _ | _ | 3 | 3 | 1 | Amplifier 1 noninverting input pin | | V <sub>IN2</sub> | _ | _ | 6 | 8 | 1 | Amplifier 2 inverting input pin | | V <sub>IN2+</sub> | _ | _ | 5 | 7 | 1 | Amplifier 2 noninverting input pin | | V <sub>OUT</sub> | 1 | 1 | _ | _ | 0 | Output pin | | V <sub>OUT1</sub> | _ | _ | 1 | 1 | 0 | Amplifier 1 output pin | | V <sub>OUT2</sub> | _ | _ | 7 | 9 | 0 | Amplifier 2 output pin | | V <sub>S-</sub> | 2 | 2 | 4 | 5 | Р | Negative power-supply pin | | V <sub>S+</sub> | 6 | 5 | 8 | 10 | Р | Positive power-supply input | (1) I = input, O = output, and P = power. ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |----------------------|-------------------------------------------------|-----------------------|------------------------|------| | \/ +=\/ | Supply voltage | | 5.5 | V | | $V_{S-}$ to $V_{S+}$ | Supply turn-on/off maximum dV/dT <sup>(2)</sup> | | 1 | V/µs | | $V_{I}$ | Input voltage | V <sub>S-</sub> - 0.5 | $V_{S+} + 0.5$ | V | | V <sub>ID</sub> | Differential input voltage | | ±1 | V | | I <sub>I</sub> | Continuous input current | | ±10 | mA | | Io | Continuous output current <sup>(3)</sup> | | ±20 | mA | | | Continuous power dissipation | See Thermal | Information:<br>OPA837 | | | T <sub>J</sub> | Maximum junction temperature | | 150 | °C | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | \/ | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|-----------------------|-----|-----|-----|------| | V <sub>S+</sub> | Single-supply voltage | 2.7 | 5 | 5.4 | V | | T <sub>A</sub> | Ambient temperature | -40 | 25 | 125 | °C | <sup>(2)</sup> Staying below this ± supply turn-on edge rate prevents the edge-triggered ESD absorption device across the supply pins from turning on. <sup>(3)</sup> Long-term continuous output current for electromigration limits. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information: OPA837 | | | OPA | | | |--------------------|----------------------------------------------|--------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | | DCK<br>(SC70) | UNIT | | | | 6 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 194 | 203 | °C/W | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 129 | 152 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 39 | 76 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 26 | 58 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 39 | 76 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Thermal Information: OPA2837 | | | OPA | OPA2837 | | | | |--------------------|----------------------------------------------|---------|------------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | | DGK<br>(VSSOP-8) | UNIT | | | | | | 10 PINS | 8 PINS | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 124.9 | 182 | °C/W | | | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 72.0 | 63.5 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 63.2 | 103.6 | °C/W | | | | ΨЈТ | Junction-to-top characterization parameter | 4.3 | 7.9 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 63.0 | 101.8 | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.6 Electrical Characteristics: $V_s = 5 \text{ V}$ at $V_{S+} = 5$ V, $V_{S-} = 0$ V, $R_F = 0$ $\Omega$ , $R_L = 2$ k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25$ °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |---------------------------------|-----------------------------------------|-------------------------------------------------------------------------|------|-------|-----|--------------------|------------------------------| | AC PERF | FORMANCE | | | | | | | | | | $V_{OUT} = 20 \text{ mV}_{PP}, G = 1$ | 90 | 105 | | | С | | SSBW | Small-signal bandwidth | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 2 | | 45 | | MHz | С | | | | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 10 | | 5 | | | С | | GBP | Gain-bandwidth product | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 10 | 45 | 50 | | MHz | С | | LSBW | Large-signal bandwidth | V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 2 | | 26 | | MHz | С | | | Bandwidth for 0.1-dB flatness | V <sub>OUT</sub> = 200 mV <sub>PP</sub> , G = 2 | | 6 | | MHz | С | | SR | Slew rate | From LSBW <sup>(2)</sup> | | 105 | | V/µs | С | | t <sub>R</sub> , t <sub>F</sub> | Rise, fall time | $V_{OUT} = 0.5$ -V step, G = 2, input $t_R = 10$ ns | | 10 | 11 | ns | С | | | Overshoot | $V_{OUT} = 2$ -V step, G = 2, input $t_R = 40$ ns | | 7.0% | | | С | | | Settling time to 0.1% | $V_{OUT} = 2.0$ -V step, G = 1, input $t_R = 4$ ns | | 25 | | ns | С | | | Settling time to 0.01% | $V_{OUT} = 2.0$ -V step, G = 1, input $t_R = 4$ ns | | 40 | | ns | С | | HD2 | Second-order harmonic distortion | f = 100 kHz, V <sub>O</sub> = 2 V <sub>PP</sub> , G = 1 (see Figure 73) | | -120 | | dBc | С | | HD3 | Third-order harmonic distortion | f = 100 kHz, V <sub>O</sub> = 2 V <sub>PP</sub> , G = 1 (see Figure 73) | | -145 | | dBc | С | | | Input voltage noise | f = 500 Hz | | 4.7 | | nV/√ <del>Hz</del> | С | | | Voltage noise 1/f corner frequency | See Figure 39 | | 35 | | Hz | С | | | Input current noise | f = 20 kHz | | 0.4 | | pA/√ <del>Hz</del> | С | | | Current noise 1/f corner frequency | See Figure 39 | | 5 | | kHz | С | | | Overdrive recovery time | G = 2, 2x output overdrive (see Figure 30) | | 75 | | ns | С | | | Closed-loop output impedance | f = 1 MHz, G = 1 (see Figure 38) | | 0.14 | | Ω | С | | | Channel-to-channel crosstalk (OPA2837) | f = 10 kHz | | -126 | | dBc | С | | DC PERF | FORMANCE | | | | | | • | | A <sub>OL</sub> | Open-loop voltage gain | $V_O = \pm 2 \text{ V}, R_L = 2 \text{ k}\Omega$ | 120 | 135 | | dB | Α | | | | T <sub>A</sub> ≈ 25°C | -165 | ±30 | 165 | | А | | | Input referred offeet voltege | T <sub>A</sub> = 0°C to +70°C (DCK package) | -205 | ±30 | 235 | 1 | В | | | Input-referred offset voltage | T <sub>A</sub> = -40°C to +85°C (DCK package) | -269 | ±30 | 261 | μV | В | | | | $T_A = -40$ °C to +125°C (DCK package) | -269 | ±30 | 325 | | В | | | | DCK package, T <sub>A</sub> = -40°C to +125°C | -1.6 | ±0.4 | 1.6 | | В | | | Input offset voltage drift (3) | DBV, RUN package, T <sub>A</sub> = -40°C to +125°C | -2.0 | ±0.4 | 2.0 | μV/°C | В | | | | DGK package, $T_A = -40$ °C to +125°C | | ±0.67 | | | В | | | | T <sub>A</sub> ≈ 25°C | 150 | 340 | 520 | | Α | | | Input hing gurrant(4) | $T_A = 0$ °C to +70°C | 50 | 340 | 664 | ~ ^ | В | | | Input bias current <sup>(4)</sup> | $T_A = -40$ °C to +85°C | 50 | 340 | 718 | nA | В | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 50 | 340 | 850 | | В | | | Input bias current drift <sup>(3)</sup> | $T_A = -40$ °C to +125°C | 0.8 | 1.5 | 3.3 | nA/°C | В | | | | T <sub>A</sub> ≈ 25°C (OPA837) | -40 | ±6 | 40 | | Α | | | | $T_A = 0$ °C to +70°C | -46 | ±6 | 52 | | В | | | Input offset current | $T_A = -40$ °C to +85°C | -56 | ±6 | 55 | nA | В | | | | $T_A = -40$ °C to +125°C | -56 | ±6 | 65 | | В | | | | T <sub>A</sub> ≈ 25°C (OPA2837) | -60 | ±8 | 60 | | Α | <sup>(1)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(2)</sup> This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as: (0.8 × V<sub>PEAK</sub> / √2) × 2π × f<sub>-3dB</sub> where this f<sub>-3dB</sub> is the typical measured 2-V<sub>PP</sub> bandwidth at gains of 1 V/V. (3) Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end <sup>(3)</sup> Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range. Typical drift specifications are ±1sigma. Maximum drift specifications are set by min/max sample packaged test data using a wafer-level screened drift. Min/Max drift is not specified by final automated test equipment (ATE) nor by QA sample testing. <sup>(4)</sup> Current is considered positive out of the pin. ## **Electrical Characteristics:** V<sub>S</sub> = 5 V (continued) at $V_{S+}$ = 5 V, $V_{S-}$ = 0 V, $R_F$ = 0 $\Omega$ , $R_L$ = 2 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |-----------------|------------------------------------------------------|----------------------------------------------------------------------------------------|------|------------|-----|------------------------|------------------------------| | | | T <sub>A</sub> = -40°C to +125°C | -250 | ±40 | 250 | | В | | | Input offset current drift <sup>(3)</sup> | $T_A = -40$ °C to +125°C (OPA2837) | -270 | ±80 | 330 | pA/°C | В | | | Input-referred offset voltage mismatch | T <sub>A</sub> ≈ 25°C (OPA2837) | -220 | 50 | 220 | μV | Α | | INPUT | | | | | | | | | | | T <sub>A</sub> ≈ 25°C, < 3-dB degradation in CMRR limit | | -0.2 | 0 | | Α | | | Common-mode input range, low | $T_A = -40$ °C to +125°C, < 3-dB degradation in CMRR limit | | -0.2 | 0 | V | В | | | | $T_A \approx 25^{\circ}\text{C}$ , < 3-dB degradation in CMRR limit | 3.7 | 3.8 | | | Α | | | Common-mode input range, high | $T_A = -40$ °C to +125°C, < 3-dB degradation in CMRR limit | 3.7 | 3.8 | | V | В | | CMRR | Common-mode rejection ratio | | 91 | 110 | | dB | Α | | | Input impedance common-mode | | | 175 1.5 | | $M\Omega \parallel pF$ | С | | | Input impedance differential mode | | | 180 0.5 | | kΩ pF | С | | OUTPUT | | | | | | | | | V | Output voltage, low | $T_A \approx 25^{\circ}C, G = 2$ | | 0.05 | 0.1 | V | Α | | V <sub>OL</sub> | Output voltage, low | $T_A = -40$ °C to +125°C, G = 5 | | 0.05 | 0.1 | v | В | | V | Output voltage high | $T_A \approx 25^{\circ}C, G = 2$ | 4.9 | 4.95 | | V | Α | | V <sub>OH</sub> | Output voltage, high | $T_A = -40$ °C to +125°C, G = 5 | 4.8 | 4.9 | | V | В | | | Maximum current into a resistive load | $T_A \approx 25$ °C, ±1.6 V into 27 $\Omega$ , $V_{IO}$ < 2 mV | ±58 | ±70 | | mA | Α | | | Linear current into a resistive load | $T_A \approx 25$ °C, ±1.7 V into 37.4 $\Omega$ , $A_{OL} > 80$ dB | ±45 | ±50 | | mA | Α | | | Linear current into a resistive load overtemperature | $T_A$ = -40°C to +125°C, ±1.31 V into 37.4 Ω, $A_{OL}$ > 80 dB | ±35 | ±45 | | mA | С | | | Closed-loop output impedance | Gain of 1 V/V, ±30-mA DC | | 0.6 | | mΩ | С | | POWER S | SUPPLY | | | | | | | | | Specified operating voltage | | 2.7 | | 5.4 | V | В | | | Quiescent operating current per | $T_A \approx 25^{\circ}C^{(5)}$ | 564 | 592 | 625 | | Α | | | amplifier (5-V supply) | $T_A = -40$ °C to +125°C | 408 | 592 | 865 | μA | В | | | Supply current temperature coefficient per amplifier | $T_A = -40$ °C to +125°C (see Figure 57) | 1.1 | 1.9 | 2.4 | μΑ/°C | В | | +PSRR | Positive power-supply rejection ratio | | 95 | 110 | | dB | А | | -PSRR | Negative power-supply rejection ratio | | 92 | 108 | | dB | А | | POWER D | OOWN (Pin Must be Driven) | | | | | | | | | Enable voltage threshold | Specified on above V <sub>S</sub> _ + 1.5 V | | | 1.5 | V | Α | | | Disable voltage threshold | Specified off below V <sub>S-</sub> + 0.55 V | 0.55 | | | V | Α | | | Power-down pin bias current | PD = 0 V to V <sub>S+</sub> | -50 | | 50 | nA | А | | | Power-down quiescent current | PD ≤ 0.55 V | 4 | 5 | 10 | μΑ | Α | | | Power-down quiescent current over temperature | $\overline{PD} \le 0.55 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 10 | μΑ | В | | | Turnon time delay | Time from $\overline{PD}$ = high to $V_{OUT}$ = 90% of final value | | 300 | | ns | С | | | Turnoff time delay | Time from $\overline{PD}$ = low to $V_{OUT}$ = 10% of original value | | 100 | | ns | С | <sup>(5)</sup> The typical specification is at 25°C T<sub>J</sub>. The min, max limits are expanded for the automated test equipment (ATE) to account for an ambient range from 22°C to 32°C with a 2-μA/°C temperature coefficient on the supply current. ## 6.7 Electrical Characteristics: $V_s = 3 \text{ V}$ at $V_{S+}=3$ V, $V_{S-}=0$ V, $R_F=0$ $\Omega$ , $R_L=2$ k $\Omega$ , G=1 V/V, input and output referenced to mid-supply, and $T_A\approx 25^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |------------------------------------|-----------------------------------------|-------------------------------------------------------------------------|---------------------|------|-----|--------------------|------------------------------| | AC PERF | FORMANCE | | | | | | | | | | $V_{OUT} = 20 \text{ mV}_{PP}, G = 1$ | = 1 85 105 | | | | С | | SSBW | Small-signal bandwidth | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 2 | | 45 | | MHz | С | | | | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 10 | 5 | | | | С | | GBP | Gain-bandwidth product | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 10 | 40 | 50 | | MHz | С | | LSBW | Large-signal bandwidth | V <sub>OUT</sub> = 1 V <sub>PP</sub> , G = 2 | | 30 | | MHz | С | | | Bandwidth for 0.1-dB flatness | V <sub>OUT</sub> = 200 mV <sub>PP</sub> , G = 2 | | 6 | | MHz | С | | SR | Slew rate | From LSBW <sup>(2)</sup> | | 65 | | V/µs | С | | t <sub>R</sub> , t <sub>F</sub> | Rise, fall time | $V_{OUT} = 0.5$ -V step, G = 2, input $t_R = 10$ ns | | 10 | 11 | ns | С | | | Overshoot | $V_{OUT} = 2$ -V step, G = 2, input $t_R = 40$ ns | | 7% | | | С | | | Settling time to 0.1% | $V_{OUT} = 0.5$ -V step, G = 1, input $t_R = 4$ ns | | 35 | | ns | С | | | Settling time to 0.01% | $V_{OUT} = 0.5$ -V step, G = 1, input $t_R = 4$ ns | | 50 | | ns | С | | HD2 | Second-order harmonic distortion | f = 100 kHz, V <sub>O</sub> = 1 V <sub>PP</sub> , G = 1 (see Figure 73) | | -125 | | dBc | С | | HD3 | Third-order harmonic distortion | f = 100 kHz, V <sub>O</sub> = 1 V <sub>PP</sub> , G = 1 (see Figure 73) | | -138 | | dBc | С | | | Input voltage noise | f = 500 Hz | | 4.9 | | nV/√ <del>Hz</del> | С | | | Voltage noise 1/f corner frequency | See Figure 39 | | 35 | | Hz | С | | | Input current noise | f = 10 kHz | | 0.4 | | pA/√Hz | С | | Current noise 1/f corner frequency | | See Figure 39 | | 5 | | kHz | С | | | Overdrive recovery time | G = 2, 2x output overdrive (see Figure 29) | | 65 | | ns | С | | | Closed-loop output impedance | f = 1 MHz, G = 1 (see Figure 38) | | 0.14 | | Ω | С | | | Channel-to-channel crosstalk (OPA2837) | f = 10 kHz | | -126 | | dBc | С | | DC PERF | FORMANCE | | | | | | | | ۸ | Open-loop voltage gain | $V_O = \pm 1 \text{ V}, R_L = 2 \text{ k}\Omega$ | 120 | 133 | | dB - | А | | A <sub>OL</sub> | | $V_0 = \pm 1 \text{ V}, R_L = 2 \text{ k}\Omega \text{ (OPA2837)}$ | 110 | 133 | | uв | Α | | | | T <sub>A</sub> ≈ 25°C | -165 | ±30 | 165 | | Α | | | lanut referred offeet voltege | $T_A = 0$ °C to +70°C | -205 | ±30 | 235 | \/ | В | | | Input-referred offset voltage | $T_A = -40$ °C to +85°C | -269 | ±30 | 261 | μV | В | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -269 | ±30 | 325 | | В | | | | DCK package, T <sub>A</sub> = -40°C to +125°C | -1.6 | ±0.4 | 1.6 | | В | | Input offset voltage drift (3) | | DBV, RUN package, T <sub>A</sub> = -40°C to +125°C | -2.0 | ±0.4 | 2.0 | μV/°C | В | | | | DGK package, T <sub>A</sub> = -40°C to +125°C | ±0.67 | | | В | | | | | T <sub>A</sub> ≈ 25°C | 145 | 320 | 510 | | А | | | . (4) | T <sub>A</sub> = 0°C to +70°C | 50 | 320 | 659 | | В | | | Input bias current <sup>(4)</sup> | T <sub>A</sub> = -40°C to +85°C | 50 320 708 | | nA | В | | | | | $T_A = -40$ °C to +125°C | 50 | 320 | 840 | | В | | | Input bias current drift <sup>(3)</sup> | $T_A = -40$ °C to +125°C | 0.8 | 1.5 | 3.3 | nA/°C | В | | | | T <sub>A</sub> ≈ 25°C (OPA837) | -40 ±6 40 -46 ±6 52 | | | Α | | | | | T <sub>A</sub> = 0°C to +70°C | | | | В | | | | Input offset current | $T_A = -40$ °C to +85°C | -56 | ±6 | 55 | nA | В | | | | $T_A = -40$ °C to +125°C | -56 | ±6 | 65 | | В | | | | T <sub>A</sub> ≈ 25°C (OPA2837) | -60 | ±8 | 60 | | А | <sup>(1)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at 25°C, overtemperature limits by characterization and simulation; (B) Not tested in production, limits set by characterization and simulation; (C) Typical value only for information. <sup>(2)</sup> This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as: $(0.8 \times V_{PEAK} / \sqrt{2}) \times 2\pi \times f_{-3dB}$ where this f<sub>-3dB</sub> is the typical measured 2-Vpp bandwidth at gains of 1V/V. <sup>(3)</sup> Input offset voltage drift, input bias current drift, and input offset current drift are average values calculated by taking data at the end points, computing the difference, and dividing by the temperature range. Typical drift specifications are ±1sigma. Maximum drift specifications are set by min/max sample packaged test data using a wafer-level screened drift. Min/Max drift is not specified by final automated test equipment (ATE) nor by QA sample testing. <sup>(4)</sup> Current is considered positive out of the pin. ## **Electrical Characteristics:** V<sub>S</sub> = 3 V (continued) at $V_{S+}=3$ V, $V_{S-}=0$ V, $R_F=0$ $\Omega$ , $R_L=2$ k $\Omega$ , G=1 V/V, input and output referenced to mid-supply, and $T_A\approx 25^{\circ}C$ (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN TYP | | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |--------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|---------|------------|-----|------------------------|------------------------------| | | 1 | $T_A = -40$ °C to +125°C | | ±40 | 250 | A /2.0 | В | | | Input offset current drift <sup>(3)</sup> | $T_A = -40$ °C to +125°C (OPA2837) | -250 | ±80 | 330 | pA/°C | В | | | Input-referred offset voltage mismatch | T <sub>A</sub> ≈ 25°C (OPA2837) | -220 | 50 | 220 | μV | А | | INPUT | | | | | | | | | | | $T_A \approx 25^{\circ}\text{C}$ , < 3-dB degradation in CMRR limit $-0.2$ | | 0 | | Α | | | | Common-mode input range, low | $T_A = -40$ °C to +125 °C, < 3-dB degradation in CMRR limit | | -0.2 0 | | V | В | | | | $T_A \approx 25$ °C, < 3-dB degradation in CMRR limit | 1.7 | 1.8 | 1.8 | | Α | | | Common-mode input range, high | $T_A = -40$ °C to +125 °C, < 3-dB degradation in CMRR limit | 1.7 | 1.8 | | V | В | | CMRR | Common-mode rejection ratio | | 90 | 105 | | dB | Α | | | Input impedance common-mode | | | 300 1.5 | | $M\Omega \mid\mid pF$ | С | | | Input impedance differential mode | | | 180 0.5 | | $k\Omega \parallel pF$ | С | | OUTPUT | | | | | | | | | \ <u></u> | Output voltage, low | T <sub>A</sub> ≈ 25°C, G = 2 | | 0.05 | 0.1 | V | Α | | V <sub>OL</sub> | Output voltage, low | $T_A = -40$ °C to +125°C, G = 2 | | 0.10 | 0.2 | V | В | | | Outrat valta and high | T <sub>A</sub> ≈ 25°C, G = 2 | 2.9 | 2.95 | | | Α | | V <sub>OH</sub> Output voltage, high | | $T_A = -40$ °C to +125°C, G = 2 | 2.8 | 2.9 | | V | В | | | Maximum current into a resistive load | $T_A \approx 25$ °C, ±0.8 V into 17.5 $\Omega$ , $V_{IO}$ < 2 mV | ±45 | ±55 | | mA | Α | | | Linear current into a resistive load | T <sub>A</sub> ≈ 25°C, ±0.9 V into 21.5 Ω, A <sub>OL</sub> > 80 dB | ±40 | ±45 | | mA | Α | | | Linear current into a resistive load overtemperature | $T_A = -40$ °C to 125 °C, ±0.7 V into 21.5 $\Omega$ , $A_{OL}$ > 80 dB | ±32 | ±40 | | mA | С | | POWER S | SUPPLY | | | | | | | | | Specified operating voltage | | 2.7 | | 5.4 | V | В | | | Quiescent operating current per | T <sub>A</sub> ≈ 25°C <sup>(5)</sup> | 547 | 570 | 607 | | Α | | | amplifier (OPA837, 3-V supply) | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 404 | 570 | 817 | μA | В | | | Quiescent operating current per amplifier (OPA2837, 3-V supply) | T <sub>A</sub> ≈ 25°C <sup>(5)</sup> | 540 | 570 | 607 | μΑ | А | | | Supply current temperature coefficient per amplifier | $T_A = -40$ °C to +125°C (see Figure 57) | 0.8 | 1.7 | 2.2 | μΑ/°C | В | | +PSRR | Positive power-supply rejection ratio | | 90 | 110 | | dB | Α | | –PSRR | Negative power-supply rejection ratio | | 88 | 105 | | dB | А | | POWER D | OOWN (Pin Must be Driven) | | | | | | | | | Enable voltage threshold | Specified on above V <sub>S-</sub> + 1.5 V | | | 1.5 | V | А | | | Disable voltage threshold | Specified off below V <sub>S-</sub> + 0.55 V | 0.55 | | | V | Α | | | Power-down pin bias current | $\overline{PD} = 0 \text{ V to V}_{S+}$ | -50 | | 50 | nA | Α | | | Power-down quiescent current | <u>PD</u> ≤ 0.55 V | 1 | 3 | 8 | μA | Α | | | Power-down quiescent current over temperature | $\overline{PD} \le 0.55 \text{ V}, T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 8 | μA | В | | | Turnon time delay | Time from $\overline{PD}$ = high to $V_{OUT}$ = 90% of final value | | 300 | | ns | С | | | Turnoff time delay | Time from $\overline{PD}$ = low to $V_{OUT}$ = 10% of original value | | 100 | | ns | С | | | | | | | | | | <sup>(5)</sup> The typical spec is at 25°C $T_j$ . The min, max limits are expanded for ATE to account for ambient range from 22°C to 32°C with a +4-uA/°C temperature coefficient on the supply current. ## 6.8 Typical Characteristics: $V_s = 5.0 \text{ V}$ at $V_{S+}$ = 5.0 V, $V_{S-}$ = 0 V, $V_{OUT}$ = 2 $V_{PP}$ , $R_F$ = 0 $\Omega$ , $R_L$ = 2 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25^{\circ}C$ (unless otherwise noted) ## Typical Characteristics: V<sub>s</sub> = 5.0 V (接下页) at $V_{S+} = 5.0 \text{ V}$ , $V_{S-} = 0 \text{ V}$ , $V_{OUT} = 2 \text{ V}_{PP}$ , $R_F = 0 \Omega$ , $R_L = 2 \text{ k}\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25^{\circ}\text{C}$ (unless otherwise noted) ## Typical Characteristics: V<sub>s</sub> = 5.0 V (接下页) at $V_{S+}$ = 5.0 V, $V_{S-}$ = 0 V, $V_{OUT}$ = 2 $V_{PP}$ , $R_F$ = 0 $\Omega$ , $R_L$ = 2 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25$ °C (unless otherwise noted) ## 6.9 Typical Characteristics: V<sub>s</sub> = 3.0 V at $V_{S+}$ = 3.0 V, $V_{S-}$ = 0 V, $V_{OUT}$ = 1 $V_{PP}$ , $R_F$ = 0 $\Omega$ , $R_L$ = 2 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25^{\circ}C$ (unless otherwise noted) ## Typical Characteristics: V<sub>s</sub> = 3.0 V (接下页) at $V_{S+}$ = 3.0 V, $V_{S-}$ = 0 V, $V_{OUT}$ = 1 $V_{PP}$ , $R_F$ = 0 $\Omega$ , $R_L$ = 2 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25^{\circ}C$ (unless otherwise noted) ## Typical Characteristics: V<sub>s</sub> = 3.0 V (接下页) at $V_{S+}$ = 3.0 V, $V_{S-}$ = 0 V, $V_{OUT}$ = 1 $V_{PP}$ , $R_F$ = 0 $\Omega$ , $R_L$ = 2 k $\Omega$ , G = 1 V/V, input and output referenced to mid-supply, and $T_A \approx 25$ °C (unless otherwise noted) ## 6.10 Typical Characteristics: ±2.5-V to ±1.5-V Split Supply with $P_D = V_{CC}$ and $T_A \approx 25^{\circ}C$ (unless otherwise noted) D046 ## STRUMENTS ## Typical Characteristics: ±2.5-V to ±1.5-V Split Supply (接下页) 图 43. Input Offset Voltage Distribution 图 45. Input Offset Voltage vs Ambient Temperature 图 47. Input Offset Voltage Drift Distribution 50 units at 5-V and 3-V supply -40°C to +125°C fit, 82 units, DBV package 图 48. Input Offset Current Drift Distribution ## Typical Characteristics: ±2.5-V to ±1.5-V Split Supply (接下页) # TEXAS INSTRUMENTS ## Typical Characteristics: ±2.5-V to ±1.5-V Split Supply (接下页) with $P_D = V_{CC}$ and $T_A \approx 25^{\circ}C$ (unless otherwise noted) Input Common-Mode Voltage ## Typical Characteristics: ±2.5-V to ±1.5-V Split Supply (接下页) with $P_D = V_{CC}$ and $T_A \approx 25^{\circ}C$ (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The OPA837 and OPA2837 are single- and dual-channel, power efficient, unity-gain stable, voltage-feedback amplifiers (VFAs). Combining a negative rail input stage and a rail-to-rail output (RRO) stage, the OPAx837 provides a flexible solution where exceptional precision and wide bandwidth at low power are required. This 50-MHz gain bandwidth product (GBP) amplifier requires less than 0.65 mA of supply current per channel over a 2.7-V to 5.4-V total supply operating range. A shutdown feature on the OPA837 6-pin package version provides power savings where the system requires less than 10 $\mu$ A when shut down. Offering a unity-gain bandwidth greater than 100 MHz, the OPAx837 provides less than -118-dBc THD at 100 kHz and a 2-V<sub>PP</sub> output. #### 7.2 Functional Block Diagrams The OPAx837 is a standard voltage-feedback op amp with two high-impedance inputs and a low-impedance output. $\boxtimes$ 62 and $\boxtimes$ 63 show the supported standard applications circuits. These application circuits are shown with a DC V<sub>REF</sub> on the inputs that set the DC operating points for single-supply designs. The V<sub>REF</sub> is often ground, especially for split-supply applications. 图 62. Noninverting Amplifier 图 63. Inverting Amplifier #### 7.3 Feature Description #### 7.3.1 OPA837 Comparison 表 1 lists several members of the device family that includes the OPA837. 表 1. Device Family Comparison<sup>(1)</sup> | PART NUMBER | A <sub>v</sub> = +1<br>BANDWIDTH (MHz) | 5-V I <sub>Q</sub><br>(mA, Max 25°C) | INPUT NOISE<br>VOLTAGE<br>(nV/√Hz) | 2-V <sub>PP</sub> THD<br>(dBc, 100 kHz) | RAIL-TO-RAIL<br>INPUT/OUTPUT | DUALS | |-------------|----------------------------------------|--------------------------------------|------------------------------------|-----------------------------------------|------------------------------|---------| | OPA837 | 105 | 0.63 | 4.7 | -118 | V <sub>S-</sub> , output | OPA2837 | | OPA838 | _ | 0.99 | 1.9 | -110 | V <sub>S-</sub> , output | _ | | LMV118 | 45 | 0.9 | 40 | _ | V <sub>S-</sub> , output | _ | | LMH6647 | 55 | 1.6 | 17 | -75 | Input, output | LMH6646 | | OPA835 | 56 | 0.35 | 9.4 | -104 | V <sub>S-</sub> , output | OPA2835 | | OPA625 | 120 | 2.2 | 2.5 | -120 | V <sub>S-</sub> , output | OPA2625 | | OPA836 | 205 | 1.0 | 4.6 | -118 | V <sub>S-</sub> , output | OPA2836 | <sup>(1)</sup> For a complete selection of TI high speed amplifiers, visit www.ti.com. #### 7.3.2 Input Common-Mode Voltage Range When the primary design goal is a linear amplifier with high CMRR, the design must remain within the input common-mode voltage range ( $V_{ICR}$ ) of an op amp. These ranges are referenced off of each supply as an input headroom requirement. Ensured operation at 25°C is maintained to the negative supply voltage and to within 1.3 V of the positive supply voltage. The common-mode input range specifications in the *Electrical Characteristics* table use CMRR to set the limit. The limits are selected to ensure CMRR does not degrade more than 3 dB below the minimum CMRR value if the input voltage is within the specified range. Assuming the op amp is in linear operation, the voltage difference between the input pins is small (ideally 0 V); and the input common-mode voltage is analyzed at either input pin with the other input pin assumed to be at the same potential. The voltage at $V_{IN+}$ is simple to evaluate. In the noninverting configuration of $\boxtimes$ 62, the input signal, $V_{IN}$ , must not violate the $V_{ICR}$ . In the inverting configuration of $\boxtimes$ 63, the reference voltage, $V_{REF}$ , must be within the $V_{ICR}$ . The input voltage limits have fixed headroom to the power rails and track the power-supply voltages. For one 5-V supply, the typical linear input voltage ranges from -0.2 V to 3.8 V and -0.2 V to 1.5 V for a 2.7-V supply. The delta headroom from each power-supply rail is the same in either case: -0.2 V and 1.2 V, respectively. #### 7.3.3 Output Voltage Range The OPAx837 is a rail-to-rail output op amp. Rail-to-rail output typically means that the output voltage swings to within 100 mV of the supply rails. There are two different ways to specify this feature: one is with the output still in linear operation and another is with the output saturated. Saturated output voltages are closer to the power-supply rails than the linear outputs, but the signal is not a linear representation of the input. Saturation and linear operation limits are affected by the output current, where higher currents lead to more voltage loss in the output transistors; see \$\mathbb{g}\$ 55. The *Electrical Characteristics* tables list saturated output voltage specifications with a $2-k\Omega$ load. 855 illustrates the saturated voltage-swing limits versus output load resistance, and 856 illustrates the output saturation voltage versus load current. Given a light load, the output voltage limits have nearly constant headroom to the power rails and track the power-supply voltages. For example, with a $2-k\Omega$ load and a single 5-V supply, the linear output voltage ranges from 0.10 V to 4.9 V and ranges from 0.1 V to 2.6 V for a 2.7-V supply. The delta from each power-supply rail is the same in either case: 0.1 V. With devices like the OPA837 and OPA2837 where the input range is lower than the output range, typically the input limits the available signal swing only in a noninverting gain of 1 V/V. Signal swing in noninverting configurations in gains greater than +1 V/V and inverting configurations in any gain are typically limited by the output voltage limits of the op amp. #### 7.3.4 Power-Down Operation The OPA837 includes a power-down mode in the 6-pin SOT23-6 package. Under <u>log</u>ic control, the amplifier can switch from normal operation to a <u>standby</u> current of less than 10 $\mu$ A. When the <u>PD</u> pin is connected high, the amplifier is active. Connecting the <u>PD</u> pin low disables the amplifier and places the output in a high-impedance state. When the amplifier is configured as a unity-gain buffer, the output stage is in a high DC-impedance state. A new feature in the OPA837 is a switch from the external inverting input pin to the internal active transistors. This switch operates with the disable pin function to open up the connection to the internal devices when powered down. Operating in unity gain provides a high-impedance voltage into both the output and inverting input pins. This feature allows direct active multiplexer operation to be implemented; see 87. The *TIDA-01565 Wired OR MUX and PGA Reference Design* demonstrates the use of the OPAx837 in wired-OR multiplexer and programmable gain amplifier applications. When disabled, the internal input devices on the inverting input approximately follow the noninverting input on the other side of the open switch through the back-to-back protection diodes across the inputs. When powered up, these diodes (two in each direction) act to limit overdrive currents into the active transistors. The PD pin must be actively driven high or low and must not be left floating. If the power-down mode is not used, PD must be tied to the positive supply rail. $\overline{PD}$ logic states are referenced relatively low to the negative supply rail, $V_{S-}$ . When the op amp is powered from a single-supply and ground, and the disable line is driven from logic devices with similar $V_{DD}$ voltages to the $\overline{op}$ amp, the disable operation does not require any special consideration. The OPA837 is specified to be off with $\overline{PD}$ driven to within 0.55 V of the negative supply and specified to be on when driven more than 1.5 V above the negative supply. Slight hysteresis is provided around a nominal 1-V switch point; see $\overline{S}$ 58. When the op amp is powered from a split supply with $V_{S-}$ below ground, a level shift logic swing below ground is required to operate the disable function. #### 7.3.5 Low-Power Applications and the Effects of Resistor Values on Bandwidth The OPAx837 can use a direct short in the feedback for a gain of 1 V/V. 表 2 gives a list of recommended values over gain for an increasing noninverting gain target. This table was produced by increasing the R values until they added 50% of the total output noise power. Higher values can be used to reduce power at the cost of higher noise. Lower values can be used to reduce the total output noise at the cost of more load power in the feedback network. Stability is also impaired going to very high values because of the pole introduced into the feedback path with the inverting input capacitance (1.5-pF common-mode). In low-power applications, reducing the current in the feedback path is preferable by increasing the resistor values. Using larger value resistors has two primary side effects (other than lower power) because of the interactions with the inverting input parasitic capacitance. Using large value resistors lowers the bandwidth and lowers the phase margin. When the phase margin is lowered, peaking in the frequency response and overshoot and ringing in the pulse response results. ₹ 64 shows the gain = 2 V/V (6 dB) small-signal frequency response with R<sub>F</sub> and R<sub>G</sub> equal to 1 kΩ, 2 kΩ, 5 kΩ, 10 kΩ, and 20 kΩ. This test was done with R<sub>L</sub> = 2 kΩ. Lower R<sub>L</sub> values can reduce the peaking because of R<sub>L</sub> loading effects, but higher values do not have a significant effect. 图 64. Frequency Response With Various $R_F = R_G$ Resistor Values As expected, larger value resistors cause lower bandwidth and peaking in the response (peaking in frequency response is synonymous with overshoot and ringing in pulse response). Adding a 1.5-pF capacitor in parallel with $R_F$ (equal to the input common-mode capacitance) helps compensate the phase margin loss and restores flat frequency response. 865 shows the test circuit. 图 65. G = 2 Test Circuit for Various Gain-Setting Resistor Values #### 7.3.6 Driving Capacitive Loads The OPAx837 can drive a parasitic load capacitance up through 4 pF on the output with no special considerations. When driving capacitive loads greater than 4 pF, TI recommends using a small resistor ( $R_O$ ) in series with the output as close to the device as possible. Without $R_O$ , output capacitance interacts with the output impedance of the amplifier causing phase shift in the loop gain of the amplifier that reduces the phase margin. This reduction causes peaking in the frequency response and overshoot and ringing in the pulse response. Inserting $R_O$ isolates the phase shift from the loop-gain path and restores the phase margin; however $R_O$ can also limit bandwidth to the capacitive load. $\boxtimes$ 66 shows the test and $\boxtimes$ 49 illustrates the recommended values of R<sub>O</sub> versus capacitive loads, C<sub>L</sub> using a 30° phase margin target for the op amp. See $\boxtimes$ 50 for the frequency responses with various values of C<sub>L</sub> and R<sub>OUT</sub> parametric on gain. 图 66. R<sub>OUT</sub> versus C<sub>L</sub> Test Circuit #### 7.4 Device Functional Modes #### 7.4.1 Split-Supply Operation (±1.35 V to ±2.7 V) To facilitate testing with common lab equipment, the OPA837EVM (see the *OPA835DBV and OPA836DBV EVM User's Guide*) allows split-supply operation. This configuration eases lab testing because the mid-point between the power rails is ground, and most signal generators, network analyzers, oscilloscopes, spectrum analyzers, and other lab equipment have inputs and outputs that prefer a ground reference for DC-coupled testing. 867 shows a simple noninverting configuration analogous to 862 with a $\pm 2.5$ -V supply and V<sub>REF</sub> equal to ground. The input and output swing symmetrically around ground. For ease of use, split supplies are preferred in systems where signals swing around ground. In this example, an optional bias current cancellation resistor is used in series with the noninverting input. For DC-coupled applications, set this resistor to be equal to the parallel combination of $R_F$ and $R_G$ . This resistor increases the noise contribution at the input because of that resistor noise (see the *Output Noise Calculations* section). 图 67. Split-Supply Operation 8 shows the step response for this gain of 2-V/V circuit with a ±1-V input to a ±2-V output. For a 4-V output step, the input edge rate is set to 40 ns to avoid slew limiting. 图 68. $V_{IN}$ and $V_{OUT}$ vs Time ## Device Functional Modes (接下页) #### 7.4.2 Single-Supply Operation (2.7 V to 5.4 V) Most newer systems use a single power supply to improve efficiency and to simplify power-supply design. The OPAx837 can be used with single-supply power (ground for the negative supply) with no change in performance from split supply, as long as the input and output pins are biased within the linear operating region of the device. The outputs nominally swing rail-to-rail with approximately a 100-mV headroom required for linear operation. The inputs can typically swing 0.2 V below the negative rail (typically ground) and to within 1.2 V of the positive supply. For DC-coupled single-supply operation, the input swing is below the available output swing range for noninverting gains greater than 1.30 V/V. Typically, the 1.2-V input headroom required to the positive supply only limits output swing range for a unity-gain buffer. To change the circuit from split supply to single-supply, level shift all voltages by half the difference between the power-supply rails. For example, 图 69 depicts changing from a ±2.5-V split supply to a 5-V single-supply. The load is shown as mid-supply referenced but can be grounded as well. 图 69. Single-Supply Concept A practical circuit has an amplifier or other circuit providing the bias voltage for the input, and the output of this amplifier stage provides the bias for the next stage. ${\Bbb R}$ 70 shows a typical noninverting amplifier circuit. With 5-V single-supply, a mid-supply reference generator is needed to bias the negative side through R<sub>G</sub>. To cancel the voltage offset that is otherwise caused by the input bias currents, R<sub>1</sub> is selected to be equal to R<sub>F</sub> in parallel with R<sub>G</sub>. For example, if a gain of 2 V/V is required and R<sub>F</sub> = 2 k $\Omega$ , select R<sub>G</sub> = 2 k $\Omega$ to set the gain, and R<sub>1</sub> = 1 k $\Omega$ for bias current cancellation which reduces the output DC error to I<sub>OS</sub> × R<sub>F</sub>. The value for C is dependent on the reference, and TI recommends a value of at least 0.1 µF to limit noise. The frequency response flatness is impacted by the AC impedance, including the reference and capacitor added to the R<sub>G</sub> element. 图 70. Noninverting Single-Supply Operation With Reference ## Device Functional Modes (接下页) $\ensuremath{\mathbb{R}}$ 71 shows a similar noninverting single-supply scenario with the reference generator replaced by the Thevenin equivalent using resistors and the positive supply. $R_G$ and $R_G$ form a resistor divider from the 5-V supply and are used to bias the negative side with the parallel sum equal to the equivalent $R_G$ to set the gain. To cancel the voltage offset that is otherwise caused by the input bias currents, $R_1$ is selected to be equal to $R_F$ in parallel with $R_G$ in parallel with $R_G$ ( $R_1 = R_F \mid\mid R_G$ ). For example, if a gain of 2 V/V is required and $R_F = 2 k\Omega$ , selecting $R_G$ = $R_G$ = 4 $k\Omega$ gives an quivalent parallel sum of 2 $k\Omega$ , sets the gain to 2, and references the input to midsupply (2.5 V). $R_1$ is set to 1 $k\Omega$ for bias current cancellation. The resistor divider costs less than the 2.5-V reference in $\ensuremath{\mathbb{R}}$ 70 but increases the current from the 5-V supply. Any noise or variation on the 5-V supply now also comes into the circuit as an input through the biasing path. 图 71. Noninverting Single-Supply Operation With Resistor Mid-Supply Biasing $\overline{\mathbb{R}}$ 72 shows a typical inverting amplifier circuit. With a 5-V single supply, a mid-supply reference generator is needed to bias the positive side through R<sub>1</sub>. To cancel the voltage offset that is otherwise caused by the input bias currents, R<sub>1</sub> is selected to be equal to R<sub>F</sub> in parallel with R<sub>G</sub>. For example, if a gain of -2 V/V is required and R<sub>F</sub> = 2 k $\Omega$ , select R<sub>G</sub> = 1 k $\Omega$ to set the gain and R<sub>1</sub> = 667 $\Omega$ for bias current cancellation. The value for C is dependent on the reference, but TI recommends a value of at least 0.1 $\mu$ F to limit noise into the op amp. 图 72. Inverting Single-Supply Operation With Reference ## Device Functional Modes (接下页) ₹3 shows a similar inverting single-supply scenario with the reference generator replaced by the Thevenin equivalent using resistors and the positive supply. $R_1$ and $R_2$ form a resistor divider from the 5-V supply and are used to bias the positive side. To cancel the voltage offset that is otherwise caused by the input bias currents, set the parallel value of $R_1$ and $R_2$ equal to the parallel value of $R_F$ and $R_G$ . C must be added to limit coupling of noise into the positive input. For example, if gain of −2 V/V is required and $R_F = 2 \text{ k}\Omega$ , select $R_G = 1 \text{ k}\Omega$ to set the gain. $R_1 = R_2 = 2 \times 667 \Omega = 1.33 \text{ k}\Omega$ for the mid-supply voltage bias and for op-amp input-bias current cancellation. A good value for C is 0.1 μF. The resistor divider costs less than the 2.5-V reference in ₹72 but increases the current from the 5-V supply. Any noise or variation in the 5-V supply also comes into the circuit through this bias setup but be band-limited by the pole formed with $R_1 \mid R_2$ and C. 图 73. Inverting Single-Supply Operation With Resistor Midsupply Biasing These examples are only a few of the ways to implement a single-supply design. Many other designs exist that can often be simpler if AC-coupled inputs are allowed. A good compilation of options can be found in the Single-Supply Op Amp Design Techniques application report. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Noninverting Amplifier The OPAx837 can be used as a noninverting amplifier with a signal input to the noninverting input, $V_{IN+.}$ A basic block diagram of the circuit is illustrated in $\boxtimes$ 62. $V_{REF}$ is often ground when split supplies are used. Calculate the amplifier output according to $\Delta \pm 1$ if $V_{IN} = V_{REF} + V_{SIG}$ . $$V_{OUT} = V_{SIG} \left( 1 + \frac{R_F}{R_G} \right) + V_{REF}$$ (1) The signal gain of the circuit is set by 公式 2, and $V_{REF}$ provides a reference around which the input and output signals swing. Output signals are in-phase with the input signals within the flat portion of the frequency response. For a high-speed, low-noise device such as the OPAx837, the values selected for $R_F$ (and $R_G$ for the desired gain) can strongly influence the operation of the circuit. For the characteristic curves, the noninverting circuit of 8 74 shows the test configuration set for a gain of 2 V/V. 8 2 lists the recommended resistor values over gain. $$G = 1 + \frac{R_F}{R_G} \tag{2}$$ 图 74. Characterization Test Circuit for Network, Spectrum Analyzer ## Application Information (接下页) 表 2 lists the recommended resistor values from target gains of 1 V/V to 10 V/V where standard E96 values are shown. This table controls the $R_F$ and $R_G$ values to set the resistor noise contribution at approximately 50% of the total output noise power. These values increase the spot noise at the output over what the op amp voltage noise produces by 41%. Lower values reduce the output noise of any design at the cost of more power in the feedback circuit. Using the TINA model and simulation tool shows the impact of different resistor value choices on response shape and noise. | | 表 2. Noninverting | Recommended | Resistor | <b>Values</b> | |--|-------------------|-------------|----------|---------------| |--|-------------------|-------------|----------|---------------| | TARGET GAIN (V/V) | R <sub>F</sub> (Ω) | $R_G\left(\Omega\right)$ | ACTUAL GAIN (V/V) | GAIN (dB) | |-------------------|--------------------|--------------------------|-------------------|-----------| | 1 | 0 | Open | 1.00 | 0.00 | | 1.5 | 1190 | 2370 | 1.50 | 3.53 | | 2 | 2000 | 2000 | 2.00 | 6.02 | | 3 | 2260 | 1130 | 3.00 | 9.54 | | 4 | 2370 | 787 | 4.01 | 12.07 | | 5 | 2490 | 619 | 5.02 | 14.02 | | 6 | 2550 | 511 | 5.99 | 15.55 | | 7 | 2610 | 432 | 7.04 | 16.95 | | 8 | 2670 | 383 | 7.97 | 18.03 | | 9 | 2670 | 332 | 9.04 | 19.13 | | 10 | 2670 | 294 | 10.08 | 20.07 | #### 8.1.2 Inverting Amplifier The OPAx837 can be used as an inverting amplifier with a signal input to the inverting input, $V_{IN-}$ , through the gain-setting resistor $R_G$ . A basic block diagram of the circuit is illustrated in 863. The output of the amplifier can be calculated according to $\Delta \vec{x}$ 3 if $V_{IN} = V_{REF} + V_{SIG}$ and the noninverting input is biased to $V_{REF}$ . $$V_{OUT} = V_{SIG} \left( \frac{-R_F}{R_G} \right) + V_{REF}$$ (3) The signal gain of the circuit is set by $\Delta \pm 4$ and $V_{REF}$ provides a reference point around which the input and output signals swing. For bipolar-supply operation, $V_{REF}$ is often ground. The output signal is 180° out-of-phase with the input signal in the pass band of the application. $\blacksquare$ 75 shows the 50- $\Omega$ input matched configuration used for the inverting characterization plots set up for a gain of –1 V/V. In this case, an added termination resistor, $R_T$ , is placed in parallel with the input $R_G$ resistor to provide an impedance match to 50- $\Omega$ test equipment. The output network appears as a 2-k $\Omega$ load but with a 50- $\Omega$ source to the network analyzer. This output interface network does add a 37.9-dB insertion loss that is normalized out in the characterization curves. $\pm$ 3 lists the suggested values for $R_F$ , $R_G$ , and $R_T$ for inverting gains from –0.5 V/V to –10 V/V. If a 50- $\Omega$ input match is not required, eliminate the $R_T$ element. $$G = \frac{-R_F}{R_G} \tag{4}$$ 图 75. Inverting Characterization Circuit for Network Analyzer 表 3. Inverting Recommended Resistor Values | INVERTING GAIN (V/V) | $R_{F}\left(\Omega\right)$ | $R_G\left(\Omega\right)$ | STANDARD $R_T$ ( $\Omega$ ) | INPUT $Z_{l}$ ( $\Omega$ ) | ACTUAL (V/V) | GAIN (dB) | |----------------------|----------------------------|--------------------------|-----------------------------|----------------------------|--------------|-----------| | -0.5 | 1190 | 2370 | 51.1 | 50.02 | -0.50 | -5.98 | | -1 | 2000 | 2000 | 51.1 | 49.83 | -1.00 | 0.00 | | -2 | 2260 | 1130 | 52.3 | 49.99 | -2.00 | 6.02 | | -3 | 2370 | 787 | 53.6 | 50.18 | -3.01 | 9.58 | | -4 | 2490 | 619 | 54.9 | 50.43 | -4.02 | 12.09 | | <b>-</b> 5 | 2550 | 511 | 54.9 | 49.57 | -4.99 | 13.96 | | -6 | 2610 | 432 | 56.2 | 49.73 | -6.04 | 15.62 | | -7 | 2670 | 383 | 57.6 | 50.07 | -6.97 | 16.87 | | -8 | 2670 | 332 | 59 | 50.10 | -8.04 | 18.11 | | -9 | 2670 | 294 | 60.4 | 50.11 | -9.08 | 19.16 | | -10 | 2670 | 267 | 61.9 | 50.25 | -10.00 | 20.00 | #### 8.1.3 Output DC Error Calculations The OPAx837 can provide excellent DC signal accuracy because of its high open-loop gain, high common-mode rejection, high power-supply rejection, and low input offset voltage and bias current offset errors. To take full advantage of this low input offset voltage, pay careful attention to input bias current cancellation. The low-noise input stage for the OPAx837 has a relatively high input bias current (0.34 µA typical out the pins) but with a close match between the two input currents. The OPAx837 is a negative rail input device using PNP input devices where the base current flows out of the device pins. A large resistor to ground on the V+ input shifts the pin voltage positively because of the input bias current. The mismatch between the two input bias currents is very low, typically only ±10 nA of input offset current. Match the DC source impedances out of the two inputs to reduce the total output offset voltage. 8 67 illustrates an example of resistor matching for bias current cancellation. Analyzing the simple circuit of $\boxtimes$ 67 (using a gain of 2-V/V target with $R_F = R_G = 2 \text{ k}\Omega$ ) illustrates that the noise gain for the input offset voltage drift is $1 + 2 k\Omega / 2 k\Omega = 2 V/V$ . This value results in an output drift term of $\pm 1.6 \,\mu\text{V/}^{\circ}\text{C} \times 2 = \pm 3.2 \,\mu\text{V/}^{\circ}\text{C}$ (DCK package). Because the two impedances out of the inputs are matched, the residual error from the maximum ±250 pA/°C offset current drift is this maximum I<sub>OS</sub> drift times the 2-kΩ feedback resistor value, or ±50 μV/°C. The total output DC error drift band is ±53.2 μV/°C. If the output DC drift is more important than reduced feedback currents, lower the resistor values to reduce the dominant drift term resulting from the I<sub>OS</sub> term. #### 8.1.4 Output Noise Calculations 图 76. Op Amp Noise Analysis Model The total output spot noise voltage is computed as the square root of the squared contributing terms to the output noise voltage. This computation is adding all the contributing noise powers at the output by superposition, then taking the square root to return to a spot noise voltage. The last term includes the noise for both the $R_G$ and $R_F$ resistors. $\triangle$ 5 shows the general form for this output noise voltage using the terms presented in 2 76. $$E_{O} = \sqrt{\left[E_{NI}^{2} + \left(I_{BN}R_{S}\right) + 4kTR_{S}\right]NG^{2} + \left(I_{BI}R_{F}\right)^{2} + 4kTR_{F}NG}$$ (5) Dividing this expression by the noise gain (NG = 1 + $R_F$ / $R_G$ ), as shown in $\Delta \vec{z}$ 6, gives the equivalent input referred spot noise voltage at the noninverting input. $$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$ (6) Using the resistor values listed in $\frac{1}{8}$ 2 with R<sub>S</sub> = 0 $\Omega$ results in a constant input-referred voltage noise of < 7 nV/ $\sqrt{\text{Hz}}$ . Reducing the resistor values can reduce this noise value towards the 4.7 nV/ $\sqrt{\text{Hz}}$ intrinsic to the OPA837. As shown in $\Delta \vec{x}$ 5, adding the R<sub>S</sub> for bias current cancellation in noninverting mode adds the noise from the R<sub>S</sub> to the total output noise. In inverting mode, bypass the R<sub>S</sub> bias current cancellation resistor with a capacitor for the best noise performance. For more details on op amp noise analysis, see the *Noise Analysis for High-Speed Op Amps* application report. #### 8.1.5 Instrumentation Amplifier ₹ 77 is an instrumentation amplifier that combines the high input impedance of the differential-to-differential amplifier circuit and the common-mode rejection of the differential-to-single-ended amplifier circuit. This circuit is often used in applications where high input impedance is required (such as taps from a differential line) or in cases where the signal source is a high impedance. 图 77. Instrumentation Amplifier (INA) The output of the amplifier can be calculated according to 公式 7 if $V_{IN+} = V_{CM} + V_{SIG+}$ and $V_{IN-} = V_{CM} + V_{SIG-}$ $$V_{OUT} = (V_{IN+} - V_{IN-}) \times \left(1 + \frac{2R_{F1}}{R_{G1}}\right) \left(\frac{R_{F2}}{R_{G2}}\right) + V_{REF}$$ (7) 公式 8 shows the signal gain of the circuit. The input $V_{CM}$ is rejected, and $V_{REF}$ provides a reference voltage or level shift around which the output signal swings. The single-ended output signal is in-phase to the lower input signal polarity. $$G = \left(1 + \frac{2R_{F1}}{R_{G1}}\right) \left(\frac{R_{F2}}{R_{G2}}\right) \tag{8}$$ Integrated INA solutions are available, but the OPAx837 device provides a high-frequency solution at relatively low power (< 1.8 mA for the three op-amp solution). For best CMRR performance, resistors must be matched. A good rule of thumb is CMRR ≈ the resistor tolerance; so a 0.1% tolerance provides approximately 60-dB CMRR. For higher gain INA implementations with higher bandwidths, apply the OPA838 to the circuit of 图 77. #### 8.1.6 Attenuators The noninverting circuit of $\boxtimes$ 62 has a minimum gain of 1. To implement attenuation, a resistor divider can be placed in series with the positive input, and the amplifier set for a gain of 1 V/V by shorting $V_{OUT}$ to $V_{IN-}$ and removing $R_{G.}$ Because the op amp input is high impedance, the resistor divider sets the attenuation. The inverting circuit of $\boxtimes$ 63 is used as an attenuator by making R<sub>G</sub> larger than R<sub>F</sub>. The attenuation is the resistor ratio. For example, a 10:1 attenuator can be implemented with R<sub>F</sub> = 2 k $\Omega$ and R<sub>G</sub> = 20 k $\Omega$ . #### 8.1.7 Differential to Single-Ended Amplifier ₹ 78 shows a differential amplifier that converts differential signals to single-ended in a single stage and provides gain (or attenuation) and level shifting. This circuit can be used in applications such as a line receiver for converting a differential signal from a Cat5 cable to a single-ended output signal. 图 78. Differential to Single-Ended Amplifier The output of the amplifier can be calculated according to 公式 9 if $V_{IN+} = V_{CM} + V_{SIG+}$ and $V_{IN-} = V_{CM} + V_{SIG-}$ . $$V_{OUT} = \left(V_{IN+} - V_{IN-}\right) \times \left(\frac{R_F}{R_G}\right) + V_{REF}$$ (9) The signal gain of the circuit is shown in $\triangle \vec{\Xi}$ 10, $V_{CM}$ is rejected, and $V_{REF}$ provides a level shift or reference voltage around which the output signal swings. The single-ended output signal is in-phase with the noninverting input signal. $V_{REF}$ is often ground when split supplies are used on the op amp. $$G = \frac{R_F}{R_G} \tag{10}$$ Line termination can be accomplished by adding a shunt resistor across the $V_{\text{IN+}}$ and $V_{\text{IN-}}$ inputs. The differential impedance is the shunt resistance in parallel with the input impedance of the amplifier circuit, which is usually much higher. For low gain and low line impedance, the resistor value to add is approximately the impedance of the line. For example, if a $100\text{-}\Omega$ Cat5 cable is used with a gain of 1 V/V amplifier and $R_F = R_G = 2~k\Omega$ , adding a $100\text{-}\Omega$ shunt across the input gives a differential impedance of 99 $\Omega$ , which is an adequate match for most applications. For best CMRR performance, resistors must be matched. Assuming CMRR ≈ the resistor tolerance, a 0.1% tolerance provides approximately 60-dB CMRR. #### 8.1.8 Differential-to-Differential Amplifier ₹ 79 shows a differential amplifier that is used to amplify differential signals to a differential output. This circuit has high input impedance and is used in differential line driver applications where the signal source is a high-impedance driver (for example, a differential DAC) that must drive a line. 图 79. Differential-to-Differential Amplifier The output of the amplifier can be calculated according to 公式 11 if $V_{IN\pm}$ is set to $V_{CM} + V_{SIG\pm}$ . $$V_{OUT\pm} = V_{IN\pm} \times \left(1 + \frac{2R_F}{R_G}\right) + V_{CM}$$ (11) The signal gain of the circuit is shown in $\triangle \pm$ 12, and $V_{CM}$ passes with unity gain. The amplifier combines two noninverting amplifiers into one differential amplifier that shares the $R_G$ resistor, which makes $R_G$ effectively half its value when calculating the gain. The output signals are in-phase with the input signals. $$G = 1 + \frac{2R_F}{R_G}$$ (12) # 8.1.9 Pulse Application With Single-Supply Circuit For pulsed applications where the signal is at ground and pulses to a positive or negative voltage, the circuit bias-voltage considerations differ from those in an application with a signal that swings symmetrically around a reference point. 8 80 shows a circuit where the signal is at ground (0 V) and pulses to a positive value. The waveforms are shown slightly above ground because the output stage requires approximately 100 mV headroom to the supplies. To operate with the I/O swing truly to ground on a single-supply setup, consider using the fixed –0.23-V output LM7705. 图 80. Noninverting Single-Supply Circuit With Pulse As shown in $\boxtimes$ 81, an inverting amplifier is more appropriate if the input signal pulses negative from ground. A key consideration in noninverting and inverting cases is that the input and output voltages are kept within the limits of the amplifier. Because the V<sub>ICR</sub> of the OPA837 includes the negative supply rail, the OPA837 op amp is well-suited for this application. 图 81. Inverting Single-Supply Circuit With Pulse #### 8.1.10 ADC Driver Performance The OPAx837 provides excellent performance when driving high-performance delta-sigma ( $\Delta\Sigma$ ) or successive-approximation-register (SAR) ADCs in low-power audio and industrial applications. 82 repeats the front page diagram. Many designs prefer to work with a true 0-V input range to 0-V output at the ADC. The 100-mV output headroom requirement for the OPAx837 then requires a small negative supply to hold the output linearity to ground. This supply is provided in this example using the low-cost LM7705 fixed negative, −0.23-V output regulator. On a 5-V supply, the input headroom requires at least a 1.2-V headroom to that supply. As shown in 82 82, this requirement limits the maximum input to 3.8 V. The SAR operates with a precision 4.096-V reference provided by the REF5040, where the gain of 1.05 V/V takes the 3.8-V maximum input to a 4.0-V maximum output. The RC values have been set to limit the overshoot at the OPAx837 output pin to reduce clipping on fast (50 ns) transitions. 图 82. OPA837 and ADS8860 Example Circuit ### 8.2 Typical Applications #### 8.2.1 Active Filters The OPAx837 is a good choice for active filters. 图 83 and 图 84 show MFB and Sallen-Key circuits designed implementing second-order, low-pass Butterworth filter circuits. 图 85 illustrates the frequency response. The main difference is that the MFB active filter provides an inverting amplifier in the pass band and the Sallen-Key active filter is noninverting. The primary advantage for each active filter is that the Sallen-Key filter in unity gain has no resistor gain error term or feedback resistor noise contribution. The MFB active filter has better attenuation properties beyond the bandwidth of the op amp. The example circuits are assuming a split-supply operation but single-supply operation is possible with midscale biasing. 图 83. MFB Active Filter, 100-kHz, Second-Order, Low-Pass Butterworth Filter Circuit 图 84. Sallen-Key Active Filter, 100-kHz, Second-Order, Low-Pass Butterworth Filter Circuit #### 8.2.1.1 Design Requirements For both designs, target the following filter shape characteristic: - Gain of 1 V/V - 100-kHz Butterworth response - Q = 0.707 gives a flat Butterworth design Scale the resistors down to reduce their noise contribution. In the MFB design, the input resistor is the in-band load to the prior stage. Use values slightly below the gain of -1 V/V in 表 3. The Sallen-Key filter shows a high impedance input in-band, so scale those resistors down further to improve noise. The output DC error and drift can be improved by adding bias current cancellation resistors. For the MFB filter that is a resistor (and a noise filter capacitor) on the noninverting input to ground equal to the resistor inside the loop times the noise gain. For the Sallen-Key design, add a feedback resistor equal to the sum of the two input resistors. ### 8.2.1.2 Detailed Design Procedure The filter designs shown in this section used an improved design flow that reduces the resistor noise and noise gain peaking. For the MFB filter, the design was based on the information in the *Design Methodology for MFB Filters in ADC Interface Applications* application note. For the Sallen-Key design, the solution is based on the information in the *Component Pre-Distortion for Sallen Key Filters* application note. # Typical Applications (接下页) ### 8.2.1.3 Application Curves ₹ 85 shows the comparative response curves for each of the filter design examples. Both filters hit the desired response shape exactly. However, notice the loss of stop-band rejection in the Sallen-Key design. This loss results from the op amp output impedance increasing at higher frequencies and allowing the signal to feed through the feedback capacitor to the output. # 8.2.2 Implementing a 2:1 Active Multiplexer The OPA837 includes a unique feature that enables a much improved wired-or mux operation. When disabled, an internal switch opens from the inverting input to the active transistors isolating those nonlinear loads from the signal being driven back into the inverting input through the active channel. 87 illustrates a simple example of this multiplexer. In this figure, one of two signals are selected to be passed on to a shared output. The logic control turns both amplifiers off (logic low) prior to turning one of them on. This control eliminates both outputs being active at the same time. If both amplifiers must be on, as in the simple switch illustrated in 88, adding 100- $\Omega$ isolating resistors inside the loop at the outputs limits the current flow when both amplifiers are turned on. This solution offers a very high input impedance to both inputs, very low buffered output drive, and nearly perfect channel-to-channel isolation. The example of 87 also includes a -0.23-V supply generator to allow true swing to ground on the output pins. This negative supply generator is optional if the outputs are more than 0.1 V above ground or intended to be AC-coupled. Testing with a single channel active and an off channel attached to the output showed no degradation in harmonic distortion; see 817 and 83. This approach can be expanded to more than two channels or to operate with gain in the channels. Adding more than two select channels in parallel should add 100- $\Omega$ feedback resistors to isolate the inverting input capacitance from the active output channel. # Typical Applications (接下页) 图 87. 2:1 Active Multiplexer #### 8.2.2.1 Design Requirements To implement a 2:1 active mux, connect the outputs of two OPA837 devices together with separate input signals. If termination is required for the input signals, add this termination as a resistor to ground on the noninverting inputs. The inputs accept an input range from 0 V to 3.8 V by using a negative 0.23-V supply generator, such as the LM7705. # 8.2.2.2 Detailed Design Procedure Aside from simply connecting the two outputs together as shown in \( \begin{align\*} \mathbb{87} \), there are several other considerations as well: - If the source impedance is not 0 Ω, consider adding a resistor in the feedback networks equal to that source impedance to reduce the output DC error resulting from bias currents - If the logic control can place both channels on at the same time, place 100-Ω resistors inside the feedback loop to limit supply currents when both outputs are active - If a matched gain is desired for the two inputs, configure the op amps for that gain instead of gain of 1 V/V - If the load is capacitive, add the required R<sub>OUT</sub> before the summing point on each op amp output # Typical Applications (接下页) #### 8.2.3 1-Bit PGA Operation Using the internal inverting input switch that operates along with the power disable function can also allow a simple gain selection on a single input signal. 88 88 shows an example gain select of either 1 V/V or 2 V/V from a single input to a single output. The logic disables both channels before turning one of them on to avoid high currents in both outputs to be active at the same time. If this approach is not possible, as in the simple switch shown in 88, insert 100- $\Omega$ resistors inside the loop of each op amp output. A bipolar supply is shown in 88, but any of the single-supply options are also possible. Any combination of gains can be implemented, but wide gain ranges show a larger change in signal bandwidth. This approach can be expanded to more than two gain settings. Testing with the circuit of 88 88 showed no change in harmonic distortion; see 818 18 and 836. ### 8.2.3.1 Design Requirements Configure two OPA837 device outputs in different gains when driving the noninverting input with the same input signal. Select one the two channels using the disable control. Set one channel to a gain of 1 V/V and the second channel to a gain of 2 V/V using the recommended $2-k\Omega$ values from $\frac{1}{2}$ 2. ### 8.2.3.2 Detailed Design Procedure The simple design of \bigseleft 88 has several options and details to consider, which include: - For split-supply operation, the disable control line must operate to within 0.55 V of the negative supply to disable a channel. A logic level shift is required. - Any combination of gains can be implemented. However, the signal bandwidths may vary widely through the gain bandwidth product effect between the two channels if the gains are widely separated. If a more constant bandwidth between gains is desired, consider adding a fixed RC filter after the combined outputs at a lower cutoff frequency than the slowest gain setting. The *TIDA-01565 Wired OR MUX and PGA Reference Design* demonstrates the use of the OPAx837 in wired-OR multiplexer and programmable gain amplifier applications. # 9 Power Supply Recommendations The OPAx837 is intended to work in a nominal supply range of 3.0 V to 5 V. Supply-voltage tolerances are supported with the specified operating range of 2.7 V (-10% on a 3-V supply) and 5.4 V (+8% on a 5-V supply). Good power-supply bypassing is required. Minimize the distance (< 0.1 inch) from the power-supply pins to high-frequency, 0.1- $\mu$ F decoupling capacitors. A larger capacitor (2.2 $\mu$ F is typical) is used along with a high-frequency, 0.1- $\mu$ F supply-decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. When a split supply is used, use these capacitors for each supply to ground. If necessary, place the larger capacitors further from the device and share these capacitors among several devices in the same area of the printed circuit board (PCB). Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) reduces second harmonic distortion. The OPA837 has a positive supply current temperature coefficient; see ₹ 57. This coefficient helps improve the input offset voltage drift. Supply current requirements in the system design must account for this effect using the maximum intended ambient and ₹ 57 to size the supply required. The very low power dissipation for the OPA837 typically does not require any special thermal design considerations. For the extreme case of 125°C operating ambient, use the approximate maximum 200°C/W for the two packages, and a maximum internal power of 5.4-V supply × 0.8-mA 125°C supply current from ₹ 57 gives a maximum internal power of 4.3 mW. This power only gives a 0.86°C rise from ambient to junction temperature, which is well below the maximum 150°C junction temperature. Load power adds to this value, but also increases the junction temperature only slightly over ambient temperature. # 10 Layout # 10.1 Layout Guidelines The *OPA837EVM* can be used as a reference when designing the circuit board. TI recommends following the EVM layout of the external components near to the amplifier, ground plane construction, and power routing as closely as possible. General guidelines are listed below: - 1. Signal routing must be direct and as short as possible into and out of the op amp. - 2. The feedback path must be short and direct avoiding vias if possible, especially with G = 1 V/V. - 3. Ground or power planes must be removed from directly under the negative input and output pins of the amplifier. - 5. A 2.2-μF power-supply decoupling capacitor must be placed within two inches of the device and can be shared with other op amps. For split supply, a capacitor is required for both supplies. - 6. A 0.1-µF power-supply decoupling capacitor must be placed as close to the supply pins as possible, preferably within 0.1 inch. For split supply, a capacitor is required for both supplies. - 7. The $\overline{PD}$ pin uses low logic swing levels. If the pin is not used, $\overline{PD}$ must be tied to the positive supply to enable the amplifier. If the pin is used, $\overline{PD}$ must be actively driven. A bypass capacitor is not necessary, but can be used for robustness in noisy environments. # 10.2 Layout Example 图 89. EVM Layout Example # 11 器件和文档支持 ### 11.1 文档支持 #### 11.1.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《ADS8860 16 位、1 MSPS、串行接口、微功耗、微型、单端输入、SAR 模数转换器》数据表 - 德州仪器 (TI), 《LM7705 低噪声负偏置发生器》数据表 - 德州仪器 (TI), 《OPA838 1mA、300MHz 增益带宽、电压反馈运算放大器》数据表 - 德州仪器 (TI), 《REF50xx 低噪声、极低漂移、精密电压基准》数据表 - 德州仪器 (TI), 《OPA837DBV、OPA836DBV EVM》用户指南 - 德州仪器 (TI), 《单电源运算放大器设计技术》应用报告 - 德州仪器 (TI), 《高速运算放大器噪声分析》应用报告 - 德州仪器 (TI), 《ADC 接口应用中 MFB 滤波器的 设计方法》应用手册 - 德州仪器 (TI), 《Sallen Key 滤波器组件预失真》应用手册 - 德州仪器 (TI), 《TIDA-01565 有线 OR 多路复用器以及 PGA 参考设计》设计指南 - 德州仪器 (TI), TINA 模型与仿真工具 # 11.2 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件,以及立即订购快速访问。 #### 表 4. 相关链接 | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具与软件 | 支持和社区 | |---------|-------|-------|-------|-------|-------| | OPA837 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | OPA2837 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | # 11.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 # 11.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 # 11.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 11.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 11.7 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 17-Jun-2025 # **PACKAGING INFORMATION** | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | OPA2837IDGKR | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAUAG SN | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IDGKR.B | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IDGKT | Active | Production | VSSOP (DGK) 8 | 250 SMALL T&R | Yes | NIPDAUAG SN | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IDGKT.B | Active | Production | VSSOP (DGK) 8 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IRUNR | Active | Production | QFN (RUN) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IRUNR.B | Active | Production | QFN (RUN) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IRUNRG4 | Active | Production | QFN (RUN) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IRUNRG4.B | Active | Production | QFN (RUN) 10 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IRUNT | Active | Production | QFN (RUN) 10 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA2837IRUNT.B | Active | Production | QFN (RUN) 10 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2837 | | OPA837IDBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 19FF | | OPA837IDBVR.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 19FF | | OPA837IDBVR2 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 19FF | | OPA837IDBVR2.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 19FF | | OPA837IDBVT | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 19FF | | OPA837IDBVT.B | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 19FF | | OPA837IDCKR | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 16K | | OPA837IDCKR.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 16K | | OPA837IDCKRG4 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 16K | | OPA837IDCKRG4.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 16K | | OPA837IDCKT | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 16K | | OPA837IDCKT.B | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 16K | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. # PACKAGE OPTION ADDENDUM www.ti.com 17-Jun-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 18-Jun-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2837IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.25 | 3.35 | 1.25 | 8.0 | 12.0 | Q1 | | OPA2837IDGKT | VSSOP | DGK | 8 | 250 | 330.0 | 12.4 | 5.25 | 3.35 | 1.25 | 8.0 | 12.0 | Q1 | | OPA2837IRUNR | QFN | RUN | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | OPA2837IRUNRG4 | QFN | RUN | 10 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | OPA2837IRUNT | QFN | RUN | 10 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | OPA837IDBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | OPA837IDBVR2 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q2 | | OPA837IDBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | OPA837IDCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA837IDCKRG4 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | OPA837IDCKT | SC70 | DCK | 5 | 250 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA2837IDGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | OPA2837IDGKT | VSSOP | DGK | 8 | 250 | 366.0 | 364.0 | 50.0 | | OPA2837IRUNR | QFN | RUN | 10 | 3000 | 210.0 | 185.0 | 35.0 | | OPA2837IRUNRG4 | QFN | RUN | 10 | 3000 | 210.0 | 185.0 | 35.0 | | OPA2837IRUNT | QFN | RUN | 10 | 250 | 210.0 | 185.0 | 35.0 | | OPA837IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | OPA837IDBVR2 | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | OPA837IDBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 | | OPA837IDCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | OPA837IDCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | OPA837IDCKT | SC70 | DCK | 5 | 250 | 180.0 | 180.0 | 18.0 | ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. 2 X 2, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE PACKAGE ### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司