Burr-Brown Products from Texas Instruments



**OPA2652** 

# **Speed** <sup>™</sup> Dual, 700MHz, Voltage-Feedback OPERATIONAL AMPLIFIER

# **FEATURES**

BB

- WIDEBAND BUFFER: 700MHz, G = +1
- WIDEBAND LINE DRIVER: 200MHz, G = +2
- HIGH OUTPUT CURRENT: 140mA
- LOW SUPPLY CURRENT: 5.5mA/Ch
- ULTRA-SMALL PACKAGE: SOT23-8
- LOW dG/do: 0.05%/0.03°
- HIGH SLEW RATE: 335V/µsec
- SUPPLY VOLTAGE: ±3V to ±6V

## APPLICATIONS

- A/D DRIVERS
- CONSUMER VIDEO
- ACTIVE FILTERS
- PULSE DELAY CIRCUITS
- LOW COST UPGRADE TO THE AD8056
   OR EL2210

# DESCRIPTION

The OPA2652 is a dual, low-cost, wideband voltage feedback amplifier intended for price-sensitive applications. It features a high gain bandwidth product of 200MHz on only 5.5mA/channel quiescent current. Intended for operation on  $\pm$ 5V supplies, it also supports applications on a single supply from +6V to +12V with 140mA output current. Its classical differential input, voltage-feedback design allows wide application in active filters, integrators, transimpedance amplifiers, and differential receivers.

The OPA2652 is internally compensated for unity gain stability. It has exceptional bandwidth (700MHz) as a unity gain buffer, with little peaking (0dB typ). Excellent DC accuracy is achieved with a low 1.5mV input offset voltage and 300nA input offset current.

#### **RELATED PRODUCTS**

| SINGLES | DUALS   | TRIPLES | QUADS   | NOTES       |
|---------|---------|---------|---------|-------------|
| OPA650  | OPA2650 |         | OPA4650 | ±5V Spec    |
| OPA680  | OPA2680 | OPA3680 |         | +5V Capable |
| OPA631  | OPA2631 |         |         | +3V Capable |
| OPA634  | OPA2634 |         |         | +3V Capable |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# **OPA2652**



#### SBOS125A-JUNE 2000-REVISED MAY 2006



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT  | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|----------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
|          | <u> </u>         |                       | 40°C to 195°C                     | 004265211          | OPA2652U           | Rails                        |
| 0FA20520 | 30-8             | D                     | -40 C 10 +65 C                    | UFA20520           | OPA2652U/2K5       | Tape and Reel, 2500          |
| ODAGESE  | SOT 22 8         | DCN                   | 40%C to 195%C                     | 050                | OPA2652E/250       | Tape and Reel, 250           |
| UPA2052E | 50123-6          | DCN                   | -40°C 10 +85°C                    | 052                | OPA2652E/3K        | Tape and Reel, 3000          |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.

# ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                      | OPA2652          | UNIT        |
|--------------------------------------|------------------|-------------|
| Supply voltage                       | ±6.5             | V           |
| Internal power dissipation           | See Thermal Char | acteristics |
| Differential input voltage           | ±1.2             | V           |
| Input voltage range                  | ±V <sub>S</sub>  | V           |
| Storage temperature range            | -40 to +125      | °C          |
| Lead temperature (SO-8)              | +260             | °C          |
| Junction temperature, T <sub>J</sub> | +175             | °C          |
| ESD rating:                          |                  |             |
| Human body model                     | 2000             | V           |
| Machine model                        | 200              | V           |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### **PIN CONFIGURATION**

# ELECTRICAL CHARACTERISTICS: V\_s = $\pm 5V$

At  $T_A = +25^{\circ}$ C, G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29 for AC performance only.

|                                           |                                                                             |         | OPA26                | 652U, E                       |                                  |                        |             |                              |
|-------------------------------------------|-----------------------------------------------------------------------------|---------|----------------------|-------------------------------|----------------------------------|------------------------|-------------|------------------------------|
|                                           |                                                                             | ТҮР     |                      | N/MAX ON                      | /ER<br>JRE                       |                        |             |                              |
| PARAMETER                                 | CONDITIONS                                                                  | +25°C   | +25°C <sup>(2)</sup> | 0°C to<br>70°C <sup>(3)</sup> | –40°C to<br>+85°C <sup>(3)</sup> | UNITS                  | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| AC PERFORMANCE                            | (Figure 28 and Figure 29)                                                   |         |                      |                               |                                  |                        |             |                              |
| Small-Signal Bandwidth                    | G = +1, R <sub>F</sub> = 25 $\Omega$ , V <sub>O</sub> = 200mV <sub>PP</sub> | 700     |                      |                               |                                  | MHz                    | typ         | С                            |
|                                           | $G = +2, V_O = 200 m V_{PP}$                                                | 200     |                      |                               |                                  | MHz                    | typ         | С                            |
|                                           | $G = +5, V_O = 200 \text{mV}_{PP}$                                          | 45      |                      |                               |                                  | MHz                    | typ         | С                            |
| Gain Bandwidth Product                    | $G \ge +10$                                                                 | 200     |                      |                               |                                  | MHz                    | typ         | С                            |
| Bandwidth for 0.1dB Flatness              | $V_{O} = 200 m V_{PP}$                                                      | 50      |                      |                               |                                  | MHz                    | typ         | С                            |
| Peaking at a Gain of +1                   | G = +1, R <sub>F</sub> = 25 $\Omega$ , V <sub>O</sub> = 200mV <sub>PP</sub> | 0       |                      |                               |                                  | dB                     | typ         | С                            |
| Slew Rate                                 | 4V step                                                                     | 335     |                      |                               |                                  | V/µs                   | typ         | С                            |
| Rise-and-Fall Time                        | 200mV step                                                                  | 2.0     |                      |                               |                                  | ns                     | typ         | С                            |
|                                           | 4V step                                                                     | 10      |                      |                               |                                  | ns                     | typ         | С                            |
| Large-Signal Bandwidth                    | $V_{O} = 4V_{PP}$                                                           | 50      |                      |                               |                                  | MHz                    | typ         | С                            |
| SFDR                                      | $V_O = 2V_{PP}, 5MHz$                                                       | 66      |                      |                               |                                  | dB                     | typ         | С                            |
| Input Voltage Noise                       | f > 1MHz                                                                    | 8       |                      |                               |                                  | nV/√Hz                 | typ         | С                            |
| Input Current Noise                       | f > 1MHz                                                                    | 1.4     |                      |                               |                                  | pA/√ <del>Hz</del>     | typ         | С                            |
| Differential Gain Error                   | NTSC, $R_L = 150\Omega$                                                     | 0.05    |                      |                               |                                  | %                      | typ         | С                            |
| Differential Phase Error                  | NTSC, $R_L = 150\Omega$                                                     | 0.03    |                      |                               |                                  | degrees                | typ         | С                            |
| Channel-to-Channel Crosstalk              | f = 5MHz                                                                    | -100    |                      |                               |                                  | dBc                    | typ         | С                            |
| DC PERFORMANCE <sup>(4)</sup>             | $V_{CM} = 0V$                                                               |         |                      |                               |                                  |                        |             |                              |
| Open-Loop Voltage Gain (A <sub>OL</sub> ) |                                                                             | 63      | 56                   | 55                            | 54                               | dB                     | min         | А                            |
| Input Offset Voltage                      |                                                                             | ±1.5    | ±7                   |                               |                                  | mV                     | max         | А                            |
| Average Offset Drift                      |                                                                             |         |                      | 5                             | 7                                | μV/°C                  | max         | В                            |
| Input Bias Current                        |                                                                             | 4       | 15                   | 20                            | 25                               | μA                     | max         | Α                            |
| Input Bias Current Drift                  |                                                                             |         |                      |                               |                                  | μA/°C                  | max         | В                            |
| Input Offset Current                      |                                                                             | ±0.3    | ±1.0                 | ±1.4                          | ±2.0                             | μA                     | max         | А                            |
| Input Offset Current Drift                |                                                                             |         |                      |                               |                                  | μA/°C                  | max         | В                            |
| INPUT <sup>(4)</sup>                      |                                                                             |         |                      |                               |                                  |                        |             |                              |
| Common-Mode Input Range                   |                                                                             | ±4.0    | ±3.0                 | ±2.8                          | ±2.7                             | V                      | min         | А                            |
| Common-Mode Rejection Ratio               |                                                                             | 95      | 75                   |                               |                                  | dB                     | min         | Α                            |
| Input Impedance                           | $V_{CM} = 0V$                                                               |         |                      |                               |                                  |                        |             |                              |
| Differential                              |                                                                             | 35    1 |                      |                               |                                  | kΩ∥pF                  | typ         | С                            |
| Common-Mode                               |                                                                             | 18    1 |                      |                               |                                  | $M\Omega \parallel pF$ | typ         | С                            |

(1) Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

(2) Junction temperature = ambient for  $+25^{\circ}$ C tested specifications.

(3) Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature specifications.

(4) Current is considered positive-out-of node. V<sub>CM</sub> is the input common-mode voltage.

# ELECTRICAL CHARACTERISTICS: $V_s = \pm 5V$ (continued)

At  $T_A = +25^{\circ}C$ , G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29 for AC performance only.

|                                   |         |                     |               | OPA2                 | 652U, E                       |                                  |       |             |                              |
|-----------------------------------|---------|---------------------|---------------|----------------------|-------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                   |         |                     | ТҮР           | MII<br>TE            | N/MAX O                       | /ER<br>JRE                       | -     |             |                              |
| PARAMETER                         |         | CONDITIONS          | +25°C         | +25°C <sup>(2)</sup> | 0°C to<br>70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| OUTPUT                            |         |                     |               |                      |                               |                                  |       |             |                              |
| Voltage Output Swing              |         | 1kΩ load            | ±3.0          | ±2.4                 |                               |                                  | V     | min         | А                            |
|                                   |         | $100\Omega$ load    | ±2.5          | ±2.2                 |                               |                                  | V     | min         | А                            |
| Output Current, Sourcing          |         | $V_{O} = 0V$        | 140           | 100                  | 85                            | 75                               | mA    | min         | А                            |
| Output Current, Sinking           |         | $V_{O} = 0V$        | 140           | 100                  | 85                            | 75                               | mA    | min         | А                            |
| Closed-Loop Output Impedance      |         | f < 100kHz          | 0.06          |                      |                               |                                  | Ω     | typ         | С                            |
| POWER SUPPLY                      |         |                     |               |                      |                               |                                  |       |             |                              |
| Specified Operating Voltage       |         |                     | ±5            |                      |                               |                                  | V     | typ         | С                            |
| Maximum Operating Voltage         |         |                     |               | ±6                   | ±6                            | ±6                               | V     | max         | А                            |
| Maximum Quiescent Current         |         | Total both channels | 11            | 13.2                 | 14                            | 15.5                             | mA    | max         | А                            |
| Minimum Quiescent Current         |         | Total both channels | 11            | 8.8                  | 8                             | 7.5                              | mA    | min         | А                            |
| Power-Supply Rejection Ratio      | (-PSRR) | Input-referred      | 58            | 54                   |                               |                                  | dB    | min         | А                            |
| THERMAL CHARACTERISTICS           | 3       |                     |               |                      |                               |                                  |       |             |                              |
| Specified Operating Temperature   | e Range | U, E Packages       | -40 to<br>+85 |                      |                               |                                  | °C    | typ         | С                            |
| Thermal Resistance, $\theta_{JA}$ |         | Junction-to-Ambient |               |                      |                               |                                  |       |             |                              |
| U                                 | SO-8    |                     | 125           |                      |                               |                                  | °C/W  | typ         | С                            |
| E                                 | SOT23-8 |                     | 150           |                      |                               |                                  | °C/W  | typ         | С                            |

# TYPICAL CHARACTERISTICS: $V_s = \pm 5V$

At  $T_A = +25^{\circ}C$ , G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29.





Figure 1.









INVERTING LARGE-SIGNAL FREQUENCY RESPONSE









# TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ (continued)

At  $T_A = +25^{\circ}C$ , G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29.







Figure 9.



#### HARMONIC DISTORTION vs INVERTING GAIN



Figure 8.

#### HARMONIC DISTORTION vs FREQUENCY



Figure 10.

#### HARMONIC DISTORTION vs SUPPLY VOLTAGE



# TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ (continued)

At  $T_A = +25^{\circ}C$ , G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29.



Output Impedance (Q)



#### SBOS125A-JUNE 2000-REVISED MAY 2006

# TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ (continued)

At  $T_A = +25^{\circ}C$ , G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29.







Figure 20.

















# TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ (continued)

At  $T_A = +25^{\circ}C$ , G = +2,  $R_F = 402\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 28 and Figure 29.



Figure 25.

Figure 26.

COMMON-MODE INPUT VOLTAGE RANGE AND OUTPUT SWING vs SUPPLY VOLTAGE



Figure 27.



# **APPLICATIONS INFORMATION**

#### Wideband Voltage Feedback Operation

The OPA2652 is a dual, low-power, wideband voltage feedback operational amplifier. Each channel is internally compensated to provide unity gain stability. The OPA2652 voltage feedback architecture features true differential and fully symmetrical inputs. This architecture minimizes offset errors, making the OPA2652 well-suited for implementing filter and instrumentation designs. As a dual operational amplifier, OPA2652 is an ideal choice for designs that require multiple channels where reduction of board space, power dissipation and cost are critical. Its AC performance is optimized to provide a gain bandwidth product of 200MHz and a fast rise time of 2.0ns, which is an important consideration in high-speed data conversion applications. The low DC input offset of  $\pm 1.5$ mV and drift of  $\pm 5\mu$ V/°C support high accuracy requirements. In applications requiring a higher slew rate and wider bandwidth, such as video and high bit rate digital communications, consider the dual current feedback OPA2694, or the OPA2691.

Figure 28 shows the DC-coupled, gain of +2, dual power-supply circuit configuration used as the basis of the  $\pm$ 5V specifications and typical characteristics. This configuration is for one channel. The other channel is connected similarly. For test purposes, the input impedance is set to 50 $\Omega$  with a resistor to ground and the output impedance is set to 50 $\Omega$  with a series output resistor.



Figure 28. DC-Coupled, G = +2, Bipolar Supply, Specification and Test Circuit

Voltage swings reported in the specifications are taken directly at the input and output pins, while output powers (dBm) are at the matched  $50\Omega$  load. For the circuit of Figure 28, the total effective load will be  $100\Omega \parallel 804\Omega$ . Two optional components are included in Figure 28.

An additional resistor  $(174\Omega)$  is included in series with the noninverting input. Combined with the 25 $\Omega$ DC source resistance looking back towards the signal generator, this additional resistor gives an input bias current cancelling resistance that matches the 201 $\Omega$  source resistance seen at the inverting input (see the *DC Accuracy and Offset Control* section). In addition to the usual power-supply decoupling capacitors to ground, a 0.1 $\mu$ F capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional-added capacitor typically improves the 2nd-harmonic distortion performance by 3dB to 6dB.

Figure 29 shows the DC-coupled, gain of -1, bipolar supply circuit configuration that is the basis of the specifications and typical characteristics at G = -1. The input impedance matching resistor (57.6 $\Omega$ ) used for testing gives a 50 $\Omega$  input load. A resistor (205 $\Omega$ ) connects the noninverting input to ground. This configuration provides the DC source resistance matching to cancel outputs errors arising from input bias current.



Figure 29. DC-Coupled, G = –1, Bipolar Supply, Specification and Test Circuit



# **Differential ADC Driver**

The circuit on the front page shows an OPA2652 driving the ADS807 analog-to-digital converter (ADC) differentially, at a gain of +2V/V. The outputs are AC-coupled to the converter to adjust for the difference in supply voltages. The 133 $\Omega$  resistors at the noninverting inputs minimize DC offset errors. The differential topology minimizes even-order distortion products, such as second-harmonic distortion.

# **Bandpass Filter**

Figure 31 shows a single OPA2652 implementing a sixth-order bandpass filter. This filter cascades two second-order Sallen-Key sections with transmission zeros, and a double real pole section. It has 0.3dB of ripple, -3dB frequencies of 450kHz and 11MHz, and -23dB frequencies of 315kHz and 16MHz. The 20.0 $\Omega$  resistor isolates the first OPA2652 output from capacitive loading. This configuration improves stability with minimal impact on the filter response. Figure 30 shows the nominal response simulated by SPICE.





Figure 30. Nominal Filter Response



Figure 31. Bandpass Filter

#### **Video Line Driver**

Figure 32 shows the OPA2652 used as a video line driver. Its outstanding differential gain and phase allow it to be used in studio equipment, while its low cost and SOT23-8 package option also support consumer applications.



Figure 32. Video Line Driver

## **Pulse Delay Circuit**

Figure 33 shows the OPA2652 used in a pulse delay circuit. This circuit cascades the two op amps in the OPA2652, each forming a single pole, active allpass filter. The overall gain is +1, and the overall delay through the filter is:

 $t_{GD} = n(2RC)$ , overall group delay n = 2, the number of cascaded stages



Figure 33. Pulse Delay Circuit

 $R_{\rm F}$  and  $R_{\rm G}$  need to be equal to maintain a constant gain magnitude. The rise and fall times of the input pulses,  $tr_{(\rm IN)},$  should be slow enough to prevent pre-shoot artifacts in the response.

 $tr_{(IN)} \ge 5RC$ , minimal pre-shoot

#### **Simple Bandpass Filter**

Figure 34 shows the OPA2652 used as simple bandpass filter. The OPA2652 is well-suited for this type of circuit because it is very stable at a noise gain of +1.





Figure 34. Inverting Bandpass Filter

## **DESIGN-IN TOOLS**

### **Demonstration Fixtures**

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA2652 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1.

| PRODUCT  | PACKAGE | ORDERING<br>NUMBER | LITERATURE<br>NUMBER |
|----------|---------|--------------------|----------------------|
| OPA2652U | SO-8    | DEM-OPA-SO-2A      | SBOU003              |
| OPA2652E | SOT23-8 | DEM-OPA-SOT-2A     | SBOU001              |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA2652 product folder.

## **Macromodels and Applications Support**

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This method is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. Check the Texas Instruments web site (www.ti.com) for available SPICE products (note that not all parts have models). These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion or dG/do characteristics. These models do not attempt to distinguish between the package types in small-signal AC performance.

# **OPERATING SUGGESTIONS**

## **Optimizing Resistor Values**

Because the OPA2652 is a unity gain stable voltage feedback op amp, a wide range of resistor values may be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and parasitic capacitance considerations. For a noninverting unity gain follower application, the feedback connection should be made with a  $25\Omega$  resistor, not a direct short. This configuration isolates the inverting input capacitance from the output pin and improves the frequency response flatness. Usually, the feedback resistor value should be between  $200\Omega$  and  $1.5k\Omega$ . Below 200 $\Omega$ , the feedback network presents additional output loading that can degrade the harmonic distortion performance of the OPA2652. Above  $1.5k\Omega$ , the typical parasitic capacitance (approximately 0.2pF) across the feedback resistor may cause unintentional bandlimiting in the amplifier response.

A good rule of thumb is to target the parallel combination of R<sub>F</sub> and R<sub>G</sub> (see Figure 28) to be less than approximately 300 $\Omega$ . The combined impedance R<sub>F</sub> || R<sub>G</sub> interacts with the inverting input capacitance, placing an additional pole in the feedback network, and thus a zero in the forward response. Assuming a 2pF total parasitic on the inverting node, holding R<sub>F</sub> || R<sub>G</sub> < 300 $\Omega$  keeps this pole above 250MHz. By itself, this constraint implies that the feedback resistor R<sub>F</sub> can increase to several k $\Omega$  at high gains. This increase is acceptable as long as the pole formed by R<sub>F</sub> and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest.

## Bandwidth vs Gain: Noninverting Operation

Voltage feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain is increased. In theory, this relationship is described by the Gain Bandwidth Product (GBP) shown in the dividing GBP by specifications. Ideally, the noninverting signal gain (also called the Noise Gain, or NG) predicts the closed-loop bandwidth. In practice, this prediction only holds true when the phase margin approaches 90°, as it does in high gain configurations. At low gains (increased feedback factor), most amplifiers exhibit a wider bandwidth and lower phase margin. The OPA2652 is compensated to give a flat response in a noninverting gain of 1 (see Figure 28). This configuration results in a typical gain of +1 bandwidth of 700MHz, far exceeding that predicted by dividing the 200MHz GBP by NG = 1. Increasing the gain

causes the phase margin to approach  $90^{\circ}$  and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +5, the 45MHz bandwidth shown in the Electrical Characteristics is close to that predicted using this simple formula.

## **Inverting Amplifier Operation**

Because the OPA2652 is a general-purpose, wideband voltage feedback op amp, all of the familiar op amp application circuits are available to the designer. Inverting operation is one of the more common requirements and offers several performance benefits. Figure 29 shows a typical inverting configuration.

In the inverting configuration, three key design consideration must be noted. First, the gain resistor (R<sub>G</sub>) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted pair, long PCB trace or other transmission line conductor), R<sub>G</sub> may be set equal to the required termination value and R<sub>F</sub> adjusted to give the desired gain. This approach is the simplest, and results in optimum bandwidth and noise performance. However, at low inverting gains, the resulting feedback resistor value can present a significant load to the amplifier output. For an inverting gain of -1, setting R<sub>G</sub> to 50 $\Omega$  for input matching eliminates the need for R<sub>M</sub> but requires a 50<sub>W</sub> feedback resistor. This configuration has the interesting advantage that the noise gain becomes equal to 2 for a 50 $\Omega$  source impedance—the same as the noninverting circuits considered above. However, the amplifier output now sees the  $50\Omega$ feedback resistor in parallel with the external load. In general, the feedback resistor should be limited to the 200 $\Omega$  to 1.5k $\Omega$  range. In this case, it is preferable to increase both the R<sub>F</sub> and R<sub>G</sub> values as shown in Figure 29, and then achieve the input matching impedance with a third resistor  $(R_M)$  to ground. The total input impedance becomes the parallel combination of  $R_G$  and  $R_M$ .

The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and influences the bandwidth. For the example in Figure 29, the  $R_M$  value combines in parallel with the external 50 $\Omega$  source impedance, yielding an effective driving impedance of 50 $\Omega$  || 57.6 $\Omega$  = 26.8 $\Omega$ . This impedance is added in series with  $R_G$  for calculating the noise gain (NG). The resulting NG is 1.94 for Figure 29 (an ideal source would cause NG = 2.00).

The third important consideration in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input ( $R_B$ ). If this resistor is set equal to the total DC resistance looking out of the inverting node, the output DC

error, as a result of the input bias currents, is reduced to (Input Offset Current) • R<sub>F</sub>. If the 50Ω source impedance is DC-coupled in Figure 29, the total resistance to ground on the inverting input will be 429Ω. Combining this in parallel with the feedback resistor gives 208Ω, which is close to the R<sub>B</sub> = 205Ω used in Figure 29. To reduce the additional high-frequency noise introduced by this resistor, it is sometimes bypassed with a capacitor. As long as R<sub>B</sub> <300Ω, the capacitor is not required since its total noise contribution is much less than that of the op amp input noise voltage.

### Output Current and Voltage

The OPA2652 specifications in the spec table, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage • current, or VI product, that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot in the Typical Characteristics. The X and Y axes of this graph show the zero-voltage output current limit and the zero current output voltage limit, respectively. The four quadrants give a more detailed view of the device output drive capabilities, noting that the graph is bounded by a Safe Operating Area of 1W maximum internal power dissipation (500mW for each channel). Superimposing resistor load lines onto the plot shows that the OPA2652 can drive ±2.2V into  $50\Omega$  or  $\pm 2.5V$  into  $100\Omega$  without exceeding the output capabilities, or the 1W dissipation boundary line.

To maintain maximum output stage linearity, no output short-circuit protection is provided. This configuration will not normally be a problem since most applications include a series matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power supply pin will, in most cases, destroy the amplifier. Including a small series resistor (5 $\Omega$ ) in the power-supply line will protect against this. Always place the 0.1µF decoupling capacitor directly on the supply pins.

## Driving Capacitive Loads

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an analog-to-digital (A/D) converter—including additional external capacitance that may be recommended to improve A/D linearity. A high-speed amplifier such as the OPA2652 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed



directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This resistor does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended  $R_S$  versus capacitive load and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA2652. Long PCB traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2652 output pin (see Board Layout Guidelines).

#### **Distortion Performance**

The OPA2652 provides good distortion performance into a 100 $\Omega$  load on ±5V supplies. Increasing the load impedance improves distortion directly. Remember that the total load includes the feedback noninverting network: in the configuration (Figure 28), this is sum of  $R_F + R_G$ , while in the inverting configuration, it is only R<sub>F</sub>. Also, providing an additional supply decoupling capacitor  $(0.1 \mu F)$ between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to 6dB).

It is also true that increasing the output voltage swing increases harmonic distortion.

## **Noise Performance**

The OPA2652 input-referred voltage noise  $(8nV/\sqrt{Hz})$ , and the two input-referred current noise terms  $(1.4pA/\sqrt{Hz})$ , combine to give low output noise under a wide variety of operating conditions. Figure 35 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either  $nV/\sqrt{Hz}$  or  $pA/\sqrt{Hz}$ .



Figure 35. Op Amp Noise Analysis Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 1 shows the general form for the output noise voltage using the terms shown in Figure 35.

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$
(1)

Dividing this expression by the noise gain (NG = 1 +  $R_F/R_G$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 2.

$$E_{O} = \sqrt{\left(E_{NI}^{2} + \left(I_{BN}R_{S}\right)^{2} + 4kTR_{S}\right)NG^{2} + \left(I_{BI}R_{F}\right)^{2} + 4kTR_{F}NG}$$
(2)

Evaluating these two equations for the OPA2652 circuit and component values shown in Figure 28 gives a total output spot noise voltage of  $17nV/\sqrt{Hz}$ and a total equivalent input spot noise voltage of 8.4nV/ $\sqrt{Hz}$ . This noise includes the noise added by the bias current cancellation resistor (205 $\Omega$ ) on the noninverting input. This total input-referred spot noise voltage is only slightly higher than the  $8nV/\sqrt{Hz}$ specification for the op amp voltage noise alone. This result will be the case as long as the impedances appearing at each op amp input are limited to the previously recommend maximum value of 300 $\Omega$ . Keeping both (R<sub>F</sub> || R<sub>G</sub>) and the noninverting input source impedance less than  $300\Omega$ satisfies both noise and frequency response flatness considerations. Since the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor  $(R_{\rm B})$  for the inverting op amp configuration of Figure 29 is not required.

#### SBOS125A-JUNE 2000-REVISED MAY 2006

#### **DC Accuracy and Offset Control**

The balanced input stage of a wideband voltage feedback op amp allows good output DC accuracy in a wide variety of applications. Although the high-speed input stage does require relatively high input bias current (typically  $4\mu$ A out of each input terminal), the close matching between them may be used to significantly reduce the output DC error caused by this current. This reduction is done by matching the DC source resistances appearing at the two inputs. This matching reduces the output DC error resulting from the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 28, using worst-case +25°C input offset voltage and current specifications, gives a worst-case output offset voltage equal to:

$$\pm (\text{NG} \cdot \text{V}_{\text{OS(MAX)}}) \pm (\text{R}_{\text{F}} \cdot \text{I}_{\text{OS(MAX)}})$$

 $= \pm (1.94 \cdot 7.0 \text{mV}) \pm (402 \Omega \cdot 1.0 \mu \text{A})$ 

$$= \pm 14.0 \text{mV}$$

(NG = noninverting signal gain)

A fine scale output offset null, or DC operating point adjustment, is often required. Numerous techniques are available for introducing DC offset control into an op amp circuit. Most of these techniques add a DC current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input may be considered. However, the DC offset voltage on the summing junction sets up a DC current back into the source which must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a DC-coupled inverting amplifier, Figure 36 shows one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the DC offset current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. This configuration ensures that the adjustment circuit has minimal effect on the loop gain, and therefore on the frequency response as well.





Figure 36. DC-Coupled, Inverting Gain of –2, with Offset Adjustment

#### **Thermal Analysis**

Heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature will set the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed 175°C.

Operating junction temperature (T<sub>J</sub>) is given by T<sub>A</sub> +  $P_D \bullet \theta_{JA}$ . The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signal and load; for a grounded resistive load,  $P_{DL}$  is at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition,  $P_{DL} = V_S^2/(4 \bullet R_L)$  where  $R_L$  includes feedback network loading.

Note that it is the power in the output stage, and not into the load, that determines internal power dissipation.

As an example, compute the maximum  $T_J$  using an OPA2652E (SOT23-8 package) in the circuit of Figure 28 operating at the maximum specified ambient temperature of +85°C and with both outputs driving 2.5V<sub>DC</sub> into a grounded 100 $\Omega$  load.

 $P_D = 10V \bullet 15.5mA + 2 [5^2/(4 \bullet [100\Omega || 804\Omega])] = 296mW$ 

Maximum  $T_J = +85^{\circ}C + (0.30W \bullet 150^{\circ}C/W) = 130^{\circ}C$ 

This absolute worst-case condition meets the specified maximum junction temperature. Actual  $P_{DL}$  will almost always be less than that considered here. Carefully consider maximum  $T_J$  in your application.

# **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier such as the OPA2652 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.

b) Minimize the distance (< 0.25") from the power-supply pins to high-frequency 0.1µF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. An optional supply decoupling capacitor  $(0.1\mu F)$  across the two power supplies (for bipolar operation) will improve 2nd harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.

c) Careful selection and placement of external components will preserve the high frequency performance of the OPA2652. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axiallyleaded resistors can also provide good high frequency performance. Again, keep resistor leads and PCB traces as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal film or surface-mount resistors have approximately 0.2pF in shunt with the resistor. For resistor values >1.5k $\Omega$ , this parasitic capacitance can add a pole and/or zero below 500MHz that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The  $402\Omega$  feedback used in the typical performance specifications is a good starting point for design. Note that a  $25\Omega$ feedback resistor, rather than a direct short, is suggested for the unity gain follower application. This effectively isolates the inverting input capacitance from the output pin that would otherwise cause additional peaking in the gain of +1 frequency response.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plot of Recommended R<sub>S</sub> vs Capacitive Load (Figure 17). Low parasitic capacitive loads (< 5pF) may not need an R<sub>S</sub> since the OPA2652 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an  $R_S$  are allowed as the signal gain increases (increasing the unloaded phase margin) If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable. implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50\Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA2652 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2652 allows multiple destination

#### SBOS125A-JUNE 2000-REVISED MAY 2006

devices to be handled as separate transmission lines, each with respective series and shunt terminations. lf the 6dB attenuation of а doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of Recommended R<sub>S</sub> vs Capacitive Load (Figure 17). This configuration will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

e) Socketing a high-speed part like the OPA2652 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2652 directly onto the board.

#### Input and ESD Protection

The OPA2652 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the *Absolute Maximum Ratings* table. All device pins are protected with internal ESD protection diodes to the power supplies as shown in Figure 37.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with  $\pm$ 15V supply parts driving into the OPA2652), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.



Figure 37. Internal ESD Protection

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (June 2000) to A Revision                 | Page |
|----|----------------------------------------------------------------|------|
| •  | Changed format of data sheet. Updated to XML from PageMaker.   | 1    |
| •  | Changed input voltage axis values to correct units.            | 8    |
| •  | Changed reference to alternate part numbers.                   | 10   |
| •  | Changed information regarding available demonstration fixtures | 12   |



# **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (0)  | (4)                           | (5)                        |              | (0)          |
| OPA2652E/250          | Active | Production    | SOT-23 (DCN)   8 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | C52          |
| OPA2652E/250.A        | Active | Production    | SOT-23 (DCN)   8 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | C52          |
| OPA2652E/3K           | Active | Production    | SOT-23 (DCN)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -            | C52          |
| OPA2652E/3K.A         | Active | Production    | SOT-23 (DCN)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | C52          |
| OPA2652U              | Active | Production    | SOIC (D)   8     | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -            | OPA<br>2652U |
| OPA2652U.A            | Active | Production    | SOIC (D)   8     | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA<br>2652U |
| OPA2652U/2K5          | Active | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA<br>2652U |
| OPA2652U/2K5.A        | Active | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | OPA<br>2652U |
| OPA2652UG4            | Active | Production    | SOIC (D)   8     | 75   TUBE             | -    | Call TI                       | Call TI                    | See OPA2652U |              |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.



www.ti.com

# PACKAGE OPTION ADDENDUM

23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | All dimensions are nominal |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|----------------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type            | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OPA2652E/250                | SOT-23                     | DCN                | 8    | 250  | 180.0                    | 8.4                      | 3.15       | 3.1        | 1.55       | 4.0        | 8.0       | Q3               |
| OPA2652E/3K                 | SOT-23                     | DCN                | 8    | 3000 | 180.0                    | 8.4                      | 3.15       | 3.1        | 1.55       | 4.0        | 8.0       | Q3               |
| OPA2652U/2K5                | SOIC                       | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2652E/250 | SOT-23       | DCN             | 8    | 250  | 213.0       | 191.0      | 35.0        |
| OPA2652E/3K  | SOT-23       | DCN             | 8    | 3000 | 213.0       | 191.0      | 35.0        |
| OPA2652U/2K5 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

# TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2652U   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2652U.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated