**OPA625, OPA2625** ZHCSDL0A - APRIL 2015-REVISED OCTOBER 2015 # OPAx625 高带宽、高精度、低 THD+N、 16 位和 18 位模数转换器 (ADC) 驱动器 ### 特性 - 高驱动模式: - 增益带宽 (GBW) (G = 100): 120MHz - 转换率: 115V/µs - 4V 输出时的 16 位稳定时间: 280ns - 低电压噪声: 10kHz 时为 2.5nV/√Hz - 低输出阻抗: 1MHz 时为 1Ω - 偏移电压: ±100μV(最大值) - 偏移电压漂移: ±3µV/℃(最大值) - 低静态电流: 2mA (典型值) - 低功耗模式: - GBW: 1MHz - 低静态电流: 270µA(典型值) - 功率可扩展性 特性: - 可超快速地从低功耗模式切换至高驱动模 式: 170ns - 高交流和直流精度: - 低失真: 100kHz 时, HD2 为 -122dBc, HD3 为 -140dBc - 输入共模范围包括负电源轨 - 轨到轨输出 - 宽额定温度范围: -40℃ 至 +125℃ ### 2 应用 - 精密逐次逼近寄存器 (SAR) ADC 驱动器 - 精密电压基准缓冲器 - 可编程逻辑控制器 - 测试和测量设备 - 功耗敏感型数据采集系统 #### SAR ADC 驱动器 # 3 说明 OPAx625 系列运算放大器是出色的 16 位和 18 位 SAR ADC 驱动器,具备高精度、低总谐波失真 (THD) 及低噪声等诸多优势,可提供一套独特的电源可扩展解 决方案。该器件系列在额定工作条件下的 16 位稳定时 间为 280ns, 可提供真正的 16 位有效位数 (ENOB)。 该系列器件具备高直流精度(偏移电压仅为 100µV)、120MHz 的宽增益带宽积以及 2.5nV/√Hz 的低宽带噪声,并且经优化可驱动高吞吐量、高分辨率 的 SAR ADC,例如 ADS88xx 系列 SAR ADC。 此 OPAx625 具有 两种工作模式: 高驱动模式和低功 耗模式。在创新型低功耗模式下, OPAx625 会跟踪输 入信号,从而能够在 170ns 内以 16 位 ENOB 从低功 耗模式切换至高驱动模式。 OPAx625 系列采用 6 引脚小外形尺寸晶体管 (SOT) 封装和 10 引脚超薄小外形尺寸 (VSSOP) 封装,额定 工作温度范围为 **–40°C** 至 **+125°**C。 # 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | | | |---------|------------|-----------------|--|--| | OPA625 | SOT (6) | 2.90mm x 1.60mm | | | | OPA2625 | VSSOP (10) | 3.00mm × 3.00mm | | | (1) 要了解所有可用封装,请参见数据表末尾的封装选项附录。 ### 16 位 SAR ADC,f<sub>IN</sub> = 10kHz,1MSPS FFT # 目录 | 1 | 特性 1 | 8 | Detailed Description | 26 | |---|--------------------------------------------------|----|--------------------------------|----| | 2 | 应用1 | · | 8.1 Overview | | | 3 | 说明 1 | | 8.2 Functional Block Diagram | | | - | | | 8.3 Feature Description | | | 4 | 修订历史记录 | | 8.4 Device Functional Modes | | | 5 | Pin Configuration and Functions | 9 | Application and Implementation | | | 6 | Specifications 4 6.1 Absolute Maximum Ratings 4 | 3 | 9.1 Application Information | | | | 6.2 ESD Ratings | | 9.2 Typical Applications | | | | 6.3 Recommended Operating Conditions | 10 | Power Supply Recommendations | 34 | | | 6.4 Thermal Information | 11 | Layout | 34 | | | 6.5 Electrical Characteristics High-Drive Mode | | 11.1 Layout Guidelines | | | | 6.6 Electrical Characteristics Low-Power Mode | | 11.2 Layout Example | | | | 6.7 Electrical Characteristics High-Drive Mode | 12 | 器件和文档支持 | | | | 6.8 Electrical Characteristics Low-Power Mode 10 | | 12.1 器件支持 | 36 | | | 6.9 Switching Characteristics | | 12.2 文档支持 | 36 | | | 6.10 Typical Characteristics | | 12.3 相关链接 | 36 | | 7 | Parameter Measurement Information | | 12.4 Community Resources | 36 | | • | 7.1 DC Parameter Measurements | | 12.5 商标 | | | | 7.2 Transient Parameter Measurements | | 12.6 静电放电警告 | 37 | | | 7.3 AC Parameter Measurements | | 12.7 Glossary | 37 | | | 7.4 Noise Parameter Measurements | 13 | 机械、封装和可订购信息 | | | | | | | | # 4 修订历史记录 | Cł | hanges from Original (April 2015) to Revision A | Page | |----|----------------------------------------------------------------------------------------------|------| | • | 已将 OPA2625 从"产品预览"改为"量产数据";已添加 OPA2625 规范至数据表 | 1 | | • | Changed MODE B pin description options for V+ and V- | 3 | | • | Added crosstalk parameter to Electrical Characteristics table | 5 | | • | Added crosstalk parameter to Electrical Characteristics table | 8 | | • | Changed short-circuit current value from 150 mA to 80 mA in Electrical Characteristics table | g | | • | Changed short-circuit current value from 100 mA to 50 mA in Electrical Characteristics table | 10 | | • | Added OPA2625 data to 图 12 | 13 | | • | Added 图 24 | 15 | | • | Deleted "18" from several typical characteristic figure titles (typo) | 19 | # 5 Pin Configuration and Functions #### **Pin Functions: OPA625** | PIN | | 1/0 | DESCRIPTION | | |------|----|-----|---------------------------------------------------------------------------------------------|--| | NAME | NO | I/O | DESCRIPTION | | | +IN | 3 | 1 | Noninverting input | | | -IN | 4 | 1 | Inverting input | | | MODE | 5 | I | Controls OPA625 mode: V+ = low-power mode V- = high-drive mode NOTE: Do not float this pin. | | | OUT | 1 | 0 | Output terminal | | | V+ | 6 | _ | Positive supply voltage | | | V- | 2 | _ | Negative supply voltage | | ### **Pin Functions: OPA2625** | | 1 111 1 41101101101 01 7 12020 | | | | | | | |--------|--------------------------------|-----|------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN | | 1/0 | DESCRIPTION | | | | | | NAME | NO. | 1/0 | DESCRIPTION | | | | | | +IN A | 3 | 1 | Noninverting input for channel A | | | | | | −IN A | 2 | 1 | Inverting input for channel A | | | | | | +IN B | 7 | I | Noninverting input for channel B | | | | | | –IN B | 8 | I | Inverting input for channel B | | | | | | MODE A | 5 | I | Controls OPA2625 mode for channel A: V+ = low-power mode V- = high-drive mode NOTE: Do not float this pin. | | | | | | MODE B | 6 | ı | Controls OPA2625 mode for channel B: V+ = low-power mode V- = high-drive mode NOTE: Do not float this pin. | | | | | | OUT A | 1 | 0 | Output terminal for channel A | | | | | | OUT B | 9 | 0 | Output terminal for channel B | | | | | | V+ | 10 | _ | Positive supply voltage | | | | | | V- | 4 | _ | Negative supply voltage | | | | | # 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | | |--------------------------------|---------------------------|-------------|------------|------|--| | Supply voltage, V <sub>S</sub> | (V+) - (V-) | | 6 | V | | | | +IN | (V-) - 0.3 | (V+) + 0.3 | | | | Input voltage (2) | -IN | (V-) - 0.3 | (V+) + 0.3 | V | | | | MODE | (V-) - 0.3 | (V+) + 0.3 | | | | Output voltage | OUT | (V-) | (V+) | V | | | | +IN | | 10 | | | | Cial access | –IN | | 10 | A | | | Sink current | MODE | | 10 | mA | | | | OUT | | 150 | | | | | +IN | | 10 | | | | 0 | -IN | | 10 | 4 | | | Source current | MODE | | 10 | mA | | | | OUT <sup>(2)</sup> | | 150 | | | | T | Operating junction | -40 | 150 | 00 | | | Temperature | Storage, T <sub>stg</sub> | <b>–</b> 65 | 150 | °C | | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|-------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000 | \/ | | V <sub>(ESD)</sub> | discharge | iconostatio | ±1500 | ] V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |----------------|---------------------------------|------|------|-------------|------| | Vs | Supply input voltage, (V+) - (V | ′–) | 2.7 | 5.5 | V | | | | +IN | (V-) | (V+) - 1.15 | | | $V_{I}$ | Input voltage | -IN | (V-) | (V+) - 1.15 | V | | | | MODE | (V-) | (V+) | | | Vo | Output voltage | | (V-) | (V+) | V | | Io | Output current | | -120 | 120 | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | TJ | Operating junction temperature | ) | -40 | 125 | °C | <sup>(2)</sup> For input voltages beyond the power-supply rails, voltage or current must be limited. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information | | | OPA625 | OPA2625 | | |-----------------------|----------------------------------------------|-----------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT) | DGS (VSSOP) | UNIT | | | | 6 PINS | 10 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 184.9 | 171.7 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 123.6 | 68.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 30.7 | 91.9 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 22.1 | 9.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 30.2 | 90.5 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 6.5 Electrical Characteristics High-Drive Mode at $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE pin connected to V- pin, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 1, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) | | PARAMETER | Т | EST CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------|-----------------------------------------|----------------------------------------------------------------------|-----------------------------------------|-----|------------|------|--------------------|--|--| | AC PER | FORMANCE | | | | | | | | | | | Unity gain frequency | $V_O = 10 \text{ mV}_{PP}$ | | | 80 | | MHz | | | | φ <sub>m</sub> | Phase margin | | | | 50 | | Degrees | | | | GBW | Gain-bandwidth product | $G = 100, V_O = 10 \text{ mV}_{PP}$ | | | 120 | | MHz | | | | SR | Slew rate | V <sub>O</sub> = 1-V step, G = 1 | | | 45 | | \//uo | | | | SK | Siew rate | V <sub>O</sub> = 4-V step, G = 2 | | | 115 | | V/µs | | | | | | | Settling time to 0.1% (10-bit accuracy) | | 80 | | | | | | t <sub>settle</sub> | Settling time | V <sub>O</sub> = 4-V step, G = 2 | to 0.005%<br>(14-bit accuracy) | | 110 | | ns | | | | | | | to 0.00153%<br>(16-bit accuracy) | | 280 | | | | | | | Overshoot | V <sub>O</sub> = 4-V step, G = 2 | | | 2.5% | | | | | | | Undershoot | V <sub>O</sub> = 4-V step, G = 2 | | | 3% | | | | | | | Second-order harmonic Distortion | | | | f = 10 kHz | | 144 | | | | HD2 | | $V_0 = 2 V_{PP}, G = 2$ | f = 100 kHz | | 122 | | dBc | | | | | | | f = 1 MHz | | 80 | | | | | | | Third-order harmonic<br>Distortion | | f = 10 kHz | | 155 | | | | | | HD3 | | $V_0 = 2 V_{PP}, G = 2$ | f = 100 kHz | | 140 | | dBc | | | | | | | f = 1 MHz | | 80 | | | | | | | Second-order intermodulation distortion | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 1 MHz, 200-kHz tone spacing | | | 90 | | dBc | | | | | Third-order intermodulation distortion | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 1 MHz, 200-kHz tone spacing | | | 100 | | dBc | | | | V <sub>N</sub> | Input poigo voltago | f = 0.1 Hz to 10 Hz, peak-to-peak | | | 0.8 | | $\mu V_{PP}$ | | | | ٧N | Input noise voltage | f = 0.1 Hz to 10 Hz, rms | | | 120 | | $nV_{RMS}$ | | | | M | Input voltage noise | f = 1 kHz | f = 1 kHz | | 3.2 | | nV/√ <del>Hz</del> | | | | V <sub>n</sub> | density | f = 10 kHz | | | 2.5 | | IIV/VIIZ | | | | 1 | Input current noise | f = 1 kHz | | | 4.1 | | pA/√ <del>Hz</del> | | | | l <sub>n</sub> | density | f = 10 kHz | | | 2.8 | | pA/\nz | | | | t <sub>OR</sub> | Overload recovery time | G = 5 | | | 50 | | ns | | | | Z <sub>o</sub> | Open-loop output impedance | f = 1 MHz | | | 1 | | Ω | | | | | Crosstalk | DC | | | 150 | | dB | | | | | OIUSSIAIK | f = 1 MHz | | | 127 | | UD | | | | DC PER | FORMANCE | | | | | | | | | | , | l | | | | 15 | ±100 | \/ | | | | Vos | Input offset voltage | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | ±300 | μV | | | # **Electrical Characteristics High-Drive Mode (continued)** at $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE pin connected to V- pin, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 1, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) | | PARAMETER | TES | T CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------|------------|----------------|----------| | -N/ / !T | land offers to the state | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.5 | ±3 | μV/°C | | dV <sub>OS</sub> /dT | Input offset voltage drift | OPA2625 only, $T_A = -40$ °C to | o +125°C | | 0.6 | ±4 | | | | Power-supply rejection | | | 100 | | | | | PSRR | ratio | 2.7 V ≤ (V+) ≤ 5 V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 90 | 120 | | dB | | | | | | | 2 | 4 | | | | Input bigs current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 5.7 | | | l <sub>B</sub> | Input bias current | - 11 | 40500 | | | | μA | | | | OPA2625 only, $T_A = -40^{\circ}C \text{ t}$ | 0 +125°C | 1 | | 6.5 | 4 /0 0 | | dl <sub>B</sub> /dT | Input bias current drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 15 | | nA/°C | | | | | | | 20 | 120 | | | los | Input offset current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 150 | nA | | | | OPA2625 only, $T_A = -40^{\circ}C$ to | o +125°C | | | 200 | | | dl <sub>OS</sub> /dT | Input offset current drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.6 | | nA/°C | | OPEN LO | OOP GAIN | | | | | | | | | | $(V-) + 0.2 V < V_O < (V+) - 0.$ | 2 V, R <sub>LOAD</sub> = 600 Ω | 110 | | | | | | | $(V-) + 0.15 V < V_O < (V+) - 0.15 V < V_O < (V+) = 0.15 V < 0.15$ | 0.15 V, R <sub>LOAD</sub> = 10 kΩ | 114 | | | | | Δ | Open-loop gain | · / · · · · · · · · · · · · · · · · · · | $(V-) + 0.2 \text{ V} < V_0 < (V+) - 0.2 \text{ V},$ | | | | dB | | A <sub>OL</sub> Open- | Ореп-юор даш | T 4000 to 140500 | $R_{LOAD} = 600 \Omega$ | 106 | 128 | | gB | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | $(V-) + 0.15 V < V_O < (V+) - 0.15 V$ ,<br>$R_{LOAD} = 10 k\Omega$ | 110 | 132 | | | | INPUT VO | DLTAGE | | | | | | | | V <sub>CM</sub> | Common-mode voltage range | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V-) | | (V+) –<br>1.15 | V | | | Common-mode rejection | | | 100 | 117 | | dB | | CMRR | ratio | $(V-) < V_{COM} < (V+) - 1.15 V$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 90 | 115 | | | | INPUT IM | IPEDANCE | | 1 ** | | | | | | Z <sub>ID</sub> | Differential input impedance | | | | 27 1.2 | | KΩ pF | | Z <sub>IC</sub> | Common-mode input impedance | | | | 47 1.5 | | MΩ pF | | OUTPUT | | | | | | | | | | | | | | 60 | 80 | | | | Output voltage ewing to | $R_{LOAD} = 600 \Omega$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 100 | | | | Output voltage swing to<br>the rail | | , , , , , , , , , , , , , , , , , , , | | 20 | 35 | mV | | | | $R_{LOAD} = 10 \text{ k}\Omega$ | T <sub>A</sub> = -40°C to +125°C | | | 40 | | | 1 | Short-circuit current | | 1 <sub>A</sub> = -40 0 to +123 0 | | 150 | 40 | A | | I <sub>sc</sub> | | | | 0 - | | | mA | | C <sub>LOAD</sub> | Capacitive load drive | | | See Typic | al Charact | eristics | | | MODE | | | | | | | | | V <sub>IL</sub> | High-drive (HD) mode threshold | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V-) | | (V-) + 0.5 | V | | V <sub>IH</sub> | Low-power (LP) mode threshold | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V-) + 1.2 | | (V+) | V | | I <sub>IL</sub> | Low-level input current | $T_A = -40$ °C to +125°C, $V_{MOD}$ | E ≤ (V–) + 0.5 V | <u> </u> | 0.01 | 1 | μΑ | | | | $T_A = -40$ °C to +125°C, $V_{MODE} \ge (V-) + 1.2 \text{ V}$ | | | 20 | 30 | _ | | I <sub>IH</sub> | High-level input current | | o +125°C, V <sub>MODE</sub> ≥ (V–) + 1.2 V | | | 1 | μA | | POWER S | SUPPLY | | | | | | - | | | Quiescent current per la = 0 mA 2 2.2 | | | | | | | | ΙQ | Quiescent current per | $I_{O} = 0 \text{ mA},$ | | | _ | | mA | # 6.6 Electrical Characteristics Low-Power Mode at $T_A$ = 25°C, V+ = 5 V, V- = 0 V, $V_{MODE}$ = 5 V, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 1, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) | | PARAMETER | TES. | T CONDITIONS | MIN | TYP | MAX | UNIT | | |----------------------------------------------------|----------------------------|------------------------------------------------------|--------------------------------------------------------------------|------|-----|----------------|---------|--| | AC PERF | FORMANCE | | | | | | | | | GBW | Gain-bandwidth product | $G = 100, V_O = 10 \text{ mV}_{PP}$ | | | 1 | | MHz | | | φ <sub>m</sub> | Phase margin | | | | 72 | | Degrees | | | 00 | 01 1 | V <sub>O</sub> = 1-V step | | | 4.3 | | | | | SR | Slew rate | V <sub>O</sub> = 4-V step, G = 2 | | | 4.1 | | V/µs | | | Z <sub>o</sub> | Open-loop output impedance | f = 1 MHz | | | 12 | | Ω | | | DC PERF | ORMANCE | | | | | | | | | V | lt | | | | 0.6 | 3 | \/ | | | V <sub>OS</sub> | Input offset voltage | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.7 | 3.7 | mV | | | PSRR | Power-supply rejection | 271/2/11/251/ | | 74 | | | ٩D | | | PSKK | ratio | 2.7 V ≤ (V+) ≤ 5 V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 70 | 100 | | dB | | | | | | | | | 150 | | | | $I_{B}$ | Input bias current | $T_A = -40$ °C to +125°C | | | 140 | 200 | nA | | | | | OPA2625 only, $T_A = -40^{\circ}\text{C}$ to +125°C | | | | 250 | | | | | lt#t | | | | | 20 | A | | | $I_{OS}$ Input offset current $T_A = -40^{\circ}C$ | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 25 | nA | | | OPEN LC | OOP GAIN | | | | | | | | | ^ | On an In an arriv | T 4000 - 40500 | $(V-) + 0.2 V < V_O < (V+) - 0.2 V,$<br>$R_{LOAD} = 600 \Omega$ | 70 | 100 | | -10 | | | A <sub>OL</sub> | Open-loop gain | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | $(V-) + 0.15 V < V_O < (V+) - 0.15 V$ ,<br>$R_{LOAD} = 10 k\Omega$ | 90 | 100 | | dB | | | INPUT V | OLTAGE | | | | | | | | | $V_{CM}$ | Common-mode voltage range | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V-) | | (V+) –<br>1.15 | ٧ | | | CMRR | Common-mode rejection | (V-) < V <sub>COM</sub> < (V+) - 1.15 V | | 66 | 114 | | dB | | | CIVIKK | ratio | $(V-) < V_{COM} < (V+) - 1.15 V$ | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 60 | 114 | | uБ | | | OUTPUT | | • | , | | | | | | | | Output voltage swing to | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | $R_{LOAD} = 600 \Omega$ | | | 110 | \/ | | | | the rail | $I_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | $R_{LOAD} = 10 \text{ k}\Omega$ | | | 40 | mV | | | I <sub>sc</sub> | Short-circuit current | | | | 100 | | mA | | | POWER : | SUPPLY | | , | | | | | | | | Quiescent current per | $I_O = 0 \text{ mA},$ | | | 270 | 320 | | | | IQ | amplifier | MODE connected to V+ | $T_A = -40$ °C to +125°C | | | 450 | μA | | # 6.7 Electrical Characteristics High-Drive Mode at T<sub>A</sub> = +25°C, V+ = 2.7 V, V- = 0 V, V<sub>MODE</sub> = 0 V, V<sub>COM</sub> = V<sub>O</sub> = 1.35 V, gain (G) = 1, R<sub>F</sub> = 1 k $\Omega$ , C<sub>F</sub> = 2.7 pF, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 k $\Omega$ connected to 1.35 V (unless otherwise noted) | | PARAMETER | TE | ST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|-----|----------|--------------| | AC PERF | ORMANCE | T | | | | - | | | | Unity gain frequency | $V_O = 10 \text{ mV}_{PP}$ | | | 76 | | MHz | | $\phi_{\text{m}}$ | Phase margin | | | | 45 | | Degrees | | GBW | Gain-bandwidth product | G = 100, V <sub>O</sub> = 10 mV <sub>PP</sub> | | | 120 | | MHz | | SR | Slew rate | V <sub>O</sub> = 1-V step, G = 2 | | 45 | | V/µs | | | | | | to 0.1% | | 80 | | | | $t_{\text{settle}}$ | Settling time | $V_O = 1-V$ step, $G = 2$ | to 0.01% | | 170 | | ns | | | | | to 0.000763% (17-bit accuracy) | | 250 | | | | | Overshoot | V <sub>O</sub> = 1-V step, G = 2 | | | 6% | | | | | Undershoot | V <sub>O</sub> = 1-V step, G = 2 | | | 5% | | | | | | (V+) = 3.3 V, (V-) = 0 V, | f = 10 kHz | | 136 | | dBc | | HD2 | Second order harmonic<br>Distortion | $V_{COM} = 1.1 V,$ | f = 100 kHz | | 118 | | | | | | $V_0 = 2 V_{PP}$ | f = 1 MHz | | 80 | | | | | | | f = 10 kHz | | 143 | | | | | | | OPA2625 only, f = 10 kHz | | 143 | | dBc | | HD3 | Third order harmonic | (V+) = 3.3 V, (V-) = 0 V, | f = 100 kHz | | 130 | | | | пиз | Distortion | $V_{COM} = 1.1 \text{ V},$ $V_{O} = 2 \text{ V}_{PP}$ | OPA2625 only, f = 100 kHz | | 125 | | | | | | | f = 1 MHz | | 85 | | | | | | | OPA2625 only, f = 1 MHz | | 74 | | | | | Second order inter-<br>modulation distortion | $(V+) = 3.3 \text{ V}, (V-) = 0 \text{ V}, V_{\text{COM}} = 1.1 \text{ V}, V_{\text{O}} = 2 \text{ V}_{\text{PP}},$ f = 1 MHz, 200-kHz tone spacing | | | 95 | | dBc | | | Third order inter-<br>modulation distortion | (V+) = 3.3 V, (V-) = 0 V, $V_{COM}$ = 1.1V, $V_{O}$ = 1 $V_{PP}$ , f = 1 MHz, 200-kHz tone spacing | | | 104 | | dBc | | V <sub>N</sub> | Input poigo voltago | f = 0.1 Hz to 10 Hz peak to peak | | | 0.8 | | $\mu V_{PP}$ | | | Input noise voltage | f = 0.1 Hz to 10 Hz rms | | 120 | | $nV_RMS$ | | | $V_n$ | Input voltage noise density | f = 10 kHz | | | 2.5 | | nV/√Hz | | I <sub>n</sub> | Input current noise density | f = 10 kHz | | | 2.8 | | pA/√Hz | | t <sub>OR</sub> | Overload recovery time | G = 5 | | | 35 | | ns | | Z <sub>o</sub> | Open-loop output impedance | f = 1 MHz | | | 1.3 | | Ω | | | Crosstalk | DC<br>f = 1 MHz | | | 150 | | dB | | | Olossiaik | | | | 127 | | ub | | DC PERF | ORMANCE | | | T | | | | | Vos | Input offset voltage | $T_A = -40$ °C to +125°C | | | 15 | ±100 | μV | | vos | | | | | | ±300 | μν | | dV <sub>OS</sub> /dT | Input offset voltage drift | $T_A = -40$ °C to +125°C<br>OPA2625 only, $T_A = -40$ °C to +125°C | | | 0.5 | ±3.1 | μV/°C | | av <sub>OS</sub> /a1 | input onset voltage uffit | | | | 0.6 | ±4 | μν/ C | | I <sub>B</sub> | | | | | 2 | 4 | | | | Input bias current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 5.7 | μΑ | | С | | OPA2625 only, $T_A = -40^{\circ}\text{C to } +125^{\circ}$ | | | 6.5 | | | | dl <sub>B</sub> /dT | Input bias current drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 15 | | nA/°C | | | Input offset current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 20 | 120 | | | Ios | | | | | | 150 | nA | | | | $OPA2625$ only, $T_A = -40^{\circ}C$ | .2625 only, T <sub>A</sub> = -40°C to +125° | | | 200 | | | dl <sub>OS</sub> /dT | Input offset current drift | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 80 | | pA/°C | | | OPEN-LO | OP GAIN | | | | | | | # **Electrical Characteristics High-Drive Mode (continued)** at T<sub>A</sub> = +25°C, V+ = 2.7 V, V- = 0 V, V<sub>MODE</sub> = 0 V, V<sub>COM</sub> = V<sub>O</sub> = 1.35 V, gain (G) = 1, R<sub>F</sub> = 1 k $\Omega$ , C<sub>F</sub> = 2.7 pF, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 k $\Omega$ connected to 1.35 V (unless otherwise noted) | | PARAMETER | TES | T CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------|-------------|----------------|------------------------| | | Open-loop gain | $(V-) + 0.2 \text{ V} < \text{V}_{\text{O}} < (V+) - 0.2 \text{ V},$<br>$R_{\text{LOAD}} = 600 \Omega$ | | 110 | | | | | A <sub>OL</sub> | | $(V-) + 0.15 \text{ V} < V_O < (V+) - 0.15 \text{ V},$ $R_{LOAD} = 10 \text{ k}\Omega$ | | 114 | | | dB | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | $(V-) + 0.2 V < V_O < (V+) - 0.2 V$ , $R_{LOAD} = 600 \Omega$ | 106 | 128 | | иь | | | | | $(V-) + 0.15 V < V_O < (V+) - 0.15 V$ , $R_{LOAD} = 10 k\Omega$ | 110 | 132 | | 1 | | INPUT VC | DLTAGE | | | | | | | | V <sub>CM</sub> | Common-mode voltage range | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V-) | | (V+) –<br>1.15 | V | | CMRR | Common-mode rejection | (V-) < V <sub>COM</sub> < (V+) - 1.15 V | | 100 | 117 | | -ID | | CIVIKK | ratio | (V-) < V <sub>COM</sub> < (V+) - 1.15 V | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 90 | 115 | | dB | | INPUT IM | IPEDANCE | | | | | | | | Z <sub>ID</sub> | Differential input impedance | | | | 27 0.8 | | $K\Omega \parallel pF$ | | Z <sub>IC</sub> | Common-mode input impedance | | | | 47 1.2 | | MΩ pF | | OUTPUT | | | | | | | | | | | P - 600 O | | | 60 | 80 | | | | Output voltage swing to the rail | $R_{LOAD} = 600 \Omega$ | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | 100 | mV | | | | rail R <sub>LOAD</sub> = 10 kΩ | | | 20 | 35 | IIIV | | | | IX LOAD = 10 K22 | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | | 40 | | | I <sub>SC</sub> | Short-circuit current | | | | 80 | | mA | | C <sub>LOAD</sub> | Capacitive load drive | | | See Typic | cal Charact | eristics | | | MODE | | | | | | | | | V <sub>IL</sub> | High-drive (HD) mode threshold | $T_A = -40$ °C to +125°C | | (V-) | | (V-) + 0.5 | V | | V <sub>IH</sub> | Low-power (LP) mode threshold | $T_A = -40$ °C to +125°C | | (V-) + 1.2 | | (V+) | V | | POWER S | SUPPLY | | | | | | | | IQ | Quiescent current per amplifier | I <sub>O</sub> = 0 mA<br>MODE connected to ground | T 4000 t 40500 | | 2 | 2.1 | mA | | | ampililei | MODE connected to ground | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 2.8 | | # 6.8 Electrical Characteristics Low-Power Mode at $T_A$ = +25°C, V+ = 2.7 V, V- = 0 V, $V_{MODE}$ = 2.7 V, $V_{COM}$ = $V_O$ = 1.35V, gain (G) = 1, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 1 k $\Omega$ connected to 1.35 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |---------------------------------------|-----------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-----|----------------|---------|----| | AC PERI | FORMANCE | | | | | | | | | GBW | Gain-bandwidth product | $G = 100, V_{IN} = 10 \text{ mV}_{PP}$ | | 0.8 | | MHz | | | | φ <sub>m</sub> | Phase margin | | | | 72 | | Degrees | | | SR | Slew rate | V <sub>O</sub> = 1 V-step, G = 2 | | | 3.7 | | V/µs | | | Z <sub>o</sub> | Open-loop output impedance | f = 1 MHz | | | 13 | | Ω | | | DC PERI | FORMANCE | 1 | | | | J. | | | | \/ | Innut offeet valtage | | | | 0.6 | 3 | m\/ | | | Vos | Input offset voltage | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.7 | ±3.6 | mV | | | | | | | | | 150 | | | | $I_{B}$ | Input bias current | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 140 | 220 | nA | | | | | | OPA2625 only, $T_A = -40$ °C to | | | 250 | | | | | | 1 | | | | 20 | | ^ | | | $I_{OS}$ Input offset current $T_A =$ | | $T_A = -40$ °C to +125°C | | | | 25 | nA | | | OPEN LO | OOP GAIN | | | | | | | | | A <sub>OL</sub> | Open-loop gain | T 40°C to 1435°C | $(V-) + 0.2 V < V_O < (V+) - 0.2 V,$<br>$R_{LOAD} = 600 \Omega$ | 74 | 100 | | dB | | | | | Open-loop gain $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | $I_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}$ | $(V-) + 0.15 V < V_O < (V+) - 0.15 V,$<br>$R_{LOAD} = 10 k\Omega$ | 84 | 100 | | uв | | INPUT V | OLTAGE | | | | | • | | | | V <sub>CM</sub> | Common-mode voltage range | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V-) | | (V+) –<br>1.15 | V | | | CMRR | Common-mode rejection ratio | Common-mode rejection | ()/ ) - )/ ()/-) - 4.45.)/ | | 66 | 114 | | dB | | CWRK | | $(V-) < V_{COM} < (V+) - 1.15 V$ | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | 60 | 114 | | uБ | | | OUTPUT | • | | | | | | | | | | Output voltage swing to | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | $R_{LOAD} = 600 \Omega$ | | | 110 | mV | | | | rail | | $R_{LOAD} = 10 \text{ k}\Omega$ | | | 40 | IIIV | | | I <sub>sc</sub> | Short-circuit current | | | | 50 | | mA | | | POWER | SUPPLY | | | | | | | | | | Quiescent current per | I <sub>O</sub> = 0 mA,<br>MODE connected to V+ | | | 250 | 270 | | | | IQ | amplifier | | T <sub>A</sub> = -40°C to +125°C | | | 400 | μΑ | | # 6.9 Switching Characteristics at $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE pin connected to V- pin, gain (G) = 1 , $V_{COM}$ = $V_O$ = 2.5 V, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 1 k $\Omega$ connected to 2.5 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>LP-HD</sub> | | Settling time to within 50 $\mu$ V of final value, MODE pin = high to low (LP to HD), V <sub>O</sub> = 3.8 V | | 180 | | ns | | | Delay time, MODE pin falling (low-power mode to high-drive mode) | t <sub>LP-HD</sub> is defined as the time taken for the quiescent current to increase from 110% of its value in LP mode to 90% of its value in HD mode. | | 170 | | ns | | t <sub>HD-LP</sub> | Delay time, MODE pin rising (high-drive mode to low-power mode) | t <sub>HD-LP</sub> is defined as the time taken for the quiescent current to decrease from 90% of its value in HD mode to 110% of its value in LP mode. | | 300 | | ns | 图 1. Switching Characteristics Timing Diagram # 6.10 Typical Characteristics At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) 图 12. Common-Mode Rejection Ratio vs Frequency At $T_A = 25^{\circ}C$ , $V_{+} = 5$ V, $V_{-} = 0$ V, $MODE = V_{-}$ , $V_{COM} = V_{O} = 2.5$ V, gain (G) = 2, $R_F = 1$ k $\Omega$ , $C_F = 2.7$ pF, $C_{LOAD} = 20$ pF, and $R_{LOAD} = 2$ k $\Omega$ connected to 2.5 V (unless otherwise noted) At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) 图 20. Total Harmonic Distortion vs Output Voltage for Various Frequencies 图 21. Total Harmonic Distortion vs Frequency for Various Loads 图 22. Voltage Noise Density vs Frequency 图 23. Current Noise Density vs Frequency 图 24. Crosstalk vs Frequency 图 25. 0.1-Hz to 10-Hz Voltage Noise At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) 图 42. Input Offset Voltage Drift Distribution 图 43. Input Bias Current Distribution At $T_A = 25^{\circ}C$ , $V_{+} = 5$ V, $V_{-} = 0$ V, $MODE = V_{-}$ , $V_{COM} = V_{O} = 2.5$ V, gain (G) = 2, $R_F = 1$ k $\Omega$ , $C_F = 2.7$ pF, $C_{LOAD} = 20$ pF, and $R_{LOAD} = 2$ k $\Omega$ connected to 2.5 V (unless otherwise noted) # TEXAS INSTRUMENTS # Typical Characteristics (接下页) At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) 图 51. Input Bias Current vs Input Common-Mode Voltage 图 52. Input Offset Voltage vs Power-Supply Voltage 图 53. Input Offset Voltage vs Common-Mode Voltage 图 54. Output Voltage vs Output Current 图 55. Short-Circuit Current vs Temperature At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) 图 56. High-Drive Mode Quiescent Current vs Power-Supply Voltage 图 57. High-Drive Mode Quiescent Current vs Temperature 图 58. Low-Power Mode Quiescent Current vs Temperature 图 59. Low-Power Mode Quiescent Current vs Power-Supply Voltage 图 60. Quiescent Current When MODE transitions From High To Low 图 61. Quiescent Current When MODE Transitions From Low To High 1.2 # Typical Characteristics (接下页) At $T_A$ = 25°C, V+ = 5 V, V- = 0 V, MODE = V-, $V_{COM}$ = $V_O$ = 2.5 V, gain (G) = 2, $R_F$ = 1 k $\Omega$ , $C_F$ = 2.7 pF, $C_{LOAD}$ = 20 pF, and $R_{LOAD}$ = 2 k $\Omega$ connected to 2.5 V (unless otherwise noted) #### 7 Parameter Measurement Information #### 7.1 DC Parameter Measurements 图 64. DC-Parameters Measurement Circuit $$V_{OS} = \frac{V_X}{101} \tag{1}$$ $$V_{OSDrift} = \frac{\Delta V_{OS}}{\Delta Temperature}$$ (2) $$PSRR = \frac{\Delta V_{OS}}{\Delta V_{SUPPLY}}$$ (3) $$CMRR = \frac{\Delta V_{OS}}{\Delta V_{CM}}$$ (4) $$AOL = \frac{\Delta V_{O}}{\Delta V_{OS}}$$ (5) #### 7.2 Transient Parameter Measurements The circuit shown in $\boxtimes$ 65 is used to measure the transient response of the OPAx625. Configure V+, V-, R<sub>ISO</sub>, R<sub>LOAD</sub>, and C<sub>LOAD</sub> as desired. Monitor the input and output voltages on an oscilloscope or other signal analyzer. Use this circuit to measure large-signal and small-signal transient response, slew rate, overshoot, and capacitive-load stability. 图 65. Pulse-Response Measurement Circuit ### 7.3 AC Parameter Measurements The circuit shown in $\boxtimes$ 66 is used to measure the ac parameters of the OPAx625. Configure V+, V-, and C<sub>LOAD</sub> as desired. The THS4271 are used to buffer the input and output of the OPAx625 to prevent loading by the gain phase analyzer. Monitor the input and output voltages on a gain phase analyzer. Use this circuit to measure the gain bandwidth product, and open-loop gain versus frequency versus capacitive load. 图 66. AC-Parameters Measurement Circuit #### 7.4 Noise Parameter Measurements The circuit shown in $\boxtimes$ 67 is used to measure the voltage noise of the OPAx625. Configure V+, V-, and C<sub>LOAD</sub> as desired. 图 67. Voltage Noise Measurement Circuit The circuit shown in ₹ 68 is used to measure the current noise of the OPAx625. Configure V+, V- and C<sub>LOAD</sub> as desired. 图 68. Current Noise Measurement Circuit The circuit shown in $\boxtimes$ 69 is used to measure the OPAx625 0.1-Hz to 10-Hz voltage noise. Configure V+, V-, and $C_{LOAD}$ as desired. 图 69. 0.1-Hz to 10-Hz Voltage-Noise Measurement Circuit # 8 Detailed Description #### 8.1 Overview The OPAx625 is a fast-settling, high slew rate, high-bandwidth, voltage-feedback operational amplifier. Low offset and low offset drift combine with the superior dynamic performance and very low output impedance, resulting in an amplifier suited for driving 16-bit SAR ADCs, and buffering precision voltage references in industrial applications. The OPAx625 is comprised of a low-noise input stage, a slew boost stage, and a rail-to-rail output stage. A mode bias select feature allows the OPAx625 to be configured in a high-drive mode and a low-power mode. High-drive mode is used when driving SAR ADCs during the ADC signal acquisition period. The OPAx625 is also configurable in low-power mode while the SAR ADC is converting the acquired signal, thus saving overall system power. To facilitate a fast transition from low-power mode to high-drive mode, the OPAx625 does not completely shut down while in low-power mode; rather, the device remains as an active amplifier with a lower bandwidth (1 MHz) and relaxed dc specifications. #### 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 SAR ADC Driver The OPAx625 is designed to drive precision (16-bit and 18-bit) SAR ADCs at sample rates up to 1 MSPS. The combination of low output impedance, low THD, low noise, and fast settling time make the OPAx625 the ideal choice for driving both the SAR ADC inputs, as well as the reference input to the ADC. Internal slew boost circuitry increases the slew rate as a function of the input signal magnitude, resulting in settling from a 4-V step input to 16-bit levels within 280 ns. Low output impedance (1 $\Omega$ at 1 MHz) ensures capacitive load stability with minimal overshoot. #### 8.3.2 Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. See 70 for an illustration of the ESD circuits contained in the OPAx625. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. 图 70. Simplified ESD Circuit #### 8.4 Device Functional Modes The OPAx625 has two functional modes: high-drive and low-power. In low-power mode, the quiescent current of the OPAx625 is reduced to 270 $\mu$ A (typ), and results in significantly lower bandwidth, higher noise, and lower output current drive. The OPAx625 transitions from low-power mode to high-drive mode in 170 ns. 图 71. Simplified Timing Diagram: Power-Scaling Precision Signal Chain #### 8.4.1 High-Drive Mode Place the OPAx625 into high-drive mode by applying a logic level low to the MODE pin. The MODE pin can be driven by a general-purpose input/output (GPIO) from the system controller, from discrete logic gates, or can be connected directly to the V- pin. Do not leave the MODE pin floating. When driving the MODE pin from a microcontroller GPIO, make sure that the GPIO is not placed into a high-impedance state. Placing the GPIO into a high impedance state results in the MODE pin essentially floating, and is not recommended. Do not drive the MODE pin voltage below the voltage at the V- pin; see the Absolute Maximum Ratings for the allowable voltage to drive the MODE pin. Use the MODE pin to force the OPAx625 in either the high-drive mode or the low-power mode. The OPAx625 has 120-MHz gain bandwidth, 2.5-nV/ $\sqrt{Hz}$ input-referred noise, and consumes just 2 mA of quiescent current in high-drive mode. In addition, the OPAx625 also has an offset voltage of 100 $\mu$ V (max) and offset voltage drift of 1 $\mu$ V/°C (typ). This combination of high precision, high speed, and low noise makes this device suitable for use as an input driver for high-precision, high-throughput SAR ADCs such as ADS88xx family of SAR ADC, as shown in $\boxed{8}$ 73. In high-drive mode, the OPAx625 is fully specified as a wideband, low-noise, low-distortion precision amplifier. High-drive mode is the primary mode of operation of the OPAx625 when driving the inputs of a SAR ADC during the signal acquisition period just before the start of the conversion period. Placing the OPAx625 into the high-drive mode before the acquisition period is complete, and before the start of the conversion period, allows the OPAx625 to settle to the final value just prior to the conversion. When the ADC is converting the input signal, and therefore no longer acquiring the signal, place the OPAx625 into the low-power mode to reduce system power. Using low-power mode allows the OPAx625 power consumption to scale directly with the sample rate. The OPAx625 is unique in that the switching between the modes occurs in 170 ns (typ). This fast switching is achieved by the architecture of the OPAx625 during low-power mode; see the *Low-Power Mode* section for more information. # Device Functional Modes (接下页) #### 8.4.2 Low-Power Mode Place the OPAx625 low-power mode by applying a logic level high to the MODE pin. The MODE pin can be driven by a GPIO from the system controller, from discrete logic gates, or can be connected to directly to the V+pin. Do not leave the MODE pin floating. When driving the MODE pin from a microcontroller GPIO, make sure that the GPIO is not placed into a high-impedance state. Placing the GPIO into a high-impedance state results in the MODE pin essentially floating, and is not recommended. Do not allow the MODE pin voltage to exceed the voltage at the V+ pin; see the Absolute Maximum Ratings for the allowable voltage to drive the MODE pin. In low-power mode, the OPAx625 is fully specified as a general-purpose operational amplifier. The MODE signal can be controlled so that the OPAx625 is placed in high-drive mode just before the ADC enters the acquisition phase. This configuration makes sure that the voltage on the antialiasing filter capacitor settles to the required precision before the acquisition period is complete. The power consumed by the OPAx625 scales with the throughput of the system when operated in this manner. This feature is extremely useful in power-critical applications and variable-throughput data acquisition systems. The OPAx625 is unique in that the switching between the modes occurs in 170 ns (typ). This fast switching is achieved by the architecture of the OPAx625 during low-power mode. Most amplifiers in power-down or shutdown mode consume very minimal power, but are also not operating in a linear fashion. For example, the output of a typical amplifier, when disabled, can be placed into a high-impedance state, and thus unable to drive any load whatsoever. Switching from a shut-down state to a linear state requires charging internal capacitances and bias points to a level within the linear operating range. Typically, this switch can take several microseconds or longer. This problem is solved with the OPAx625. The OPAx625 operates as a linear operational amplifier in low-power mode, and the output tracks the input signal, but with a lower bandwidth and slightly higher offset and noise. Switching from low-power mode to high-drive mode and settling to 16-bit levels occurs in 170 ns (typ) as a result of maintaining operation in a linear fashion throughout the duration of each mode. This configuration allows for dynamic power scaling, while still maintaining high throughput rates. 图 72. Output Voltage when Mode Pin Changes High to Low # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The OPAx625 is a precision, high-speed, voltage-feedback operational amplifier. Fast settling to 16-bit levels, low THD, and low noise make the OPAx625 suitable for driving SAR ADC inputs and buffering precision voltage references. With a wide power-supply voltage range from 2.7 V to 5.5 V, and operating from –40°C to +125°C, the OPAx625 is suitable for a variety of high-speed, industrial applications. The following sections show application information for the OPAx625. For simplicity, power-supply decoupling capacitors are not shown in these diagrams. #### 9.2 Typical Applications # 9.2.1 Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver 图 73. Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver #### 9.2.1.1 Design Requirements 图 74. Simplified SAR ADC Input # Typical Applications (接下页) The SAR ADC inputs and sampling capacitors must be driven by the OPA625 to 16-bit levels within the acquisition time of the ADC. For the example illustrated in ₹ 73, the OPA625 is used to drive the ADS8860 at a sample rate of 1 MSPS. #### 9.2.1.2 Detailed Design Procedure The circuit illustrated in 图 73 consists of the SAR ADC driver, a low-pass filter and the SAR ADC. The SAR ADC driver circuit consists of an OPA625 configured in an inverting gain of 1. The filter consists of $R_{FLT}$ and $C_{FLT}$ , connected between the output of the OPA625 and input of the ADS8860. Selecting the proper values for each of these passive components is critical to obtain the best performance from the ADC. Capacitor $C_{FLT}$ serves as a charge reservoir, providing the necessary charge to the ADC sampling capacitors. The dynamic load presented by the ADC creates a glitch on the filter capacitor, $C_{FLT}$ . To minimize the magnitude of this glitch, choose a value for $C_{FLT}$ large enough to maintain a glitch amplitude of less than 100 mV. Maintaining such a low glitch amplitude at the amplifier output makes sure that the amplifier remains in the linear operating region, and results in a minimum settling time. Using 公式 6, a 10-nF capacitor is selected for $C_{FLT}$ . $$C_{FLT} \ge 15 \times C_{SH}$$ (6) Connecting a 10-nF capacitor directly to the output of the OPA625 degrades the OPA625 phase margin and results in stability and settling-time problems. To properly drive the 10-nF capacitor, use a series resistor ( $R_{FLT}$ ) to isolate the capacitor, $C_{FLT}$ , from the OPA625. $R_{FLT}$ must be sized based upon several constraints. To determination a suitable value for $R_{FLT}$ , consider the impact upon the THD due to the voltage divider effect from $R_{FLT}$ reacting with the switch resistance ( $R_{SW}$ ) of the ADC input circuit, as well as the impact of the output impedance upon amplifier stability. In this example, 4.7- $\Omega$ resistors are selected. In this design example, $\Omega$ 16 can be used to estimate a suitable value for $\Omega$ 16 represents the total resistance in series with $\Omega$ 17 and in this example is equivalent to 2 × $\Omega$ 17 Resistors For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files, simulation results, and test results, refer to TI Precision Design, TIDU014, "Power-optimized 16-bit 1MSPS Data Acquisition Block for Lowest Distortion and Noise Reference Design". #### 9.2.1.3 Application Curves 图 75 illustrates the performance of the circuit shown in 图 73. 4096-point FFT at 1 MSPS, $f_{IN} = 10 \text{ kHz}$ , $V_{IN} = 1.5 \text{ V}_{RMS}$ 图 75. ADC Output FFT for 图 73 #### 9.2.2 Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver In order to operate a high-resolution, 16-bit ADC at its maximum throughput, the full-scale voltage step must settle to better than 16-bit accuracy at the ADC inputs within the minimum specified acquisition time (t<sub>ACQ</sub>). This settling imposes very stringent requirements on the driver amplifier in terms of large-signal bandwidth, slew rate, and settling time. 图 76 illustrates a typical multiplexed ADC driver application using the OPA625. 图 76. Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver #### 9.2.2.1 Design Requirements 图 77. Timing Diagram for Input Signals #### 9.2.2.2 Detailed Design Procedure An ADC input driver circuit mainly consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and its low output impedance provides a buffer between the signal source and the ADC input. The RC filter helps attenuate the sampling charge-injection from the switched-capacitor input stage of the ADC as well as acts as an anti-aliasing filter to band-limit the wideband noise contributed by the front-end circuit. The design of the ADC input driver involves optimizing the bandwidth of the circuit, driven primarily by the following requirements: - The R<sub>FLT</sub>C<sub>FLT</sub> filter bandwidth should be low to band-limit the noise fed into the input of the ADC thereby increasing the signal-to-noise ratio (SNR) of the system. - The overall system bandwidth should be large enough to accommodate optimal settling of the input signal at the ADC input before the start of conversion. $C_{FLT}$ is chosen based upon 公式 7 . $C_{FLT}$ is chosen to be 1 nF. $$C_{\mathsf{FLT}} \ge 15 \times C_{\mathsf{SH}} \tag{7}$$ Connecting a 1-nF capacitor directly to the output of the OPA625 would degrade the OPA625 phase margin and result in stability and settling time problems. To properly drive the 1-nF capacitor, a series resistor, $R_{FLT}$ , is used to isolate the capacitor, $C_{FLT}$ , from the OPA625. $R_{FLT}$ must be sized based upon several constraints. To determination a suitable value for $R_{FLT}$ , the system designer must consider the impact upon the THD due to the voltage divider effect from $R_{FLT}$ reacting with the switch resistance, $R_{SW}$ , of the ADC input circuit as well as the impact of the output impedance upon amplifier stability. In this example 12.4- $\Omega$ resistors are selected. In this design example, $\Xi$ 15 can be used to estimate a suitable value for $R_{ISO}$ . $R_{ISO}$ represents the total resistance in series with $C_{FLT}$ , which in this example is equivalent to 2 × $R_{FLT}$ . For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files, simulation results, and test results, refer to TI Precision Design, TIDU012, "Power-optimized 16-bit 1MSPS Data Acquisition Block for Lowest Distortion and Noise Reference Design". #### 9.2.2.3 Application Curves 图 78 illustrates the performance of the circuit shown in 图 76. # 10 Power Supply Recommendations The OPAx625 is specified for operation from 2.7 V to 5.5 V (±1.35 V to ±2.75 V); many specifications apply from –40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics. Place bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout* section. #### **CAUTION** Supply voltages larger than 6 V can cause permanent damage to the device. See to the *Absolute Maximum Ratings* section. # 11 Layout ### 11.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Use bypass capacitors to reduce the noise coupled from the power supply. Connect low ESR, ceramic, bypass capacitors between the power supply pins (V+ and V-) and the ground plane. Place the bypass capacitors as close to the device as possible with the 100-nF capacitor closest to the device, as indicated in 80. For single-supply applications, bypass capacitors on the V- pin are not required. - Separate grounding for analog and digital portions of the circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information refer to SLOA089, Circuit Board Layout Techniques. - In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. - Minimize parasitic coupling between +IN and OUT for best ac performance. - Place the external components as close to the device as possible. As shown in ₹ 80, keeping RF, CF, and RG close to the inverting input will minimize parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Cleaning the PCB following board assembly is recommended for best performance. - Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. ### 11.2 Layout Example (Schematic Representation) 图 80. PCB Layout Example #### 12 器件和文档支持 #### 12.1 器件支持 #### 12.1.1 开发支持 #### **12.1.1.1 TINA-TI™**(免费软件下载) TINA™是一款简单、功能强大且易于使用的电路仿真程序,此程序基于 SPICE 引擎。TINA-TI 是 TINA 软件的一款免费全功能版本,除了一系列无源和有源模型外,此版本软件还预先载入了一个宏模型库。TINA-TI 提供所有传统的 SPICE 直流、瞬态和频域分析,以及其他设计功能。 TINA-TI 可从 Analog eLab Design Center (模拟电子实验室设计中心) 免费下载,它提供全面的后续处理能力,使得用户能够以多种方式形成结果。虚拟仪器提供选择输入波形和探测电路节点、电压和波形的功能,从而创建一个动态的快速入门工具。 #### 12.1.1.2 TI 高精度设计 欲获取 TI 高精度设计,请访问 http://www.ti.com.cn/ww/analog/precision-designs/。TI 高精度设计是由 TI 公司高精度模拟 应用 专家创建的模拟解决方案,提供了许多实用电路的工作原理、组件选择、仿真、完整印刷电路板(PCB) 电路原理图和布局布线、物料清单以及性能测量结果。 #### 12.2 文档支持 #### 12.2.1 相关文档 《16 位、1MSPS 多路复用数据采集参考设计指南》,TIDUAD9 ### 12.3 相关链接 表 1 列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。 表 1. 相关链接 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具与软件 | 支持与社区 | |---------|-------|-------|-------|-------|-------| | OPA625 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | OPA2625 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | #### 12.4 Community Resources The following links connect to TI community resources. Linked contents are provided AS IS by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ## 12.5 商标 E2E is a trademark of Texas Instruments. TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc. TINA is a trademark of DesignSoft, Inc. All other trademarks are the property of their respective owners. #### 12.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **▲『◇◇ ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ## 12.7 Glossary ## SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 17-Jun-2025 www.ti.com ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | OPA2625IDGSR | Active | Production | VSSOP (DGS) 10 | 2500 LARGE T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 2625 | | OPA2625IDGSR.B | Active | Production | VSSOP (DGS) 10 | 2500 LARGE T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 2625 | | OPA2625IDGST | Active | Production | VSSOP (DGS) 10 | 250 SMALL T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 2625 | | OPA2625IDGST.B | Active | Production | VSSOP (DGS) 10 | 250 SMALL T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 2625 | | OPA625IDBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O625 | | OPA625IDBVR.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O625 | | OPA625IDBVRG4 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O625 | | OPA625IDBVRG4.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O625 | | OPA625IDBVT | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O625 | | OPA625IDBVT.B | Active | Production | SOT-23 (DBV) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | O625 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Jun-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2625IDGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2625IDGST | VSSOP | DGS | 10 | 250 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA625IDBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | OPA625IDBVRG4 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | OPA625IDBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 #### \*All dimensions are nominal | 7 till dillitorioriorio di o mominar | | | | | | | | |--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | OPA2625IDGSR | VSSOP | DGS | 10 | 2500 | 366.0 | 364.0 | 50.0 | | OPA2625IDGST | VSSOP | DGS | 10 | 250 | 366.0 | 364.0 | 50.0 | | OPA625IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | OPA625IDBVRG4 | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | OPA625IDBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 | SMALL OUTLINE PACKAGE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187, variation BA. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司