**OPA2313-Q1** ZHCSJ37 - DECEMBER 2018 # 适用于成本敏感型系统的 OPA2313-Q1 低功耗、轨至轨输入/输出、500μV 典型失调电压、1MHz 运算放大器 #### 1 特性 - 符合面向汽车应用的 AEC-Q100 标准 - 器件温度等级 1:-40°C 至 +125°C T<sub>A</sub> - 面向成本敏感型系统的精密放大器 - 低 Io: 50µA/ch - 宽电源电压: 1.8V 至 5.5V - 低噪声: 1kHz 下为 25nV/√Hz - 增益带宽: 1MHz - 轨到轨输入/输出 - 低输入偏置电流: 0.2pA - 低失调电压: 0.5mV - 单位增益稳定 - 内部射频干扰 (RFI)/电磁干扰 (EMI) 滤波器 #### 2 应用 - 信息娱乐 - 引擎控制单元 - 汽车照明 - 低侧检测 - 电池管理系统 - 无源安全性 - 电容式检测 - 燃油泵 #### 3 说明 OPA2313-Q1 双通道运算放大器兼具低功耗和高性能优势。因此,可将其用于广泛的 应用,例如信息娱乐系统、发动机控制单元、汽车照明等。OPA2313-Q1具有 轨至轨输入和输出 (RRIO) 摆幅、低静态电流(典型值:50μA)、高带宽 (1MHz) 以及超低噪声(1kHz 时为 25nV/√Hz)等特性,因此特别适合需要在成本和性能之间取得良好平衡的各种 应用。此外,由于具有低输入偏置电流,该器件非常适合用于 源阻抗高达兆欧级 的应用。 OPA2313-Q1 采用稳健耐用的设计,方便电路设计人员使用。该器件在容性负载高达 150pF 的条件下具有单位增益稳定性,集成了 RFI/EMI 抑制滤波器,在过驱条件下无相位反转,并具有高静电放电 (ESD) 保护(4kV HBM)。 此器件经过优化,适合在低至 1.8V ( $\pm 0.9V$ ) 和高达 5.5V ( $\pm 2.75V$ ) 的电压下工作,且额定的扩展工作温度 范围为 $-40^{\circ}$ C 至 $\pm 125^{\circ}$ C。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |------------|-----------|-----------------| | ODA2242 O4 | SOIC (8) | 4.90mm × 3.91mm | | OPA2313-Q1 | VSSOP (8) | 3.00mm × 3.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### EMIRR IN+ 与频率间的关系 ## 目录 | 1 | 特性 | | 7.4 Device Functional Modes | 18 | |---|-----------------------------------------------|----|--------------------------------|-----------| | 2 | 应用1 | 8 | Application and Implementation | 19 | | 3 | 说明 1 | | 8.1 Application Information | 19 | | 4 | 修订历史记录 | | 8.2 Typical Application | 19 | | 5 | Pin Configuration and Functions | | 8.3 System Examples | 20 | | 6 | Specifications | 9 | Power Supply Recommendations | 21 | | • | 6.1 Absolute Maximum Ratings | 10 | Layout | 22 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 22 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 22 | | | 6.4 Thermal Information | 11 | 器件和文档支持 | 23 | | | 6.5 Electrical Characteristics: 5.5 V | | 11.1 文档支持 | 23 | | | 6.6 Electrical Characteristics: 1.8 V | | 11.2 接收文档更新通知 | 23 | | | 6.7 Typical Characteristics: Tables of Graphs | | 11.3 社区资源 | 23 | | | 6.8 Typical Characteristics | | 11.4 商标 | 23 | | 7 | Detailed Description | | 11.5 静电放电警告 | 23 | | • | 7.1 Overview | | 11.6 术语表 | 23 | | | 7.2 Functional Block Diagram | 12 | 机械、封装和可订购信息 | <u>23</u> | | | 7.3 Feature Description | | | | ## 4 修订历史记录 | 日期 | 修订版本 | 说明 | |----------|------|---------| | 2018年12月 | * | 最初发布版本。 | www.ti.com.cn ZHCSJ37-DECEMBER 2018 ## **5 Pin Configuration and Functions** # OPA2313-Q1 D, DGK Packages 8-Pin SOIC, VSSOP Top View #### Pin Functions: OPA2313-Q1 | | PIN | 1/0 | DESCRIPTION | | |------|-----|-----|------------------------------------------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | IN1- | 2 | I | Inverting input, channel 1 | | | IN1+ | 3 | 1 | Noninverting input, channel 1 | | | IN2- | 6 | I | Inverting input, channel 2 | | | IN2+ | 5 | I | Noninverting input, channel 2 | | | OUT1 | 1 | 0 | Output, channel 1 | | | OUT2 | 7 | 0 | Output, channel 2 | | | V- | 4 | _ | Negative (lowest) supply or ground (for single-supply operation) | | | V+ | 8 | _ | Positive (highest) supply | | ## TEXAS INSTRUMENTS #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-------------|----------------------------|--------------|------------|------| | Voltage | Supply voltage (V+) – (V–) | 0 | 7 | V | | | Signal input terminals (2) | (V-) - (0.5) | (V+) + 0.5 | V | | 0 | Signal input terminals (2) | -10 | 10 | mA | | Current | Output short circuit (3) | Conti | nuous | | | | Operating, T <sub>A</sub> | -40 | 150 | | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | | Storage, T <sub>stg</sub> | <b>–65</b> | 150 | | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less. - (3) Short-circuit to ground, one amplifier per package. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|--------------------------------------------|------------------------------------------------------------------------------------------------------|-------|------| | M | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup><br>HBM ESD Classification Level 3A | ±4000 | V | | V(ESD) | | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) CDM ESD Classification Level C6 | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-------|----------------------------|-----|-----|------| | Vs | Supply voltage (V+) - (V-) | 1.8 | 5.5 | V | | $T_A$ | Specified temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | OPA2 | OPA2313-Q1 | | | | |----------------------|----------------------------------------------|----------|-------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | DGK (VSSOP) | UNIT | | | | | | 8 Pins | 8 Pins | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 138.4 | 191.2 | °C/W | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 89.5 | 61.9 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 78.6 | 111.9 | °C/W | | | | ΨЈТ | Junction-to-top characterization parameter | 29.9 | 5.1 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 78.1 | 110.2 | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics: 5.5 V<sup>(1)</sup> For $V_S$ = (V+) – (V–) = 5.5 V at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, and $V_{CM}$ = $V_{OUT}$ = $V_S$ / 2, (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDIT | TIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------|---------|------------|------------------| | OFFSET | VOLTAGE | | | | | | | | V <sub>os</sub> | Input offset voltage | | | | 0.5 | 2.5 | mV | | dV <sub>OS</sub> /dT | Input offset voltage vs temperature | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | 2 | | μV/°C | | PSRR | Power-supply rejection ratio | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 74 | 90 | | dB | | | Channel separation, dc | At dc | 1 11 | | 10 | | μV/V | | INPUT V | OLTAGE RANGE | | | | | | <del>-</del> | | V <sub>CM</sub> | Common-mode voltage range | No phase reversal, rail-to-rail inpu | t | (V-) - 0.2 | | (V+) + 0.2 | V | | | | (V-) - 0.2 V < V <sub>CM</sub> < (V+) - 1.3 V | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 70 | 85 | | | | CMRR | Common-mode rejection ratio | V <sub>CM</sub> = -0.2 V to 5.7 V | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 64 | 80 | | dB | | INPUT BI | IAS CURRENT | | 1 | | | | | | | | | | | ±0.2 | ±10 | | | I <sub>B</sub> | Input bias current | | $T_A = -40$ °C to $85$ °C <sup>(2)</sup> | | | ±50 | pА | | | | | $T_A = -40$ °C to 125°C <sup>(2)</sup> | | | ±600 | | | | | | 1 | | ±0.2 | ±10 | | | Ios | Input offset current | | $T_A = -40$ °C to $85$ °C <sup>(2)</sup> | | | ±50 | pА | | | | | $T_A = -40$ °C to 125°C <sup>(2)</sup> | | | ±600 | | | NOISE | | | | I | | | | | | Input voltage noise (peak-to-peak) | f = 0.1 Hz to 10 Hz | | | 6 | | μV <sub>PP</sub> | | | | f = 10 kHz | | | 22 | | | | e <sub>n</sub> | Input voltage noise density | f = 1 kHz | | | 25 | | nV/√Hz | | i <sub>n</sub> | Input current noise density | f = 1 kHz | | | 5 | | fA/√Hz | | INPUT C | APACITANCE | | | Į. | | · · | | | | Differential | | | | 1 | | _ | | C <sub>IN</sub> | Common-mode | | | | 5 | | pF | | OPEN-LO | OOP GAIN | | | Į. | | · · | | | | | $0.05 \text{ V} < \text{V}_{\text{O}} < (\text{V+}) - 0.05 \text{ V}, \text{ R}_{\text{L}} =$ | 100 kΩ | 90 | 104 | | | | $A_{OL}$ | Open-loop voltage gain | $0.3 \text{ V} < \text{V}_{\text{O}} < (\text{V+}) - 0.3 \text{ V}, \text{ R}_{\text{L}} = 2 \text{ k}\Omega$ | | 100 | 110 | | dB | | | | 0.1 V < V <sub>O</sub> < (V+) - 0.1 V | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | 104 | 116 | | | | | Phase margin | V <sub>S</sub> = 5 V, G = +1 | | | 65 | | 0 | | FREQUE | NCY RESPONSE | | | • | | <u> </u> | | | GBW | Gain-bandwidth product | $V_S = 5 \text{ V}, C_L = 10 \text{ pF}$ | | | 1 | | MHz | | SR | Slew rate | V <sub>S</sub> = 5 V, G = +1 | | | 0.5 | | V/µs | | | 0.00 | To 0.1%, V <sub>S</sub> = 5 V, 2-V step, G = | +1 | | 5 | | | | t <sub>S</sub> | Settling time | To 0.01%, V <sub>S</sub> = 5 V, 2-V step, G = | = <b>+</b> 1 | | 6 | | μs | | | Overload recovery time | $V_S = 5 \text{ V}, V_{IN} \times \text{Gain} > V_S$ | | | 3 | | | | THD+N | Total harmonic distortion + noise <sup>(3)</sup> | $V_S = 5 \text{ V}, V_O = 1 \text{ V}_{RMS}, G = +1, f =$ | = 1 kHz | С | 0.0045% | | | | OUTPUT | | | | I | | | | | | | $R_L = 100 \text{ k}\Omega^{(2)}$ | | | 5 | 20 | | | ., | | $R_L = 100 \text{ k}\Omega^{(2)}$ | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | | 30 | ., | | Vo | Voltage output swing from supply rails | $R_L = 2 k\Omega^{(2)}$ | | | 75 | 100 | mV | | | | $R_L = 2 k\Omega^{(2)}$ | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | | | 125 | | | | 0 | | 1 | | ±15 | | | | | Short-circuit current | | T 4000 to 40500 | | .10 | | mA | | I <sub>SC</sub> | | | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | | ±12 | | | <sup>(1)</sup> Parameters with minimum or maximum specification limits are 100% production tested at 25°C, unless otherwise noted. Overtemperature limits are based on characterization and statistical analysis. Specified by design and characterization; not production tested. Third-order filter; bandwidth = 80 kHz at -3 dB. ## TEXAS INSTRUMENTS ## **Electrical Characteristics: 5.5 V**<sup>(1)</sup> (continued) For $V_S$ = (V+) - (V-) = 5.5 V at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, and $V_{CM}$ = $V_{OUT}$ = $V_S$ / 2, (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST C | TEST CONDITIONS | | TYP | MAX | UNIT | |-------------------|---------------------------------|----------------------------------------------------|----------------------------------------------------------|--|-----|------------|------| | POWE | POWER SUPPLY | | | | | | | | Vs | Specified voltage range | | | | 5. | .5 (±2.75) | V | | | Outpount ourrent nor amplifier | V <sub>S</sub> = 5 V, I <sub>O</sub> = 0 mA | | | 50 | 60 | | | Quiescent current | Quiescent current per amplifier | $V_S = 5 V$ , $I_O = 0 mA$ | $T_A = -40$ °C to 125°C | | | 85 | μA | | | Power-on time | $V_S = 0 \text{ V to 5 V, to 90\% } I_Q \text{ I}$ | V <sub>S</sub> = 0 V to 5 V, to 90% I <sub>Q</sub> level | | 10 | | μs | ## 6.6 Electrical Characteristics: 1.8 V<sup>(1)</sup> For $V_S$ = (V+) - (V-) = 1.8 V at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_{S+}$ - 1.3 V, and $V_{OUT}$ = $V_S$ / 2, (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDIT | TONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------|------------|-----------|------------|--------------------| | OFFSET | VOLTAGE | | | | | | | | Vos | Input offset voltage | | | | 0.5 | 2.5 | mV | | dV <sub>OS</sub> /dT | Input offset voltage vs temperature | | $T_A = -40^{\circ}C$ to 125°C | | 2 | | μV/°C | | PSRR | Power-supply rejection ratio | | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 74 | 90 | | dB | | | Channel separation, dc | At dc | ı | | 10 | | μV/V | | INPUT V | OLTAGE RANGE | | | | | | | | V <sub>CM</sub> | Common-mode voltage range | No phase reversal, rail-to-rail input | t | (V-) - 0.2 | | (V+) + 0.2 | V | | | | $(V-) - 0.2 V < V_{CM} < (V+) - 1.3 V$ | $T_A = -40^{\circ}C$ to 125°C | 70 | 85 | | | | CMRR | Common-mode rejection ratio | $V_S = 1.8 \text{ V}, V_{CM} = -0.2 \text{ V to } 1.8 \text{ V}$ | | 58 | 73 | | dB | | | | $V_{CM} = -0.2 \text{ V to } 1.6 \text{ V}$ | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 58 | 70 | | | | INPUT BI | IAS CURRENT | | | | | | | | | | | | | ±0.2 | ±10 | | | I <sub>B</sub> | Input bias current | | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C^{(2)}$ | | | ±50 | pA | | _ | | | $T_A = -40$ °C to 125°C <sup>(2)</sup> | | | ±600 | - | | | | | | | ±0.2 | ±10 | | | I <sub>OS</sub> | Input offset current | | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}^{(2)}$ | | | ±50 | pA | | 00 | 1 | | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}^{(2)}$ | | | ±600 | · | | NOISE | | | A | | | | | | | Input voltage noise (peak-to-peak) | f = 0.1 Hz to 10 Hz | | | 6 | | μV <sub>PP</sub> | | | 1 | f = 10 kHz | | | 22 | | | | $\mathbf{e}_{n}$ | Input voltage noise density | f = 1 kHz | | | 25 | | nV/√Hz | | İn | Input current noise density | f = 1 kHz | | | 5 | | fA/√ <del>Hz</del> | | INPUT C | APACITANCE | | | | | | | | | Differential | | | | 1 | | | | C <sub>IN</sub> | Common-mode | | | | 5 | | pF | | OPEN-LO | OOP GAIN | | | | | | | | | | 0.05 V < V <sub>O</sub> < (V+) - 0.05 V, R <sub>L</sub> = | 100 kO | 100 | 110 | | | | $A_{OL}$ | Open-loop voltage gain | $0.1 \text{ V} < \text{V}_{\text{O}} < (\text{V+}) - 0.1 \text{ V}$ | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 90 | 110 | | dB | | FREQUE | NCY RESPONSE | | 1A 10 0 to 120 0 | | | | | | GBW | Gain-bandwidth product | C <sub>L</sub> = 10 pF | | | 0.9 | | MHz | | SR | Slew rate | G = +1 | | | 0.45 | | V/µs | | OIX | Olew rate | To 0.1%, V <sub>S</sub> = 5 V, 2-V step, G = - | <u> </u> | | 5 | | ν/μ3 | | t <sub>S</sub> | Settling time | To 0.01%, $V_S = 5 \text{ V}$ , 2-V step, $G = 6 \text{ V}$ | | | 6 | | μs | | | Overload recovery time | $V_S = 5 \text{ V}, V_{IN} \times \text{Gain} > V_S$ | | | 3 | | μο | | THD+N | Total harmonic distortion + noise <sup>(3)</sup> | $V_S = 5 \text{ V}, V_{O} = 1 \text{ V}_{RMS}, G = +1, f = 1 \text{kHz}$ 0.0045% | | | | | | | OUTPUT | | VS = 0 V, VO = 1 VRMS, O = 11,1= | 11012 | | 7.00-1070 | | | | 55.1.61 | | $R_L = 100 \text{ k}\Omega^{(2)}$ | | | 5 | 15 | | | | | $R_L = 100 \text{ k}\Omega^{(2)}$ | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | <u> </u> | 30 | | | Vo | Voltage output swing from supply rails | $R_{L} = 100 \text{ k}\Omega^{(2)}$ $R_{L} = 2 \text{ k}\Omega^{(2)}$ | 1A = -40 C 10 123 C | | OF. | 50 | mV | | | | | T = 40°C to 405°C | | 25 | 125 | | | | Chart sireuit surrert | $R_{L} = 2 k\Omega^{(2)}$ | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | | 125 | ۸ ـــر | | I <sub>SC</sub> | Short-circuit current | | | | ±6 | | mA<br>- | | $R_0$ | Open-loop output impedance | | | | 2300 | | Ω | <sup>(1)</sup> Parameters with minimum or maximum specification limits are 100% production tested at 25°C, unless otherwise noted. Overtemperature limits are based on characterization and statistical analysis. <sup>(2)</sup> Specified by design and characterization; not production tested. <sup>(3)</sup> Third-order filter; bandwidth = 80 kHz at -3 dB. ## **Electrical Characteristics: 1.8 V**<sup>(1)</sup> (continued) For $V_S$ = (V+) – (V–) = 1.8 V at $T_A$ = 25°C, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_{S+}$ – 1.3 V, and $V_{OUT}$ = $V_S$ / 2, (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|---------------------------------|-------------------------------------------------------|------------|-----|-------------|------| | POWE | R SUPPLY | | | | | | | Vs | Specified voltage range | | 1.8 (±0.9) | | 5.5 (±2.75) | V | | IQ | Quiescent current per amplifier | $V_S = 5 \text{ V}, I_O = 0 \text{ mA}$ | | 50 | 60 | μA | | | Power-on time | $V_S = 0 \text{ V to 5 V, to 90\% I}_Q \text{ level}$ | | 10 | | μs | ## 6.7 Typical Characteristics: Tables of Graphs ### 表 1. Characteristic Performance Measurements | TITLE | FIGURE | |--------------------------------------------------------------------------|--------| | Open-Loop Gain and Phase vs Frequency | 图 1 | | Open-Loop Gain vs Temperature | 图 2 | | Quiescent Current vs Supply Voltage | 图 3 | | Quiescent Current vs Temperature | 图 4 | | Offset Voltage Production Distribution | 图 5 | | Offset Voltage Drift Distribution | 图 6 | | Offset Voltage vs Common-Mode Voltage (Maximum Supply) | 图 7 | | Offset Voltage vs Temperature | 图 8 | | CMRR and PSRR vs Frequency (RTI) | 图 9 | | CMRR and PSRR vs Temperature | 图 10 | | 0.1-Hz to 10-Hz Input Voltage Noise (5.5 V) | 图 11 | | Input Voltage Noise Spectral Density vs Frequency (1.8 V, 5.5 V) | 图 12 | | Input Voltage Noise vs Common-Mode Voltage (5.5 V) | 图 13 | | Input Bias and Offset Current vs Temperature | 图 14 | | Open-Loop Output Impedance vs Frequency | 图 15 | | Maximum Output Voltage vs Frequency and Supply Voltage | 图 16 | | Output Voltage Swing vs Output Current (over Temperature) | 图 17 | | Closed-Loop Gain vs Frequency, G = 1, -1, 10 (1.8 V) | 图 18 | | Closed-Loop Gain vs Frequency, G = 1, -1, 10 (5.5 V) | 图 19 | | Small-Signal Overshoot vs Load Capacitance | 图 20 | | Phase Margin vs Capacitive Load | 图 21 | | Small-Signal Step Response, Noninverting (1.8 V) | 图 22 | | Small-Signal Step Response, Noninverting ( 5.5 V) | 图 23 | | Large-Signal Step Response, Noninverting (1.8 V) | 图 24 | | Large-Signal Step Response, Noninverting ( 5.5 V) | 图 25 | | Positive Overload Recovery | 图 26 | | Negative Overload Recovery | 图 27 | | No Phase Reversal | 图 28 | | Channel Separation vs Frequency (Dual) | 图 29 | | THD+N vs Amplitude (G = +1, 2 k $\Omega$ , 10 k $\Omega$ ) | 图 30 | | THD+N vs Amplitude (G = –1, 2 kΩ, 10 kΩ) | 图 31 | | THD+N vs Frequency (0.5 $V_{RMS}$ , G = +1, 2 $k\Omega$ , 10 $k\Omega$ ) | 图 32 | | EMIRR IN+ vs Frequency | 图 33 | #### TEXAS INSTRUMENTS #### 6.8 Typical Characteristics At $T_A = 25$ °C, $V_S = 5$ V, $R_L = 10$ k $\Omega$ connected to $V_S$ / 2, and $V_{CM} = V_{OUT} = V_S$ / 2, unless otherwise noted. #### Typical Characteristics (接下页) ## TEXAS INSTRUMENTS ## Typical Characteristics (接下页) At $T_A = 25$ °C, $V_S = 5$ V, $R_L = 10$ k $\Omega$ connected to $V_S$ / 2, and $V_{CM} = V_{OUT} = V_S$ / 2, unless otherwise noted. ### Typical Characteristics (接下页) ## TEXAS INSTRUMENTS ### Typical Characteristics (接下页) At $T_A$ = 25°C, $V_S$ = 5 V, $R_L$ = 10 k $\Omega$ connected to $V_S$ / 2, and $V_{CM}$ = $V_{OUT}$ = $V_S$ / 2, unless otherwise noted. ## Typical Characteristics (接下页) #### 7 Detailed Description #### 7.1 Overview The OPA2313-Q1 is a low-power, rail-to-rail input and output operational amplifier designed for cost-constrained applications. This device operates from 1.8 V to 5.5 V, is unity-gain stable, and suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving loads greater than $10\text{-k}\Omega$ connected to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the OPA2313-Q1 to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes this device ideal for driving sampling analog-to-digital converters (ADCs). The OPA2313-Q1 features 1-MHz bandwidth and 0.5-V/ $\mu$ s slew rate with only 50- $\mu$ A supply current per channel, providing good ac performance at very low power consumption. Low frequency (dc) applications are also well served with a low input noise voltage of 25 nV/ $\sqrt{Hz}$ at 1 kHz, low input bias current (0.2 pA), and an input offset voltage of 0.5 mV (typical). The typical offset voltage drift is 2 $\mu$ V/°C; over the full temperature range the input offset voltage changes only 200 $\mu$ V (0.5 mV to 0.7 mV). #### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Operating Voltage The OPA2313-Q1 device is fully specified and tested from 1.8 V to 5.5 V (±0.9 V to ±2.75 V). Parameters that vary with supply voltage are illustrated in the *Typical Characteristics* section. #### 7.3.2 Rail-to-Rail Input The input common-mode voltage range of the OPA2313-Q1 device extends 200 mV beyond the supply rails. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the *Functional Block Diagram* section. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.3 V to 200 mV above the positive supply, while the P-channel pair is on for inputs from 200 mV below the negative supply to approximately (V+) - 1.3 V. There is a small transition region, typically (V+) - 1.4 V to (V+) - 1.2 V, in which both pairs are on. This 200-mV transition region may vary up to 300 mV with process variation. Thus, the transition region (both stages on) may range from (V+) - 1.7 V to (V+) - 1.5 V on the low end, up to (V+) - 1.1 V to (V+) - 0.9 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD may be degraded compared to device operation outside this region. #### 7.3.3 Rail-to-Rail Output Designed as a micro-power, low-noise operational amplifier, the OPA2313-Q1 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads up to 10 k $\Omega$ , the output swings typically to within 5 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails, as shown in $\aleph$ 17. #### 7.3.4 Common-Mode Rejection Ratio (CMRR) CMRR for the OPA2313-Q1 device is specified in several ways so the best match for a given application may be used; see the *Electrical Characteristics*. First, the CMRR of the device in the common-mode range below the transition region ( $V_{CM} < (V+) - 1.3 \text{ V}$ ) is given. This specification is the best indicator of the capability of the device when the application requires use of one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at ( $V_{CM} = -0.2 \text{ V}$ to 5.7 V). This last value includes the variations seen through the transition region, as shown in $\boxed{8}$ 7. #### 7.3.5 Capacitive Load and Stability The OPA2313-Q1 device is designed to be used in applications where driving a capacitive load is required. As with all op amps, there may be specific instances where the OPA2313-Q1 device may become unstable. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An op amp in the unity-gain (+1-V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the op amp output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases as the capacitive loading increases. When operating in the unity-gain configuration, the OPA2313-Q1 device remains stable with a pure capacitive load up to approximately 1 nF. The equivalent series resistance (ESR) of some capacitors ( $C_L$ greater than 1 $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See the typical characteristic graph, $\boxed{8}$ 20. ZHCSJ37 – DECEMBER 2018 www.ti.com.cn ## TEXAS INSTRUMENTS #### Feature Description (接下页) One technique for increasing the capacitive load drive capability of the amplifier when it operates in a unity-gain configuration is to insert a small resistor, typically $10 \Omega$ to $20 \Omega$ , in series with the output, as shown in 34. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing. 图 34. Improving Capacitive Load Drive #### 7.3.6 EMI Susceptibility and Input Filtering Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the op amp, the DC offset observed at the amplifier output may shift from the nominal value while EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all op amp pin functions may be affected by EMI, the signal input pins are likely to be the most susceptible. The OPA2313-Q1 device incorporates an internal input low-pass filter that reduces the amplifiers response to EMI. Both common-mode and differential mode filtering are provided by this filter. The filter is designed for a common-mode cutoff frequency of approximately 35 MHz (–3 dB), with a rolloff of 20 dB per decade. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows op amps to be directly compared by the EMI immunity. 3 illustrates the results of this testing on the OPA2313-Q1 device. Detailed information may be found in *EMI Rejection Ratio of Operational Amplifiers*, available for download from www.ti.com. #### 7.3.7 Input and ESD Protection The OPA2313-Q1 device incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. The ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. 图 35 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and the value must be kept to a minimum in noise-sensitive applications. 图 35. Input Current Protection #### 7.4 Device Functional Modes The OPA2313-Q1 device has a single functional mode. The device is powered on as long as the power-supply voltage is between 1.8 V $(\pm 0.9 \text{ V})$ and 5.5 V $(\pm 2.75 \text{ V})$ . #### 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The OPA2313-Q1 device is a low-power, rail-to-rail input and output operational amplifier. The device operates from 1.8 V to 5.5 V, is unity-gain stable, and is designed for a wide range of general-purpose applications. The class AB output stage is capable of driving loads greater than 10 k $\Omega$ connected to any point between V+ and ground. The input common-mode voltage range includes both rails, and allows the OPA2313-Q1 to be used in virtually any single-supply application. #### 8.2 Typical Application A typical application for an operational amplifier is an inverting amplifier, as shown in $\boxtimes$ 36. An inverting amplifier takes a positive voltage on the input and outputs a signal inverted to the input, making a negative voltage of the same magnitude. In the same manner, the amplifier also makes negative input voltages positive on the output. In addition, amplification may be added by selecting the input resistor ( $R_I$ ) and the feedback resistor ( $R_I$ ) 图 36. Inverting Amplifier Application #### 8.2.1 Design Requirements The supply voltage must be chosen to be larger than the input voltage range and the desired output range. The limits of the input common-mode range ( $V_{CM}$ ) and the output voltage swing to the rails ( $V_O$ ) must also be considered. For instance, this application scales a signal of $\pm 0.5$ V (1 V) to $\pm 1.8$ V (3.6 V). Setting the supply at $\pm 2.5$ V is sufficient to accommodate this application. #### 8.2.2 Detailed Design Procedure Determine the gain required by the inverting amplifier using 公式 1 and 公式 2: $$A_{V} = \frac{V_{OUT}}{V_{IN}} \tag{1}$$ $$A_{V} = \frac{1.8}{-0.5} = -3.6 \tag{2}$$ ## TEXAS INSTRUMENTS #### Typical Application (接下页) When the desired gain is determined, choose a value for $R_I$ or $R_F$ . Choosing a value in the kilohm range is desirable for general-purpose applications because the amplifier circuit uses currents in the milliamp range. This milliamp current range ensures the device does not draw too much current. The trade-off is that very large resistors (100s of kilohms) draw the smallest current but generate the highest noise. Small resistors (100s of ohms) generate low noise but draw high current. This example uses 10 kΩ for $R_I$ , resulting in a 36-kΩ resistor being used for $R_F$ . The values are determined by $\Delta \vec{x}$ 3: $$A_{V} = -\frac{R_{F}}{R_{I}} \tag{3}$$ #### 8.2.3 Application Curve 图 37. Inverting Amplifier Input and Output #### 8.3 System Examples When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting terminal of the amplifier, as shown in ₹ 38. $$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$ 图 38. Single-Pole Low-Pass Filter ZHCSJ37 - DECEMBER 2018 www.ti.com.cn ### System Examples (接下页) If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter may be used for this task, as shown in 8 39. For best results, the amplifier must have a bandwidth that is 8 to 10 times the filter frequency bandwidth. Failure to follow this guideline may result in phase shift of the amplifier. 图 39. Two-Pole, Low-Pass, Sallen-Key Filter #### 9 Power Supply Recommendations The OPA2313-Q1 device is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply from -40°C to +125°C. The Typical Characteristics section presents parameters that may exhibit significant variance with regard to operating voltage or temperature. #### **CAUTION** Supply voltages larger than 7 V can permanently damage the device (see the Absolute Maximum Ratings table). Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or highimpedance power supplies. For more detailed information on bypass capacitor placement, refer to the Layout Guidelines section. #### 10 Layout #### 10.1 Layout Guidelines For best operational performance of the device, use good printed circuit board (PCB) layout practices, including: - Noise may propagate into analog circuitry through the power pins of the circuit and the operational amplifier. Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see Circuit Board Layout Techniques. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If the traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace. - Place the external components as close to the device as possible. Keep R<sub>F</sub> and R<sub>G</sub> close to the inverting input to minimize parasitic capacitance, as shown in ⊠ 40. - Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring may significantly reduce leakage currents from nearby traces that are at different potentials. #### 10.2 Layout Example 图 40. Schematic Representation for 图 41 图 41. Layout Example www.ti.com.cn ZHCSJ37 – DECEMBER 2018 #### 11 器件和文档支持 #### 11.1 文档支持 #### 11.1.1 相关文档 请参阅如下相关文档: - 《运算放大器的电磁干扰 (EMI) 抑制比》 - 《电路板布局布线技巧》 #### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.4 商标 E2E is a trademark of Texas Instruments. #### 11.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 能会學 **▲『☆▲ ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.6 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 #### 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 14-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | OPA2313QDGKRQ1 | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 23131 | | OPA2313QDGKRQ1.B | Active | Production | VSSOP (DGK) 8 | 2500 LARGE T&R | Yes | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 23131 | | OPA2313QDRQ1 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | O2313Q | | OPA2313QDRQ1.B | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | O2313Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF OPA2313-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 14-Jun-2025 • Catalog : OPA2313 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product ## **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Jun-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA2313QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2313QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | OPA2313QDRQ1 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 29-Jun-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA2313QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 353.0 | 353.0 | 32.0 | | OPA2313QDGKRQ1 | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | OPA2313QDRQ1 | SOIC | D | 8 | 2500 | 340.5 | 336.1 | 25.0 | SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司