

# ONET1151L

ZHCSBV7-DECEMBER 2013

# **11.3Gbps** 低功耗激光二极管驱动器 查询样片: ONET1151L

## 特性

- 高达 85mApp 的数字可选调制电流(10Ω 负载)
- 高达 100mA 源电流或灌电流的数字可选偏置电流
- 用于控制和诊断管理的带有集成数模转换器 (DAC) 和模数转换器 (ADC) 的两线制数字接口
- 自动功率控制 (APC) 环路
- 可调输出电阻和去加重
- 可编程输入均衡器
- 交叉点控制
- 可选监控器 PD 电流范围和极性
- 包括激光安全特性
- +3.3V 单电源
- 温度 -40°C 至 100°C
- 表面贴装 4mm × 4mm, 24 引脚,符合 RoHS 环 保标准的四方扁平无引线 (QFN) 封装
- 与 ONET1101L 器件引脚兼容

## 应用范围

- 10G 以太网光发射器
- 8×和10×光纤通道光发射器
- 同步光网络 (SONET) OC-192 和同步数字体系 (SDH) STM-64 光发射器
- 6G和 10G通用公共无线接口 (CPRI)和开放基站 架构协议 (OBSAI)
- SFP+ 和 XFP 收发器模块

## 说明

ONET1151L 器件是一款 3.3V 激光驱动器,此驱动器 被设计用于直接调制一个数据速率在 1 至 11.3Gbps 之间的激光。

此器件提供一个两线制串行接口,此接口可实现对调制 和偏置电流的数字控制,从而免除了对外部组件的需 要。提供形式为交叉点调整、去加重和输出端接电阻 的输出波形控制来改进光眼图模板容限。一个可选输 入均衡器可被用于 FR4 印刷电路板上长达 150mm(6 英寸)的微带线或带状线传输线路的均衡。 此器件包 含内部 ADC 和 DAC,以免除对于特殊用途微控制器 的需要。

ONET1151L 器件包括一个集成自动功率控制 (APC) 环路,此环路对电压和温度及电路上激光平均功率变化 进行补偿,以支持激光安全和收发器管理系统。

此激光驱动器可在 -40℃ 至 +100℃ 的环境温度范围 内额定运行,并且采用小封装尺寸 4mm × 4mm, 24 引脚,符合 RoHS 环保标准的 QFN 封装,此封装与 ONET1101L 器件引脚兼容。



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### ZHCSBV7-DECEMBER 2013

www.ti.com.cn



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### Table 1. PIN DESCRIPTION

| PIN  |                | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|------|----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.            |             |                                                                                                                                                                                                                                                                                                                                                                                                        |
| ADR0 | 2              | Digital-in  | $I^2C$ address programming pin. Leave this pad open for a default address of 0001000.<br>Pulling the pin to VCC changes the first address bit to 1 (address = 0001001).                                                                                                                                                                                                                                |
| ADR1 | 3              | Digital-in  | $I^2C$ address programming pin. Leave this pad open for a default address of 0001000.<br>Pulling the pin to VCC changes the second address bit to 1 (address = 0001010).                                                                                                                                                                                                                               |
| BIAS | 18             | Analog      | Sinks or sources the bias current for the laser in both APC and open loop modes                                                                                                                                                                                                                                                                                                                        |
| COMP | COMP 15 Analog |             | Compensation pin used to control the bandwidth of the APC loop. Connect a 0.01- $\mu\text{F}$ capacitor to ground.                                                                                                                                                                                                                                                                                     |
| DIN+ | 9              | Analog-in   | Noninverted data input. On-chip differentially 100 $\Omega$ terminated to DIN–. Must be AC coupled.                                                                                                                                                                                                                                                                                                    |
| DIN- | 10             | Analog-in   | Inverted data input. On-chip differentially 100 $\Omega$ terminated to DIN+. Must be AC coupled.                                                                                                                                                                                                                                                                                                       |
| DIS  | 4              | Digital-in  | Disables both bias and modulation currents when set to high state. Includes a $10-k\Omega$ pullup resistor to VCC. Toggle to reset a fault condition.                                                                                                                                                                                                                                                  |
| FLT  | 7              | Digital-out | Fault detection flag. High level indicates that a fault has occurred. Open-drain output. Requires an external 4.7-k $\Omega$ to 10-k $\Omega$ pullup resistor to VCC for proper operation.                                                                                                                                                                                                             |
| GND  | 8, 11, 17, EP  | Supply      | Circuit ground. Exposed die pad (EP) must be grounded.                                                                                                                                                                                                                                                                                                                                                 |
| MOD+ | 20, 21         | CML-out     | Noninverted modulation current output. IMOD flows into this pin when input data is high.                                                                                                                                                                                                                                                                                                               |
| MOD- | 22, 23         | CML-out     | Inverted modulation current output. IMOD flows into this pin when input data is low.                                                                                                                                                                                                                                                                                                                   |
| MONB | 13             | Analog-out  | Bias current monitor. Sources a 1% replica of the bias current. Connect an external resistor to ground (GND) to use the analog monitor (DMONB = 0). If the voltage at this pin exceeds 1.16 V, a fault is triggered. Typically choose a resistor to give MONB voltage of 0.8 V at the maximum desired bias current. If the digital monitor function is used (DMONB = 1), the resistor must be removed. |





www.ti.com.cn

Table 1. PIN DESCRIPTION (continued)

| MONP | 14         | Analog-out | Photodiode current monitor. Sources a 12.5% replica of the photodiode current when PDRNG = 1X, a 25% replica when PDRNG = 01, and a 50% replica when PDRNG = 00. Connect an external resistor (5-k $\Omega$ typical) to ground (GND) to use the analog monitor (DMONP = 0). If the voltage at this pin exceeds 1.16 V, a fault is triggered when MONPFLT = 1. If the digital monitor function is used (DMONP = 1), the resistor must be removed. |
|------|------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD   | 1          | Analog     | Photodiode input. Pin can source or sink current dependent on register setting.                                                                                                                                                                                                                                                                                                                                                                  |
| RZTC | 12         | Analog     | Connect external zero TC 28.7-k $\Omega$ resistor to ground (GND). Used to generate a defined zero TC reference current for internal DACs.                                                                                                                                                                                                                                                                                                       |
| SCK  | 5          | Digital-in | 2-wire interface serial clock input. Includes a 10-k $\Omega$ or 40-k $\Omega$ pullup resistor to VCC.                                                                                                                                                                                                                                                                                                                                           |
| SDA  | 6          | Digital-in | 2-wire interface serial data input. Includes a 10-k $\Omega$ or 40-k $\Omega$ pullup resistor to VCC.                                                                                                                                                                                                                                                                                                                                            |
| VCC  | 16, 19, 24 | Supply     | 3.3-V, -15% to +10% supply voltage                                                                                                                                                                                                                                                                                                                                                                                                               |

ZHCSBV7-DECEMBER 2013



# BLOCK DIAGRAM

Figure 1 shows a simplified block diagram of the ONET1151L device. The laser driver consists of:

- Equalizer
- Limiter
- Output driver
- DC offset cancellation with cross-point control
- Power-on reset circuitry
- 2-wire serial interface including:
  - Control logic block
  - Modulation current generator
- Bias current generator
- Automatic power control loop
- Analog reference block



Figure 1. Simplified Block Diagram of the ONET1151L



www.ti.com.cn

### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

Over operating free-air temperature range (unless otherwise noted)

|                                                                                                                   |                                                                                                                       | MIN  | MAX | UNIT     |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-----|----------|
| VCC                                                                                                               | Supply voltage <sup>(2)</sup>                                                                                         | -0.3 | 4.0 |          |
| Vadro, Vadr1, Vdis, Vrztc,<br>Vsck, Vsda, Vdin+, Vdin-, Vflt,<br>Vmonb, Vmonp, Vcomp, Vpd,<br>Vbias, Vmod+, Vmod- | Voltage at ADR0, ADR1, DIS, RZTC, SCK, SDA, DIN+, DIN–,<br>FLT, MONB, MONP, COMP, PD, BIAS, MOD+, MOD– <sup>(2)</sup> | -0.3 | 4.0 | V        |
| I <sub>DIN-</sub> , I <sub>DIN+</sub>                                                                             | Max current at input pins                                                                                             |      | 25  | ~ ^      |
| I <sub>MOD+</sub> , I <sub>MOD-</sub>                                                                             | Max current at output pins                                                                                            |      | 120 | mA       |
| ESD                                                                                                               | ESD rating at all pins                                                                                                |      | 2   | kV (HBM) |
| TJ                                                                                                                | Maximum junction temperature                                                                                          |      | 125 |          |
| T <sub>STG</sub>                                                                                                  | Storage temperature range                                                                                             | -65  | 150 | °C       |
| T <sub>C</sub>                                                                                                    | Case temperature                                                                                                      | -40  | 110 |          |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

## **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                             | TEST CONDITION                                         | MIN  | NOM   | MAX  | UNIT              |
|-------------------|---------------------------------------|--------------------------------------------------------|------|-------|------|-------------------|
| V <sub>CC</sub>   | Supply voltage                        |                                                        | 2.8  | 3.3   | 3.63 |                   |
| VIH               | Digital input high voltage            | DIS, SCK, SDA, ADR0, ADR1                              | 2    |       |      | V                 |
| V <sub>IL</sub>   | Digital input low voltage             | DIS, SCK, SDA                                          |      |       | 0.8  |                   |
|                   | Photodiode current range              | Control bit PDRNG = 1X, step size = $3 \mu A$          |      | 3 080 |      |                   |
|                   |                                       | Control bit PDRNG = 01, step size = $1.5 \mu$ A        |      | 1 540 |      | μA                |
|                   |                                       | Control bit PDRNG = 00, step size = $0.75 \mu$ A       |      | 770   |      |                   |
| R <sub>RZTC</sub> | Zero TC resistor value <sup>(1)</sup> | 1.16-V band-gap bias across resistor, E96, 1% accuracy | 28.4 | 28.7  | 29   | kΩ                |
| v <sub>IN</sub>   | Differential input voltage swing      |                                                        | 150  |       | 1200 | mV <sub>p-p</sub> |
| Т <sub>С</sub>    | Temperature at the thermal pad        |                                                        | -40  |       | 100  | °C                |

(1) Changing the value will alter the DAC ranges.

#### ZHCSBV7-DECEMBER 2013

# DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions, with a 25- $\Omega$  single-ended output load, open-loop operation, I<sub>MOD</sub> = 30 mA,  $I_{BIAS}$  = 30 mA, and  $R_{RZTC}$  = 28.7 kΩ, unless otherwise noted

|                            | PARAMETER                                          | TEST CONDITION                                                                                                                           | MIN  | NOM  | MAX            | UNIT |
|----------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------------|------|
| V <sub>CC</sub>            | Supply voltage                                     |                                                                                                                                          | 2.8  | 3.3  | 3.63           | V    |
|                            |                                                    | $I_{MOD}$ = 30 mA, $I_{BIAS}$ = 30 mA, including $I_{MOD}$ and $I_{BIAS},$ EQENA = 0                                                     |      | 120  | 135            |      |
| vcc                        | Supply current                                     | $I_{MOD}$ = 30 mA, $I_{BIAS}$ = 30 mA, including $I_{MOD}$ and $I_{BIAS},$ EQENA = 1                                                     |      | 123  | 140            | mA   |
|                            |                                                    | Output off (DIS = HIGH), I <sub>MOD</sub> = 30 mA, I <sub>BIAS</sub> = 30 mA                                                             |      | 44   |                |      |
| R <sub>IN</sub>            | Data input resistance                              | Differential between DIN+ and DIN-                                                                                                       | 80   | 100  | 120            | Ω    |
| ROUT                       | Output resistance                                  | Single-ended to VCC; ORADJ0 = ORADJ1 = 0                                                                                                 | 20   | 25   | 30             | Ω    |
|                            | Digital input current                              | SCK, SDA, pullup to VCC                                                                                                                  |      | 360  | 470            | μA   |
|                            | Digital input current                              | DIS, pullup to VCC                                                                                                                       |      | 360  | 470            | μA   |
| V <sub>ОН</sub>            | Digital output high voltage                        | FLT, pullup to V <sub>CC</sub> , $I_{SOURCE} = 50 \ \mu A$                                                                               | 2.3  |      |                | V    |
| V <sub>OL</sub>            | Digital output low voltage                         | FLT, pullup to V <sub>CC</sub> , I <sub>SINK</sub> = 350 $\mu$ A                                                                         |      |      | 0.4            | V    |
| I <sub>BIAS-MIN</sub>      | Minimum bias current                               | See <sup>(1)</sup>                                                                                                                       |      |      | 5              | mA   |
| I <sub>BIAS-MAX</sub>      | Maximum bias<br>current                            | Sink or source. DAC set to maximum, open and closed loop                                                                                 | 88   | 100  |                | mA   |
| I <sub>BIAS-DIS</sub>      | Bias current during disable                        |                                                                                                                                          |      |      | 100            | μA   |
|                            | Average power<br>stability                         | APC active                                                                                                                               |      | ±0.5 |                | dB   |
|                            | Bias pin compliance                                | BIASPOL = 0 (sink)                                                                                                                       | 0.8  |      |                |      |
|                            | voltage                                            | BIASPOL = 1 (source)                                                                                                                     |      |      | $V_{CC} - 0.8$ | V    |
|                            | Temperature sensor accuracy                        | With one-point external midscale calibration                                                                                             |      | ±3   |                | °C   |
| V <sub>PD</sub>            | Photodiode reverse<br>bias voltage                 | APC active, I <sub>PD</sub> = max                                                                                                        | 1.3  | 2.3  |                | V    |
|                            | Photodiode fault<br>current level                  | Percent of target I <sub>PD</sub> <sup>(2)</sup>                                                                                         |      | 150  |                | %    |
|                            |                                                    | $I_{MONP}$ / $I_{PD}$ with control bit PDRNG = 1X                                                                                        | 10   | 12.5 | 15             |      |
|                            | Photodiode current<br>monitor ratio                | $I_{MONP}$ / $I_{PD}$ with control bit PDRNG = 01                                                                                        | 20   | 25   | 30             | %    |
|                            |                                                    | $I_{MONP} / I_{PD}$ with control bit PDRNG = 00                                                                                          | 40   | 50   | 60             |      |
|                            | Monitor diode DMI<br>accuracy                      | With external midscale calibration<br>PD current > 200 $\mu$ A, 400 $\mu$ A, and 800 $\mu$ A for<br>PDRNG = 00, 01, and 1X, respectively | -10  |      | +10            | %    |
|                            | Bias current monitor                               | $BIASPOL = 0, I_{MONB} / I_{BIAS} (nominal 1 / 100 = 1\%)$                                                                               | 0.9  | 1.0  | 1.1            |      |
|                            | ratio                                              | $BIASPOL = 1, I_{MONB} / I_{BIAS} (nominal 1 / 70 = 1.43\%)$                                                                             | 1.25 | 1.43 | 1.61           | %    |
|                            | Bias current DMI<br>accuracy                       | Bias current ≥ 20 mA                                                                                                                     |      | ±10  |                | %    |
|                            | Power supply monitor accuracy                      | With external midscale calibration                                                                                                       | -2.5 |      | +2.5           | %    |
| V <sub>CC-RST</sub>        | V <sub>CC</sub> reset threshold voltage            | $V_{\rm CC}$ voltage level which triggers power-on reset                                                                                 |      | 2.5  | 2.8            | V    |
| V <sub>CC-</sub><br>RSTHYS | V <sub>CC</sub> reset threshold voltage hysteresis |                                                                                                                                          |      | 100  |                | mV   |
| V <sub>MONB-</sub><br>flt  | Fault voltage at MONB                              | Fault occurs if voltage at MONB exceeds value                                                                                            | 1.1  | 1.16 | 1.24           | V    |
| V <sub>MONP-</sub><br>flt  | Fault voltage at<br>MONP                           | MONPFLT = 1, Fault occurs if voltage at MONP<br>exceeds value                                                                            | 1.1  | 1.16 | 1.24           | V    |

The bias current can be set below the specified minimum according to the corresponding register setting; however, in closed-loop (1) operation, settings below the specified value may trigger a fault. Assured by simulation over process, supply and temperature variation

(2)

www.ti.com.cn

# **AC ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions with 25- $\Omega$ , single-ended output load, open-loop operation,  $I_{MOD}$  = 30 mA,  $I_{BIAS}$  = 30 mA, and  $R_{RZTC}$  = 28.7 k $\Omega$ , unless otherwise noted. Typical operating condition is at  $V_{CC}$  = 3.3 V and  $T_A$  = +25°C

|                                      | PARAMETER                                   | TEST CONDITION                                                                                                                                                              | MIN | NOM  | MAX | UNIT              |
|--------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------|
| SDD11 Differential input return gain |                                             | 0.01 GHz < f ≤ 5 GHz                                                                                                                                                        |     | -15  |     |                   |
| SDD11                                |                                             | 5 GHz < f < 11.1 GHz                                                                                                                                                        |     | -8   |     | dB                |
| SCD11                                | Differential to common mode conversion gain | 0.01 GHz < f < 11.1 GHz                                                                                                                                                     |     | -15  |     | dB                |
| Differential output                  |                                             | 0.01 GHz < f ≤ 5 GHz                                                                                                                                                        |     | -20  |     | dD                |
| 50022                                | return gain                                 | 5 GHz < f < 11.1 GHz                                                                                                                                                        |     | -12  |     | dB                |
| t <sub>R-OUT</sub>                   | Output rise time                            | 20% – 80%, $t_{R\text{-}\text{IN}}$ < 40 ps, 25- $\Omega$ load, single-ended                                                                                                |     | 23   | 35  | ps                |
| t <sub>F-OUT</sub>                   | Output fall time                            | 20% – 80%, $t_{\text{F-IN}}$ < 40 ps, 25- $\Omega$ load, single-ended                                                                                                       |     | 23   | 35  | ps                |
| I <sub>MOD-MIN</sub>                 | Minimum modulation current                  |                                                                                                                                                                             |     |      | 5   | mA                |
| I <sub>MOD-MAX</sub>                 | Maximum modulation current                  | AC-coupled outputs, $10-\Omega$ differential load, CPENA = 1                                                                                                                | 75  | 85   |     | mA                |
| I <sub>MOD-STEP</sub>                | Modulation current step size                | 10-bit register                                                                                                                                                             |     | 86   |     | μA                |
|                                      | Deterministic estad                         | EQENA = 0, PRBS7 + 72 ones + PRBS7 +<br>72 zeros at 11.3 Gbps, 150 mVpp, 600<br>mVpp, 1200 mVpp differential-input voltage                                                  |     | 5    | 10  |                   |
| DJ                                   | Deterministic output<br>jitter              | EQENA = 1, PRBS7 + 72 ones + PRBS7 +<br>72 zeros at 11.3 Gbps, maximum<br>equalization with 6-in. transmission line at the<br>input, 400 mVpp at input to transmission line |     | 7    |     | ps <sub>P-P</sub> |
| RJ                                   | Random output jitter                        |                                                                                                                                                                             |     | 0.2  | 0.6 | ps <sub>RMS</sub> |
| T <sub>APC</sub>                     | APC time constant                           | CAPC 0.01 $\mu$ F, IPD = 100 $\mu$ A, PD-coupling ratio, CR = 40 <sup>(1)</sup>                                                                                             |     | 120  |     | μs                |
|                                      | Cross-point control range                   |                                                                                                                                                                             | 30  |      | 70  | %                 |
| T <sub>OFF</sub>                     | Transmitter disable time                    | Rising edge of DIS to $I_{BIAS} \le 0.1 \times I_{BIAS}$ .                                                                                                                  |     | 0.05 | 5   | μs                |
| T <sub>ON</sub>                      | Disable negate time                         | Falling edge of DIS to $I_{BIAS} \ge 0.9 \times I_{BIAS}$ .                                                                                                                 |     |      | 1   | ms                |
| T <sub>INIT1</sub>                   | Power-on to initialize                      | Power-on to registers ready to be loaded                                                                                                                                    |     | 1    | 10  | ms                |
| T <sub>INIT2</sub>                   | Initialize to transmit                      | Register load STOP command to part ready to transmit valid data <sup>(1)</sup>                                                                                              |     |      | 2   | ms                |
| T <sub>RESET</sub>                   | DIS pulse width                             | Time DIS must held high to reset part <sup>(1)</sup>                                                                                                                        | 100 |      |     | ns                |
| T <sub>FAULT</sub>                   | Fault assert time                           | Time from fault condition to FLT high <sup>(1)</sup>                                                                                                                        |     |      | 50  | μs                |

(1) Assured by simulation over process, supply and temperature variation



www.ti.com.cn

# DETAILED DESCRIPTION

## EQUALIZER

The data signal is applied to an input equalizer by means of the input signal pins DIN+ and DIN–, which provide on-chip differential  $100-\Omega$  line-termination. The equalizer is enabled by setting EQENA = 1 (bit 1 of register 0). Equalization of up to 150 mm (6 in.) of microstrip or stripline transmission line on FR4-printed circuit boards is achievable. The amount of equalization is digitally controlled by the 2-wire interface and control logic block and is dependent on the register settings EQADJ[0..7] (of register 6). To turn off and bypass the equalizer, set EQENA = 0; this reduces the supply current. For details about the equalizer settings, see Table 5.

## LIMITER

By limiting the output signal of the equalizer to a fixed value, the limiter removes any overshoot after the input equalization and provides the input signal for the output driver. Make adjustments to the limiter bias current and emitter follower current to trade off the rise and fall times and supply current. Adjust the limiter bias current through LIMCSGN (bit 7 of register 9) and LIMC[0..2] (bits 4, 5, and 6 of register 9). Adjust the emitter follower current through EFCSGN (bit 3 of register 9) and EFC[0..2] (bits 0, 1, and 2 of register 9).

## **HIGH-SPEED OUTPUT DRIVER**

The modulation current sinks from the common-emitter node of the limiting-output driver-differential pair by means of a modulation-current generator, which is digitally controlled by the 2-wire serial interface.

The collector nodes of the output stages connect to output pins MOD+ and MOD–. The collectors have internal 25- $\Omega$  back termination resistors to VCC. However, the resistance adjusts higher through ORADJ[0..1] (bits 3 and 4 of register 8). Setting ORADJ to 00, results in the lowest-output termination resistance and setting the bits to 11, results in the highest-output resistance. The outputs are optimized to drive a 25- $\Omega$ , single-ended load and obtain the maximum modulation current of 85 mA. AC coupling and inductive pullups to VCC are required and CPENA (bit 4 of register 1) should be set to 1.

To improve the eye-mask margin, output de-emphasis is applied by adjusting DE[0..2] (bits 0 to 2 of register 8).

The polarity of the output pins can be inverted by setting the output polarity switch bit, POL (bit 2 of register 0) to 1.

## MODULATION CURRENT GENERATOR

The modulation current generator provides the current for the current modulator described previously. The circuit is digitally controlled by the 2-wire interface block.

A 10-bit-wide control bus, MODC[0..9] (registers 2 and 3), sets the desired modulation current.

The modulation current can be disabled by setting the DIS input pin to a high level or setting ENA = 0 (bit 7 of register 0). The modulation current is also disabled in a fault condition, if the internal fault detection enable register flag FLTEN is set to 1 (bit 3 of register 0). To reduce the disable time, only the output stage can be disabled by setting DISMODE = 1 (bit 1 of register 1).

## DC OFFSET CANCELLATION AND CROSS-POINT CONTROL

The ONET1151L device has DC offset cancellation by default to compensate for internal offset voltages. To adjust the eye-crossing point, set CPENA = 1 (bit 4 of register 1) and disable the offset cancellation by setting OCDIS = 1 (bit 3 of register 1). Note that setting OCDIS = 1 with CPENA = 0 is an invalid state and results in the modulation current being disabled. The crossing point can be moved toward the one level by setting CPSGN = 1 (bit 7 of register 7) and toward the zero level by setting CPSGN = 0. The percentage of shift depends upon the register settings CPADJ[0..6] (register 7) and the cross-point adjustment range bits CPRNG[0..1] (register 1). Setting CPRNG1 = 0 and CPRNG0 = 0 results in minimum adjustment capability and setting CPRNG1 = 1 and CPRNG0 = 1 results in maximum adjustment capability.

In addition, the modulation current capability is increased by setting CPENA = 1 with or without the offset cancellation being disabled. Table 2 provides a truth table for the various options.



| CPENA (Bit 4, Register<br>1) | OCDIS (Bit 3, Register 1) | Cross-Point Adjust | Offset Cancellation | High Modulation Current |
|------------------------------|---------------------------|--------------------|---------------------|-------------------------|
| 0                            | 0                         | Disabled           | Enabled             | Disabled                |
| 0                            | 1                         | Invalid            | Invalid             | Invalid                 |
| 1                            | 0                         | Disabled           | Enabled             | Enabled                 |
| 1                            | 1                         | Enabled            | Disabled            | Enabled                 |

#### Table 2. ADC Selection Bits and the Monitored Parameter

## BIAS CURRENT GENERATION AND APC LOOP

The bias current generation and APC loop are controlled by the 2-wire interface. In open-loop operation, selected by setting OLENA = 1 (bit 4 of register 0), the bias current is set directly by the 10-bit-wide control word BIASC[0..9] (registers 4 and 5). In automatic power control mode, selected by setting OLENA = 0, the bias current depends on the register settings BIASC[0..9] and the coupling ratio (CR) between the laser bias current and the photodiode current,  $CR = I_{BIAS} / I_{PD}$ . If the photodiode anode is connected to the PD pin (PD pin is sinking current), set PDPOL = 1 (bit 0 of register 0), and if the photodiode cathode is connected to the PD pin (PD pin is sourcing current), set PDPOL = 0.

Three photodiode current ranges are selected by means of the PDRNG[0..1] bits (register 0). Select the photodiode range to keep the laser bias control DAC, BIASC[0..9], close to the center of its range. This range keeps the laser bias current set-point resolution high. For details regarding the bias current setting in open-loop mode, as well as in closed-loop mode, see Table 5.

The ONET1151L device can source or sink the bias current. For the BIAS pin to act as a source, set BIASPOL = 1 (bit 2 of register 1) and for the BIAS pin to act as a sink, set BIASPOL = 0.

The bias current in sink mode is monitored using a current mirror with a gain equal to 1/100 and in source mode with a gain equal to 1/70. By connecting a resistor between MONB and GND, the bias current can be monitored as a voltage across the resistor. A low temperature coefficient precision resistor should be used. The bias current can also be monitored as a 10 bit unsigned digital word through the 2-wire interface by setting DMONB = 1 (bit 0 of register 10) and removing the resistor to ground.

#### ANALOG REFERENCE

The ONET1151L laser driver is supplied by a single  $3.3-V \pm 10\%$  supply voltage connected to the VCC pins. This voltage is referred to GND and can be monitored as a 10-bit unsigned digital word through the 2-wire interface.

On-chip band-gap voltage circuitry generates a reference voltage, independent of the supply voltage, from which all other internally required voltages and bias currents are derived.

An external zero temperature coefficient resistor must be connected from the RZTC pin of the device to ground (GND). This resistor is used to generate a precise, zero TC current, which is required as a reference current for the on-chip DACs.

To minimize the module component count, the ONET1151L device provides an on-chip temperature sensor. The temperature can be monitored as a 10-bit unsigned digital word through the 2-wire interface.

#### **POWER-ON RESET**

The ONE1151L device has power-on reset circuitry, which ensures that registers are reset to zero during startup. After the power on to initialize time ( $t_{INIT1}$ ), the internal registers are ready to be loaded. The device is ready to transmit data after the initialize-to-transmit time ( $t_{INIT2}$ ), assuming that the chip enable bit ENA is set to 1 and the disable pin DIS is low. The DIS pin has an internal 10-k $\Omega$  pullup resistor, so the pin must be pulled low to enable the outputs.

The ONET1151L device can be disabled using either the ENA control register bit or the disable pin DIS. In both cases, the internal registers are not reset. After the disable pin DIS is set low and/or the enable bit ENA is reset to 1, the device returns to its previous output settings.

To reduce the disable time, only the output stage can be disabled by setting DISMODE = 1 (bit 1 of register 1).



## ANALOG-TO-DIGITAL CONVERTER

The ONE1151L device has an internal 10-bit ADC that converts the analog monitors for temperature, powersupply voltage, bias current, and photodiode current into a 10-bit unsigned digital word. The first 8 most significant bits (MSBs) are available in register 14 and the 2 least significant bits (LSBs) are available in register 15. Depending on the accuracy required, 8 or 10 bits can be read. However, to read the two registers, two separate read commands must be sent due to the architecture of the 2-wire interface.

The ADC is enabled by default, and to monitor a particular parameter, select the parameter with ADCSEL[0..1] (bits 0 and 1 of register 13). Table 3 shows the ADCSEL bits and the monitored parameter.

| ADCSEL1 | ADCSEL0 | Monitored Parameter |
|---------|---------|---------------------|
| 0       | 0       | Temperature         |
| 0       | 1       | Supply voltage      |
| 1       | 0       | Photodiode current  |
| 1       | 1       | Bias current        |

To digitally monitor the photodiode current, ensure that DMONP = 1 (bit 1 of register 10) and a resistor is not connected to the MONP pin. To digitally monitor the bias current, ensure that DMONB = 1 (bit 0 of register 10) and a resistor is not connected to the MONB pin. If the ADC is not used to monitor the various parameters, then it can be disabled by setting ADCDIS = 1 (bit 7 of register 13) and OSCDIS = 1 (bit 6 of register 13).

The recommended procedure for reading the ADC follows:

- 1. Disable the ADC (set bit 7 of register 13 to 1).
- 2. Set the desired ADC mode (set bits 0 and 1 of register 13 per Table 3).
- 3. Enable the ADC (set bit 7 of register 13 to 0).
- 4. Wait 500 µs.
- 5. Disable the ADC (set bit 7 of register 13 to 1).
- 6. Read the ADC conversion result from register 14 (MSB) and register 15 (LSB).

Convert the digital word read from the ADC to its analog equivalent through the following formulas.

Temperature without a midpoint calibration:

Temperature (°C) = 
$$\frac{ADCx - 264}{6}$$
 (1)

Temperature with a midpoint calibration:

Temperature (°C) = 
$$\frac{(T_cal(°C) + 273) \times (ADCx + 1362)}{ADC_cal + 1362} - 273$$
 (2)

Power supply voltage:

Power supply voltage (V) = 
$$\frac{2.25 \times (ADCx + 1380)}{1409}$$
(3)

Photodiode current monitor:

 $IPD(\mu A) = 1.3 \times ADCx \text{ for PDRNG 00}$ (4)  $IPD(\mu A) = 2.6 \times ADCx \text{ for PDRNG 01}$ (5)

$$IPD(\mu A) = 5.2 \times ADCx \text{ for PDRNG } 1x$$
(6)

Bias current monitor source mode:  $I_{BIAS}(mA) = 0.12 \times ADCx$ (7)

Bias current monitor sink mode: I<sub>BIAS</sub> (mA) = 0.19 × ADCx



#### where

- ADCx = the decimal value read from the ADC
- T\_cal = the calibration temperature
- ADC\_cal = the decimal value read from the ADC at the calibration temperature

(8)

For the photodiode and bias current monitors, a nonzero current must be applied to the ADC in order to read back a valid result. For the cases when the bias current is set to zero, the DIS pin is set high or the ENA bit is set to 0, bias current is not applied to the ADC and the digital reading is not valid.

## 2-WIRE INTERFACE AND CONTROL LOGIC

The ONET1151L device uses a 2-wire serial interface for digital control. The two circuit inputs, SDA and SCK, are driven, respectively, by the serial data and serial clock from a microprocessor, for example. The SDA and SCK pins have internal 10-k $\Omega$  pullups to VCC. If a common interface is used to control multiple parts, the internal pullups can be switched to 40 k $\Omega$  by setting the TWITERM bit to 1 (bit 0 of register 1). The internal pullups automatically switch to 40 k $\Omega$ , if the slave address is changed from its default value using the ADR0 or ADR1 pins.

The 2-wire interface allows write access to the internal memory map to modify control registers and read access to read the control signals. The ONET1151L device is a slave device, which means that it cannot initiate a transmission itself. The ONET1151L device always relies on the availability of the SCK signal for the duration of the transmission. The master device provides the clock signal as well as the START and STOP commands. The protocol for a data transmission is as follows:

- 1. START command
- 2. 7-bit slave address (0001000) followed by an eighth bit, which is the data direction bit (R/W). 0 indicates a Write and 1 indicates a Read.
- 3. 8-bit register address
- 4. 8-bit register data word
- 5. STOP command

The first 2 bits of the slave address can be changed to 1 by grounding the ADR0 and ADR1 pins.

Regarding timing, the ONET1151L device is I<sup>2</sup>C compatible. Figure 2 shows the typical timing. Figure 3 shows a complete data transfer. Table 4 lists parameters for Figure 2.

Descriptions of various events on the 2-wire interface follow:

Bus idle: Both SDA and SCK lines remain High.

**Start data transfer:** A change in the state of the SDA line, from High to Low, while the SCK line is High, defines a Start condition (S). Each data transfer initiates with a Start condition.

**Stop data transfer:** A change in the state of the SDA line from Low to High while the SCK line is High, defines a Stop condition (P). Each data transfer is terminated with a Stop condition. However, if the master still wishes to communicate on the bus, it can generate a repeated Start condition and address another slave without first generating a Stop condition.

**Data transfer:** Only one data byte can be transferred between a Start and a Stop condition. The receiver acknowledges the transfer of data.

Acknowledge: Each receiving device, when addressed, is obliged to generate an acknowledge bit. The transmitter releases the SDA line and a device that acknowledges must pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable Low during the High period of the acknowledge clock pulse. Setup and hold times must be taken into account. When a slave-receiver does not acknowledge the slave address, the data line must be left High by the slave. The master can then generate a Stop condition to abort the transfer. If the slave-receiver does acknowledge the slave address, but some time later in the transfer cannot receive any more data bytes, the master must abort the transfer. The slave indicates by generating no acknowledgment on the first byte to follow. The slave leaves the data line High, and the master generates the Stop condition.

TEXAS INSTRUMENTS

#### ZHCSBV7-DECEMBER 2013

www.ti.com.cn





ZHCSBV7-DECEMBER 2013

#### www.ti.com.cn

# Table 4. Timing Diagram Definitions

|                    | PARAMETER                                                                                       | MIN | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------|-----|-----|------|
| f <sub>SCK</sub>   | SCK clock frequency                                                                             |     | 400 | kHz  |
| t <sub>BUF</sub>   | Bus free time between Start and Stop conditions                                                 | 1.3 |     | μs   |
| t <sub>HDSTA</sub> | Hold time after repeated Start condition. After this period, the first clock pulse is generated | 0.6 |     | μs   |
| t <sub>LOW</sub>   | Low period of the SCK clock                                                                     | 1.3 |     | μs   |
| t <sub>HIGH</sub>  | High period of the SCK clock                                                                    | 0.6 |     | μs   |
| t <sub>SUSTA</sub> | Setup time for a repeated Start condition                                                       | 0.6 |     | μs   |
| t <sub>HDDAT</sub> | Data hold time                                                                                  | 0   |     | μs   |
| t <sub>SUDAT</sub> | Data setup time                                                                                 | 100 |     | ns   |
| t <sub>R</sub>     | Rise time of both SDA and SCK signals                                                           |     | 300 | ns   |
| t <sub>F</sub>     | Fall time of both SDA and SCK signals                                                           |     | 300 | ns   |
| t <sub>SUSTO</sub> | Setup time for Stop condition                                                                   | 0.6 |     | μs   |

#### Write Sequence

| 1 | 7             | 1  | 1 | 8                | 1 | 8         | 1 | 1 |
|---|---------------|----|---|------------------|---|-----------|---|---|
| S | Slave Address | Wr | A | Register Address | А | Data Byte | А | Р |

### Read Sequence

| 1 | 7             | 1  | 1 | 8                | 1 | 1 | 7             | 1  | 1 | 8         | 1 | 1 |  |
|---|---------------|----|---|------------------|---|---|---------------|----|---|-----------|---|---|--|
| S | Slave Address | Wr | A | Register Address | А | S | Slave Address | Rd | А | Data Byte | N | Ρ |  |

### Legend

| S  | Start Condition           |
|----|---------------------------|
| Wr | Write Bit (bit value = 0) |
| Rd | Read Bit (bit value = 1)  |
| A  | Acknowledge               |
| Ν  | Not Acknowledged          |
| Ρ  | Stop Condition            |

# Figure 3. Programming Sequence



#### ZHCSBV7-DECEMBER 2013

### **REGISTER MAPPING**

Figure 4 through Figure 19 show the register mapping for register addresses 0 (0x00) through 15 (0x0F), respectively.

|       | register address 0 (0x00) |        |       |       |       |       |       |  |  |  |
|-------|---------------------------|--------|-------|-------|-------|-------|-------|--|--|--|
| bit 7 | bit 6                     | bit 5  | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |  |  |
| ENA   | PDRNG1                    | PDRNG0 | OLENA | FLTEN | POL   | EQENA | PDPOL |  |  |  |

#### Figure 4. Register 0 (0x00) Mapping – Control Settings

|       | register address 1 (0x01)                       |        |       |       |         |         |         |  |  |  |
|-------|-------------------------------------------------|--------|-------|-------|---------|---------|---------|--|--|--|
| bit 7 | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |        |       |       |         |         |         |  |  |  |
| CPTC  | CPRNG1                                          | CPRNG0 | CPENA | OCDIS | BIASPOL | DISMODE | TWITERM |  |  |  |

#### Figure 5. Register 1 (0x01) Mapping – Control Settings

|       | register address 2 (0x02) |       |       |       |       |       |       |  |  |  |  |
|-------|---------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| bit 7 | bit 6                     | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |  |  |  |
| -     | -                         | -     | -     | -     | -     | MODC1 | MODC0 |  |  |  |  |

#### Figure 6. Register 2 (0x02) Mapping – Modulation Current

|       | register address 3 (0x03) |       |       |       |       |       |       |  |  |  |
|-------|---------------------------|-------|-------|-------|-------|-------|-------|--|--|--|
| bit 7 | bit 6                     | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |  |  |  |
| MODC9 | MODC8                     | MODC7 | MODC6 | MODC5 | MODC4 | MODC3 | MODC2 |  |  |  |

#### Figure 7. Register 3 (0x03) Mapping – Modulation Current

|       | register address 4 (0x04)                       |   |   |   |   |        |        |  |  |  |
|-------|-------------------------------------------------|---|---|---|---|--------|--------|--|--|--|
| bit 7 | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |   |   |   |   |        |        |  |  |  |
| _     | -                                               | - | - | - | - | BIASC1 | BIASC0 |  |  |  |

#### Figure 8. Register 4 (0x04) Mapping – Bias Current

| register address 5 (0x05) |        |        |        |        |        |        |        |  |  |
|---------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| bit 7                     | bit 6  | bit 5  | bit 7  | bit 6  | bit 5  | bit 4  | bit 3  |  |  |
| BIASC9                    | BIASC8 | BIASC7 | BIASC6 | BIASC5 | BIASC4 | BIASC3 | BIASC2 |  |  |

### Figure 9. Register 5 (0x05) Mapping – Bias Current

|        | register address 6 (0x06)                       |        |        |        |        |        |        |  |  |  |
|--------|-------------------------------------------------|--------|--------|--------|--------|--------|--------|--|--|--|
| bit 7  | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |        |        |        |        |        |        |  |  |  |
| EQADJ7 | EQADJ6                                          | EQADJ5 | EQADJ4 | EQADJ3 | EQADJ2 | EQADJ1 | EQADJ0 |  |  |  |

### Figure 10. Register 6 (0x06) Mapping – Equalizer Adjust

| register address 7 (0x07) |                                                 |        |        |        |        |        |        |  |  |
|---------------------------|-------------------------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| bit 7                     | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |        |        |        |        |        |        |  |  |
| CPSGN                     | CPADJ6                                          | CPADJ5 | CPADJ4 | CPADJ3 | CPADJ2 | CPADJ1 | CPADJ0 |  |  |

### Figure 11. Register 7 (0x07) Mapping – Cross-Point Adjust



ZHCSBV7-DECEMBER 2013

| register address 8 (0x08) |       |       |        |        |       |       |       |  |  |
|---------------------------|-------|-------|--------|--------|-------|-------|-------|--|--|
| bit 7                     | bit 6 | bit 5 | bit 4  | bit 3  | bit 2 | bit 1 | bit 0 |  |  |
| LOWGAIN                   | _     | _     | ORADJ1 | ORADJ0 | DE2   | DE1   | DE0   |  |  |

### Figure 12. Register 8 (0x08) Mapping – Output Adjustments

|         | register address 9 (0x09) |       |       |        |       |       |       |  |  |
|---------|---------------------------|-------|-------|--------|-------|-------|-------|--|--|
| bit 7   | bit 6                     | bit 5 | bit 4 | bit 3  | bit 2 | bit 1 | bit 0 |  |  |
| LIMCSGN | LMC2                      | LIMC1 | LIMC0 | EFCSGN | EFC2  | EFC1  | EFC0  |  |  |

#### Figure 13. Register 9 (0x09) Mapping – Limiter Bias Current Adjust

|       | register address 10 (0x0A)                      |   |   |   |         |       |       |  |  |  |  |
|-------|-------------------------------------------------|---|---|---|---------|-------|-------|--|--|--|--|
| bit 7 | bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 |   |   |   |         |       |       |  |  |  |  |
| _     | -                                               | _ | _ | - | MONPFLT | DMONP | DMONB |  |  |  |  |

### Figure 14. Register 10 (0x0A) Mapping – Monitor Settings

|       |       |       | register addre | ess 11 (0x0B) |       |       |       |
|-------|-------|-------|----------------|---------------|-------|-------|-------|
| bit 7 | bit 6 | bit 5 | bit 4          | bit 3         | bit 2 | bit 1 | bit 0 |
| BMF7  | BMF6  | BMF5  | BMF4           | BMF3          | BMF2  | BMF1  | BMF0  |

### Figure 15. Register 11 (0x0B) Mapping – Bias Monitor Fault Settings

|       | register address 12 (0x0C) |       |       |       |       |       |       |
|-------|----------------------------|-------|-------|-------|-------|-------|-------|
| bit 7 | bit 6                      | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| PMF7  | PMF6                       | PMF5  | PMF4  | PMF3  | PMF2  | PMF1  | PMF0  |

### Figure 16. Register 12 (0x0C) Mapping – Power Monitor Fault Settings

|        |        |       | register addre | ess 13 (0x0D) |       |         |         |
|--------|--------|-------|----------------|---------------|-------|---------|---------|
| bit 7  | bit 6  | bit 5 | bit 4          | bit 3         | bit 2 | bit 1   | bit 0   |
| ADCDIS | OSCDIS | -     | -              | _             | _     | ADCSEL1 | ADCSEL0 |

### Figure 17. Register 13 (0x0D) Mapping – ADC Settings

|       | register address 14 (0x0E) |       |       |       |       |       |       |
|-------|----------------------------|-------|-------|-------|-------|-------|-------|
| bit 7 | bit 6                      | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
| ADC9  | ADC8                       | ADC7  | ADC6  | ADC5  | ADC4  | ADC3  | ADC2  |

#### Figure 18. Register 14 (0x0E) Mapping – ADC Output (Read Only)

|       |       |       | register addre | ess 15 (0x0F) |       |       |       |
|-------|-------|-------|----------------|---------------|-------|-------|-------|
| bit 7 | bit 6 | bit 5 | bit 4          | bit 3         | bit 2 | bit 1 | bit 0 |
| -     | -     | -     | -              | -             | -     | ADC1  | ADC0  |

### Figure 19. Register 15 (0x0F) Mapping – ADC Output (Read Only)

TEXAS INSTRUMENTS

www.ti.com.cn

ZHCSBV7-DECEMBER 2013

Table 5 describes the circuit functionality based on the register settings.

| Table 5. Register | Functionality |
|-------------------|---------------|
|-------------------|---------------|

| Register | Bit    | Symbol           | Function                                                                                                                                                                                 |
|----------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 7      | ENA              | Enable chip bit<br>1 = Chip enabled, can be toggled low to reset a fault condition.<br>0 = Chip disabled                                                                                 |
|          | 6<br>5 | PDRNG1<br>PDRNG0 | Photodiode current range bits<br>1X: up to 3080-μA / 3-μA resolution<br>01: up to 1540-μA / 1.5-μA resolution<br>00: up to 770-μA / 0.75-μA resolution                                   |
|          | 4      | OLENA            | Open-loop enable bit<br>1 = Open-loop bias current control<br>0 = Closed-loop bias current control                                                                                       |
| 0        | 3      | FLTEN            | Fault detection enable bit         1 = Fault detection on       0 = Fault detection off                                                                                                  |
|          | 2      | POL              | Output polarity switch bit<br>1: pin 22 = OUT- and pin 21 = OUT+<br>0: pin 22 = OUT+ and pin 21 = OUT-                                                                                   |
|          | 1      | EQENA            | Equalizer enable bit<br>1 = Equalizer is enabled<br>0 = Equalizer is disabled and bypassed                                                                                               |
|          | 0      | PDPOL            | Photodiode polarity bit<br>1 = Photodiode cathode connected to V <sub>CC</sub><br>0 = Photodiode anode connected to GND                                                                  |
|          | 7      | CPTC             | Cross-point temperature coefficient adjustment bit<br>1 = Cross-point temperature coefficient is enabled<br>0 = Cross-point temperature coefficient is disabled                          |
|          | 6<br>5 | CPRNG1<br>CPRNG0 | Cross-point adjustment range bits<br>Minimum adjustment range for 00<br>Maximum adjustment range for 11                                                                                  |
|          | 4      | CPENA            | Cross-point adjustment enable bit<br>1 = Cross-point adjustment is enabled. Setting to 1 with OCDIS = 0 or 1 increases the modulation current.<br>0 = Cross-point adjustment is disabled |
| 1        | 3      | OCDIS            | Offset cancellation disable bit<br>1 = DC offset cancellation is disabled. Do not set to 1 with CPENA set to 0.<br>0 = DC offset cancellation is enabled                                 |
|          | 2      | BIASPOL          | Bias current polarity bit<br>1 = Bias pin sources current<br>0 = Bias pin sinks current                                                                                                  |
|          | 1      | DISMODE          | Disable mode setting bit<br>1 = Only the output stage is disabled (fast-disable mode)<br>0 = Major parts of the signal path are disabled                                                 |
|          | 0      | TWITERM          | 2-wire interface input termination select bit<br>$1 = 40 \text{ k}\Omega \text{ selected}$<br>$0 = 10 \text{ k}\Omega \text{ selected}$                                                  |
| 0        | 1      | MODC1            |                                                                                                                                                                                          |
| 2        | 0      | MODC0            |                                                                                                                                                                                          |
|          | 7      | MODC9            |                                                                                                                                                                                          |
|          | 6      | MODC8            |                                                                                                                                                                                          |
|          | 5      | MODC7            | Modulation current setting: sets the output voltage                                                                                                                                      |
| 3        | 4      | MODC6            | Modulation current : 85-mA or 86-µA steps                                                                                                                                                |
| 5        | 3      | MODC5            |                                                                                                                                                                                          |
|          | 2      | MODC4            |                                                                                                                                                                                          |
|          | 1      | MODC3            | _                                                                                                                                                                                        |
|          | 0      | MODC2            |                                                                                                                                                                                          |



ONET1151L

ZHCSBV7-DECEMBER 2013

| Table 5. Register Functionality (continued) |
|---------------------------------------------|
|---------------------------------------------|

| Register | Bit         | Symbol                  | Function                                                                                                                      |
|----------|-------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|          | 1           | BIASC1                  |                                                                                                                               |
| 4        | 0           | BIASC0                  |                                                                                                                               |
|          | 7           | BIASC9                  |                                                                                                                               |
|          | 6           | BIASC8                  | Closed loop (APC):<br>Coupling ratio CR = I <sub>BIAS</sub> / I <sub>PD</sub> , BIASC = 01023, I <sub>BIAS</sub> ≤ 100 mA:    |
|          | 5           | BIASC7                  | $PDRNG = 00$ (see above); $I_{BIAS} = 0.75 \ \mu A \times CR \times BIASC$                                                    |
| _        | 4           | BIASC6                  | PDRNG = 01 (see above); I <sub>BIAS</sub> = 1.5 μA × CR × BIASC PDRNG = 1X (see above); I <sub>BIAS</sub> = 3 μA × CR × BIASC |
| 5        | 3           | BIASC5                  | Open loop:                                                                                                                    |
|          | 2           | BIASC4                  | $IBIAS = 102 \ \mu A \times BIASC$                                                                                            |
|          | 1           | BIASC3                  |                                                                                                                               |
|          | 0           | BIASC2                  |                                                                                                                               |
|          | 7           | EQADJ7                  |                                                                                                                               |
|          | 6           | EQADJ6                  |                                                                                                                               |
|          | 5           | EQADJ5                  | Equalizer adjustment setting                                                                                                  |
| c        | 4           | EQADJ4                  | EQENA = 0 (see above)<br>Equalizer is turned off and bypassed                                                                 |
| 6        | 3           | EQADJ3                  | EQENA = 1 (see above)                                                                                                         |
|          | 2           | EQADJ2                  | Maximum equalization for 00000000<br>Minimum equalization for 1111111                                                         |
|          | 1           | EQADJ1                  |                                                                                                                               |
|          | 0           | EQADJ0                  |                                                                                                                               |
|          | 7           | CPSGN                   |                                                                                                                               |
|          | 6           | CPADJ6                  | - Eve cross-point adjustment setting                                                                                          |
|          | 5           | CPADJ5                  | CPSGN = 1 (positive shift)<br>Maximum shift for 1111111<br>Minimum shift for 0000000                                          |
| 7        | 4           | CPADJ4                  |                                                                                                                               |
| 1        | 3           | CPADJ3                  | _ CPSGN = 0 (negative shift)                                                                                                  |
|          | 2           | CPADJ2                  | Maximum shift for 1111111<br>Minimum shift for 0000000                                                                        |
|          | 1           | CPADJ1                  |                                                                                                                               |
|          | 0           | CPADJ0                  |                                                                                                                               |
|          | 7           | LOWGAIN                 | Path-gain control bit<br>1 = Half gain used to reduce power if cross-point adjustment is not used<br>0 = Full gain            |
|          | 6           | _                       |                                                                                                                               |
|          | 5           | -                       |                                                                                                                               |
| 8        | 4<br>3      | ORADJ1<br>ORADJ0        | Output resistance adjustment setting<br>00 = Lowest resistance<br>11 = Highest resistance                                     |
|          | 2<br>1<br>0 | DE2<br>DE1<br>DE0       | Output De-emphasis adjustment setting<br>000 = No de-emphasis<br>111 = Maximum de-emphasis                                    |
|          | 7           | LIMCSGN                 | Limiter bias current sign bit<br>1 = Decrease limiter bias current<br>0 = Increase limiter bias current                       |
| 9        | 6<br>5<br>4 | LIMC2<br>LIMC1<br>LIMC0 | Limiter bias current selection bits<br>000 = No change<br>111 = Maximum current change                                        |
| Э        | 3           | EFCSGN                  | Emitter follower sign bit<br>1 = Decrease emitter follower current<br>0 = Increase emitter follower current                   |
|          | 2<br>1<br>0 | EFC2<br>EFC1<br>EFC0    | Emitter follower current selection bits<br>000 = No change<br>111 = Maximum current change                                    |

www.ti.com.cn

NSTRUMENTS

Texas

### Table 5. Register Functionality (continued)

| Register | Bit     | Symbol             | Function                                                                                                                                                                                                        |
|----------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 7       | -                  |                                                                                                                                                                                                                 |
|          | 6       | -                  |                                                                                                                                                                                                                 |
|          | 5       | -                  |                                                                                                                                                                                                                 |
|          | 4       | -                  |                                                                                                                                                                                                                 |
|          | 3       | -                  |                                                                                                                                                                                                                 |
| 10       | 2       | MONPFLT            | Analog photodiode current monitor fault trigger bit<br>1 = Fault trigger on MONP pin is enabled<br>0 = Fault trigger on MONP pin is disabled                                                                    |
|          | 1       | DMONP              | Digital photodiode current monitor selection bit (MONP)<br>1 = Digital photodiode monitor is active (no external resistor is needed)<br>0 = Analog photodiode monitor is active (external resistor is required) |
|          | 0       | DMONB              | Digital bias current monitor selection bit (MONB)<br>1 = Digital bias current monitor is active (no external resistor is needed)<br>0 = Analog bias current monitor is active (external resistor is required)   |
|          | 7       | BMF7               |                                                                                                                                                                                                                 |
|          | 6       | BMF6               |                                                                                                                                                                                                                 |
|          | 5       | BMF5               | Bias current monitor fault threshold                                                                                                                                                                            |
| 11       | 4       | BMF4               | With DMONB = 1                                                                                                                                                                                                  |
| 11       | 3       | BMF3               | Register sets the value of the bias current that will trigger a fault.                                                                                                                                          |
|          | 2       | BMF2               | The external resistor on the MONB pin must be removed to use this feature.                                                                                                                                      |
|          | 1       | BMF1               |                                                                                                                                                                                                                 |
|          | 0       | BMF0               |                                                                                                                                                                                                                 |
|          | 7       | PMF7               |                                                                                                                                                                                                                 |
|          | 6       | PMF6               |                                                                                                                                                                                                                 |
|          | 5       | PMF5               | Power monitor fault threshold                                                                                                                                                                                   |
| 12       | 4       | PMF4               | With DMONP = 1                                                                                                                                                                                                  |
| 12       | 3       | PMF3               | Register sets the value of the photodiode current that will trigger a fault.<br>The external resistor on the MONP pin must be removed to use this feature.                                                      |
|          | 2       | PMF2               |                                                                                                                                                                                                                 |
|          | 1       | PMF1               |                                                                                                                                                                                                                 |
|          | 0       | PMF0               |                                                                                                                                                                                                                 |
|          | 7       | ADCDIS             | ADC disable bit<br>1 = ADC disabled<br>0 = ADC enabled                                                                                                                                                          |
|          | 6 OSCDI | OSCDIS             | ADC oscillator bit<br>1 = Oscillator disabled<br>0 = Oscillator enabled                                                                                                                                         |
|          | 5       | -                  |                                                                                                                                                                                                                 |
| 13       | 4       | -                  |                                                                                                                                                                                                                 |
|          | 3       | _                  |                                                                                                                                                                                                                 |
|          | 2       | _                  |                                                                                                                                                                                                                 |
|          | 1<br>0  | ADCSEL1<br>ADCSEL0 | ADC input selection bits<br>00 selects the temperature sensor<br>01 selects the power supply monitor<br>10 selects MONP<br>11 selects MONB                                                                      |





ZHCSBV7-DECEMBER 2013

| Register | Bit  | Symbol     | Function                                                   |
|----------|------|------------|------------------------------------------------------------|
|          | 7    | ADC9 (MSB) |                                                            |
|          | 6    |            |                                                            |
|          | 5    |            |                                                            |
| 14       | 4 AD | ADC6       | Digital representation of the ADC input source (read only) |
| 14       | 3    | ADC5       | Digital representation of the ADC input source (read only) |
|          | 2    | ADC4       |                                                            |
|          | 1    | ADC3       |                                                            |
|          | 0    | ADC2       |                                                            |
|          | 7    | -          |                                                            |
|          | 6    | -          |                                                            |
|          | 5    | -          |                                                            |
| 15       | 4    | -          |                                                            |
| 10       | 3    | -          |                                                            |
|          | 2    | -          |                                                            |
|          | 1    | ADC1       | Digital representation of the ADC input source (read only) |
| l        | 0    | ADC0 (LSB) | Digital representation of the ADC input source (read only) |

# LASER SAFETY FEATURES AND FAULT RECOVERY PROCEDURE

The ONET1151L device provides built-in laser safety features. The following fault conditions are detected:

- Voltage at MONB exceeds the voltage at RZTC (1.16 V), or alternately, if DMONB = 1 and the bias current
  exceeds the bias current monitor fault threshold set by BMF[0..7] (register 11). When using the digital
  monitor, the resistor to ground must be removed.
- Voltage at MONP exceeds the voltage at RZTC (1.16 V) and the analog photodiode current monitor fault trigger bit, MONPFLT (bit 2 of register 10), is set to 1. Alternately, a fault can be triggered if DMONP = 1 and the bias current exceeds the bias current monitor fault threshold set by PMF[0..7] (register 12). When using the digital monitor, the resistor to ground must be removed.
- Photodiode current exceeds 150% of its set value.
- Bias control DAC drops in value by more than 50% in one step.

If one or more fault conditions occur, and the fault enable bit FLTEN is set to 1, the ONET1151L device responds by:

- 1. Setting the bias current to 0
- 2. Setting the modulation current to 0
- 3. Asserting and latching the FLT pin

Fault recovery is achieved by performing the following procedure:

- 1. The disable pin DIS, or the internal enable control bit ENA, or both, are toggled for at least the fault latch reset time.
- 2. The FLT pin deasserts while the disable pin DIS is asserted or the enable bit ENA is deasserted.
- 3. If the fault condition is no longer present, the device returns to typical operation with its previous output settings, after the disable negate time.
- 4. If the fault condition is still present, FLT reasserts once DIS is set to a low level and the part does not return to typical operation.



# ZHCSBV7-DECEMBER 2013

## APPLICATIONS INFORMATION

Figure 20 shows a typical application circuit using the ONET1151L device with a differentially driven laser. The laser driver is controlled through the 2-wire interface SDA and SCK by a microcontroller.



Figure 20. AC-Coupled Differential Drive

## LAYOUT GUIDELINES

For optimum performance, use  $50-\Omega$  transmission lines  $(100-\Omega \text{ differential})$  for connecting the signal source to the DIN+ and DIN– pins and  $25-\Omega$  transmission lines  $(50-\Omega \text{ differential})$  for connecting the modulation current outputs, MOD+ and MOD-, to the laser. The length of the transmission lines should be kept as short as possible to reduce loss and pattern-dependent jitter. TI recommends assembling the series matching resistor as close as possible to the TOSA, if required.



ZHCSBV7-DECEMBER 2013

www.ti.com.cn

# TYPICAL OPERATION CHARACTERISTICS

Typical operating condition is at  $V_{CC}$  = +3.3 V,  $T_A$  = +25°C,  $I_{BIASC}$  = 30 mA,  $I_{MODC}$  = 30 mA,  $V_{IN}$  = 600 mVpp (unless otherwise noted).



ZHCSBV7-DECEMBER 2013





www.ti.com.cn



### ZHCSBV7-DECEMBER 2013

# **TYPICAL OPERATION CHARACTERISTICS (continued)**

Typical operating condition is at  $V_{CC}$  = +3.3 V,  $T_A$  = +25°C,  $I_{BIASC}$  = 30 mA,  $I_{MODC}$  = 30 mA,  $V_{IN}$  = 600 mVpp (unless otherwise noted).



Figure 33. Eye-Diagram at 11.3 Gbps  $I_{MOD} = 40$  mA, EQENA = 0



Figure 34. Eye-Diagram at 11.3 Gbps PRBS-31 Pattern, I<sub>MOD</sub>= 60 mA, EQENA = 0



Figure 35. Eye-Diagram at 11.3 Gbps I<sub>MOD</sub> = 40 mA, EQENA = 1, 12 in. of FR4 at Inputs



## PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|---------------------|
|                       | (1)    | (2)           |                 |                       | (3)             | (4)                           | (5)                        |              | (0)                 |
| ONET1151LRGER         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 100   | ONET<br>1151L       |
| ONET1151LRGER.A       | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 100   | ONET<br>1151L       |
| ONET1151LRGET         | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 100   | ONET<br>1151L       |
| ONET1151LRGET.A       | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 100   | ONET<br>1151L       |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

23-May-2025

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024B**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGE0024B**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGE0024B**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司