

## 混合信号微控制器

#### 特性

- 低电源电压范围: 1.8 V 至 3.6 V
- 超低功耗
  - 运行模式: 220 μA (在 1 MHz 频率和 2.2 V 电压条件下)
  - 待机模式: 0.5 μA
  - 关闭模式 (RAM 保持): 0.1 μA
- 5 种节能模式
- 可在不到 1µs 的时间里超快速地从待机模式唤醒
- 16 位 RISC 架构、62.5ns 指令周期时间
- 基本时钟模块配置
  - 带有四个已校准频率的高达 16MHz 的内部频率
  - 内部超低功耗低频 (LF) 振荡器
  - 32kHz 晶振 (1)
  - 外部数字时钟源
- 一个具有 3 个捕获/比较寄存器的 16 位 Timer\_A
- 多达 16 个触感使能输入输出 (I/O) 引脚
- 支持 SPI 和 I2C 的通用串行接口 (USI) (请 见Table 1)
- 带内部基准、采样与保持以及自动扫描功能的 10 位 200ksps 模数 (A/D) 转换器(请见 Table 1)
- 欠压检测器
- (1) 晶体振荡器不能在超过 105℃ 的环境中运行

- 串行板上编程, 无需外部编程电压, 利用安全熔丝实现可编程代码保护
- 具有两线制JTA (SBW) 接口的片载仿真逻辑电路
- 系列成员汇总于Table 1
- 封装选项
  - 薄型小外形尺寸封装 (TSSOP): 20 引脚
- 完整的模块说明,请见 《*MSP430x2xx 系列产品* 用户指南》(文献编号SLAU144)

#### 支持国防、航天和医疗应用

- 受控基线
- 一个组装和测试场所
- 一个制造场所
- Available in Extended (-40°C to 125°C)
   Temperature Range (2)
- 产品生命周期有所延长
- 拓展的产品变更通知
- 产品可追溯性
- (2) 可定制工作温度范围

#### 说明

德州仪器公司 MSP430™ 系列超低功耗微控制器包含多种器件,这些器件特有面向多种应用的不同外设集。 为了延长便携式应用中所用电池的寿命,对这个含 5 种低功耗模式的架构进行了优化。 该器件具有一个强大的 16 位 RISC CPU,16 位寄存器和有助于获得最大编码效率的常数发生器。 The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 μs.

MSP430G2332 系列微控制器是超低功耗混合信号微控制器,此微控制器带有内置的 16 位定时器,和高达 16 个 I/O 触感使能引脚以及使用通用串行通信接口的内置通信功能。 MSP430G2332 系列 带有一个 10 位模数 (A/D) 转换器。 配置详细信息,请见Table 1。 典型应用包括低成本传感器系统,此类系统负责捕获模拟信号、将之转换为数字值、随后对数据进行处理以进行显示或传送至主机系统。

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MSP430 is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



## **Table 1. Available Options**

| Device            | EEM | Flash<br>(kB) | RAM<br>(B) | Timer_A | ADC10<br>Channel | USI | CLOCK        | I/O | Package Type |
|-------------------|-----|---------------|------------|---------|------------------|-----|--------------|-----|--------------|
| MSP430G2332QPW2EP | 1   | 4             | 256        | 1x TA3  | 8                | 1   | LF, DCO, VLO | 16  | 20-TSSOP     |

## Table 2. ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE    | ORDERABLE PART NUMBER |                     | ORDERABLE PART NUMBER |                  | TOP-SIDE MARKING | VID NUMBER |
|----------------|------------|-----------------------|---------------------|-----------------------|------------------|------------------|------------|
| 40°C to 405°C  | TOOOD DW   | MSP430G2332QPW2REP    | Tape and Reel, 2000 | G2332EP               | V62/12625-01XE   |                  |            |
| -40°C to 125°C | TSSOP - PW | MSP430G2332QPW2EP     | Tube, 70            | GZ33ZEP               | V62/12625-01XE-T |                  |            |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **DEVICE PINOUTS**

# PW PACKAGE (TOP VIEW)





### **FUNCTIONAL BLOCK DIAGRAMS**

## **Functional Block Diagram**



NOTE: Port P2: Two pins are available on the 14-pin package option. Eight pins are available on the 20-pin package option.



## **TERMINAL FUNCTIONS**

## **Table 3. Terminal Functions**

| TERMINAL               | ERMINAL |      |                                                                               |
|------------------------|---------|------|-------------------------------------------------------------------------------|
|                        | NO.     | 1/0  | DESCRIPTION                                                                   |
| NAME                   | PW20    |      |                                                                               |
| P1.0/                  |         |      | General-purpose digital I/O pin                                               |
| TA0CLK/                |         |      | Timer0_A, clock signal TACLK input                                            |
| ACLK/                  | 2       | I/O  | ACLK signal output                                                            |
| AO                     |         |      | ADC10 analog input A0                                                         |
| P1.1/                  |         |      | General-purpose digital I/O pin                                               |
| TA0.0/                 | 3       | I/O  | Timer0_A, capture: CCI0A input, compare: Out0 output                          |
| A1                     |         | ., 0 | ADC10 analog input A1                                                         |
| P1.2/                  |         |      | General-purpose digital I/O pin                                               |
| TA0.1/                 | 4       | I/O  | Timer0_A, capture: CCI1A input, compare: Out1 output                          |
| A2                     | 7       | 1/0  | ADC10 analog input A2                                                         |
| P1.3/                  |         |      | General-purpose digital I/O pin                                               |
| ADC10CLK/              |         |      | ADC10, conversion clock output                                                |
| A3/                    | 5       | I/O  | ADC10 analog input A3                                                         |
| VREF-/VEREF            |         |      | ADC10 analog input AS  ADC10 negative reference voltage                       |
| P1.4/                  |         |      |                                                                               |
|                        |         |      | General-purpose digital I/O pin                                               |
| TA0.2/                 |         |      | Timer0_A, capture: CCl2A input, compare: Out2 output                          |
| SMCLK/                 | 6       | I/O  | SMCLK signal output                                                           |
| A4/                    |         |      | ADC10 analog input A4                                                         |
| VREF+/VEREF+/          |         |      | ADC10 positive reference voltage                                              |
| TCK                    |         |      | JTAG test clock, input terminal for device programming and test               |
| P1.5/                  |         |      | General-purpose digital I/O pin                                               |
| TA0.0/                 |         |      | Timer0_A, compare: Out0 output                                                |
| A5/                    | 7       | I/O  | ADC10 analog input A5                                                         |
| SCLK/                  |         |      | USI: clk input in I2C mode; clk in/output in SPI mode                         |
| TMS                    |         |      | JTAG test mode select, input terminal for device programming and test         |
| P1.6/                  |         |      | General-purpose digital I/O pin                                               |
| TA0.1/                 |         |      | Timer0_A, compare: Out1 output                                                |
| A6/                    |         |      | ADC10 analog input A6                                                         |
| SDO/                   | 14      | I/O  | USI: Data output in SPI mode                                                  |
| SCL/                   |         |      | USI: I2C clock in I2C mode                                                    |
| TDI/                   |         |      | JTAG test data input or test clock input during programming and test          |
| TCLK                   |         |      |                                                                               |
| P1.7/                  |         |      | General-purpose digital I/O pin                                               |
| A7/                    |         |      | ADC10 analog input A7                                                         |
| SDI/                   | 15      | I/O  | USI: Data input in SPI mode                                                   |
| SDA/                   |         |      | USI: I2C data in I2C mode                                                     |
| TDO/TDI <sup>(1)</sup> |         |      | JTAG test data output terminal or test data input during programming and test |
| P2.0                   | 8       | I/O  | General-purpose digital I/O pin                                               |
| P2.1                   | 9       | I/O  | General-purpose digital I/O pin                                               |
| P2.2                   | 10      | I/O  | General-purpose digital I/O pin                                               |
| P2.3                   | 11      | I/O  | General-purpose digital I/O pin                                               |
| P2.4                   | 12      | I/O  | General-purpose digital I/O pin                                               |
| P2.5                   | 13      | I/O  | General-purpose digital I/O pin                                               |

#### (1) TDO or TDI is selected via JTAG instruction.



## **Table 3. Terminal Functions (continued)**

| TERMINAL |      |     |                                                                                             |
|----------|------|-----|---------------------------------------------------------------------------------------------|
| NAME     | NO.  | I/O | DESCRIPTION                                                                                 |
| NAME     | PW20 |     |                                                                                             |
| XIN/     |      |     | Input terminal of crystal oscillator                                                        |
| P2.6/    | 19   | I/O | General-purpose digital I/O pin                                                             |
| TA0.1    |      |     | Timer0_A, compare: Out1 output                                                              |
| XOUT/    | 40   | 1/0 | Output terminal of crystal oscillator <sup>(2)</sup>                                        |
| P2.7     | 18   | I/O | General-purpose digital I/O pin                                                             |
| RST/     |      |     | Reset                                                                                       |
| NMI/     | 16   | - 1 | Nonmaskable interrupt input                                                                 |
| SBWTDIO/ |      |     | Spy-Bi-Wire test data input/output during programming and test                              |
| TEST/    | 47   |     | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. |
| SBWTCK   | 17   | ı   | Spy-Bi-Wire test clock input during programming and test                                    |
| DVCC     | 1    | NA  | Supply voltage                                                                              |
| AVCC     | NA   | NA  | Supply voltage                                                                              |
| DVSS     | 20   | NA  | Ground reference                                                                            |
| AVSS     | NA   | NA  | Ground reference                                                                            |
| NC       | -    | NA  | Not connected                                                                               |
| QFN Pad  | -    | NA  | QFN package pad connection to VSS recommended.                                              |

<sup>(2)</sup> If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.



#### SHORT-FORM DESCRIPTION

#### **CPU**

The MSP430™ CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

#### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 4 shows examples of the three types of instruction formats; Table 5 shows the address modes.



**Table 4. Instruction Word Formats** 

| FORMAT                            | EXAMPLE   | OPERATION                                 |
|-----------------------------------|-----------|-------------------------------------------|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5 → R5                              |
| Single operands, destination only | CALL R8   | $PC \rightarrow (TOS), R8 \rightarrow PC$ |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0                     |

#### Table 5. Address Mode Descriptions<sup>(1)</sup>

| ADDRESS MODE           | S | D        | SYNTAX                             | EXAMPLE                           | OPERATION                      |
|------------------------|---|----------|------------------------------------|-----------------------------------|--------------------------------|
| Register               | ✓ | <b>✓</b> | MOV Rs,Rd                          | MOV R10,R11                       | R10 → R11                      |
| Indexed                | ✓ | ✓        | MOV X(Rn),Y(Rm)                    | MOV 2(R5),6(R6)                   | $M(2+R5) \rightarrow M(6+R6)$  |
| Symbolic (PC relative) | ✓ | ✓        | MOV EDE,TONI M(EDE) -              |                                   | $M(EDE) \rightarrow M(TONI)$   |
| Absolute               | ✓ | ✓        | MOV &MEM,&TCDAT                    | MOV &MEM,&TCDAT                   |                                |
| Indirect               | ✓ |          | MOV @Rn,Y(Rm)                      | MOV @R10,Tab(R6)                  | $M(R10) \rightarrow M(Tab+R6)$ |
| Indirect autoincrement | ✓ |          | MOV @Rn+,Rm                        | MOV @Rn+,Rm MOV @R10+,R11 M(R R10 |                                |
| Immediate              | ✓ |          | MOV #X,TONI MOV #45,TONI #45 → M(T |                                   | #45 → M(TONI)                  |

(1) S = source, D = destination



#### **Operating Modes**

The MSP430 devices have one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - DCO's dc generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc generator is disabled
  - Crystal oscillator is stopped



## **Interrupt Vector Addresses**

The interrupt vectors and the power-up starting address are located in the address range 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, if flash is not programmed) the CPU goes into LPM4 immediately after power-up.

Table 6. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                       | INTERRUPT FLAG                                      | SYSTEM<br>INTERRUPT                                | WORD<br>ADDRESS     | PRIORITY       |
|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|---------------------|----------------|
| Power-Up<br>External Reset<br>Watchdog Timer+<br>Flash key violation<br>PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV <sup>(2)</sup>   | Reset                                              | 0FFFEh              | 31, highest    |
| NMI<br>Oscillator fault<br>Flash memory access violation                                               | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>        | (non)-maskable<br>(non)-maskable<br>(non)-maskable | 0FFFCh              | 30             |
|                                                                                                        |                                                     |                                                    | 0FFFAh              | 29             |
|                                                                                                        |                                                     |                                                    | 0FFF8h              | 28             |
|                                                                                                        |                                                     |                                                    | 0FFF6h              | 27             |
| Watchdog Timer+                                                                                        | WDTIFG                                              | maskable                                           | 0FFF4h              | 26             |
| Timer0_A3                                                                                              | TACCR0 CCIFG <sup>(4)</sup>                         | maskable                                           | 0FFF2h              | 25             |
| Timer0_A3                                                                                              | TACCR2 TACCR1 CCIFG.<br>TAIFGTable 4 <sup>(4)</sup> | maskable                                           | 0FFF0h              | 24             |
|                                                                                                        |                                                     |                                                    | 0FFEEh              | 23             |
|                                                                                                        |                                                     |                                                    | 0FFECh              | 22             |
| ADC10                                                                                                  | ADC10IFG <sup>(4)</sup>                             | maskable                                           | 0FFEAh              | 21             |
| USI                                                                                                    | USIIFG, USISTTIFG <sup>(2)(4)</sup>                 | maskable                                           | 0FFE8h              | 20             |
| I/O Port P2 (up to eight flags)                                                                        | P2IFG.0 to P2IFG.7 <sup>(2)(4)</sup>                | maskable                                           | 0FFE6h              | 19             |
| I/O Port P1 (up to eight flags)                                                                        | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup>                | maskable                                           | 0FFE4h              | 18             |
|                                                                                                        |                                                     |                                                    | 0FFE2h              | 17             |
|                                                                                                        |                                                     |                                                    | 0FFE0h              | 16             |
| See (5)                                                                                                |                                                     |                                                    | 0FFDEh to<br>0FFC0h | 15 to 0, lowes |

<sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges.

<sup>(2)</sup> Multiple source flags

<sup>(3) (</sup>non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.

<sup>(4)</sup> Interrupt flags are located in the module.

<sup>(5)</sup> The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if necessary.

Address

0



## **Special Function Registers (SFRs)**

7

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

**Legend** rw: Bit can be read and written.

rw-0,1: Bit can be read and written. It is reset or set by PUC.rw-(0,1): Bit can be read and written. It is reset or set by POR.

5

SFR bit is not present in device.

6

#### Table 7. Interrupt Enable Register 1 and 2

3

2

| 00h     |                                                                                                                                        |                                   | ACCVIE        | NMIIE |   |   | OFIE | WDTIE |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|-------|---|---|------|-------|--|--|
|         |                                                                                                                                        |                                   | rw-0          | rw-0  |   |   | rw-0 | rw-0  |  |  |
| WDTIE   | Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured in interval timer mode. |                                   |               |       |   |   |      |       |  |  |
| OFIE    | Oscillator                                                                                                                             | Oscillator fault interrupt enable |               |       |   |   |      |       |  |  |
| NMIIE   | (Non)mas                                                                                                                               | skable interrupt                  | enable        |       |   |   |      |       |  |  |
| ACCVIE  | Flash acc                                                                                                                              | cess violation int                | errupt enable |       |   |   |      |       |  |  |
| Address | 7                                                                                                                                      | 6                                 | 5             | 4     | 3 | 2 | 1    | 0     |  |  |
| 01h     |                                                                                                                                        |                                   |               |       |   |   |      |       |  |  |

### Table 8. Interrupt Flag Register 1 and 2

| Address | 7                                                                                                                                                                      | 6 | 5 | 4      | 3      | 2      | 1     | 0      |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|--------|--------|--------|-------|--------|--|--|--|--|
| 02h     |                                                                                                                                                                        |   |   | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG |  |  |  |  |
|         |                                                                                                                                                                        |   |   | rw-0   | rw-(0) | rw-(1) | rw-1  | rw-(0) |  |  |  |  |
| WDTIFG  | Set on watchdog timer overflow (in watchdog mode) or security key violation.  Reset on V <sub>CC</sub> power-on or a reset condition at the RST/NMI pin in reset mode. |   |   |        |        |        |       |        |  |  |  |  |

**OFIFG** Flag set on oscillator fault.

**PORIFG** Power-On Reset interrupt flag. Set on V<sub>CC</sub> power-up.

**RSTIFG** External reset interrupt flag. Set on a reset condition at  $\overline{RST}$ /NMI pin in reset mode. Reset on  $V_{CC}$  power-up.

NMIIFG Set via RST/NMI pin

| Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|---|---|---|---|---|---|---|---|
| 03h     |   |   |   |   |   |   |   |   |



## **Memory Organization**

#### **Table 9. Memory Organization**

|                        |           | MSP430G2332      |
|------------------------|-----------|------------------|
| Memory                 | Size      | 4kB              |
| Main: interrupt vector | Flash     | 0xFFFF to 0xFFC0 |
| Main: code memory      | Flash     | 0xFFFF to 0xF000 |
| Information memory     | Size      | 256 Byte         |
|                        | Flash     | 010FFh to 01000h |
| RAM                    | Size      | 256 B            |
|                        |           | 0x02FF to 0x0200 |
| Peripherals            | 16-bit    | 01FFh to 0100h   |
|                        | 8-bit     | 0FFh to 010h     |
|                        | 8-bit SFR | 0Fh to 00h       |

## **Flash Memory**

The flash memory can be programmed via the Spy-Bi-Wire/JTAG port or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually or as a group with segments 0 to n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset, segment A is protected against programming and erasing. It
  can be unlocked, but care should be taken not to erase this segment if the device-specific calibration data is
  required.



#### **Peripherals**

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the MSP430x2xx Family User's Guide (SLAU144).

#### **Oscillator and System Clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator, and an internal digitally controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator.
- · Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

The DCO settings to calibrate the DCO output frequency are stored in the information memory segment A.

#### Calibration Data Stored in Information Memory Segment A

Calibration data is stored for both the DCO and for ADC10 organized in a tag-length-value structure.

#### Table 10. Tags Used by the ADC Calibration Tags

| NAME        | ADDRESS | VALUE | DESCRIPTION                                                                                 |
|-------------|---------|-------|---------------------------------------------------------------------------------------------|
| TAG_DCO_30  | 0x10F6  | 0x01  | DCO frequency calibration at V <sub>CC</sub> = 3 V and T <sub>A</sub> = 30°C at calibration |
| TAG_ADC10_1 | 0x10DA  | 0x10  | ADC10_1 calibration tag                                                                     |
| TAG_EMPTY   | -       | 0xFE  | Identifier for empty memory areas                                                           |

#### Table 11. Labels Used by the ADC Calibration Tags

| LABEL                 | CONDITION AT CALIBRATION / DESCRIPTION                   | SIZE | ADDRESS OFFSET |
|-----------------------|----------------------------------------------------------|------|----------------|
| CAL_ADC_25T85         | INCHx = 0x1010, REF2_5 = 1, T <sub>A</sub> = 85°C        | word | 0x0010         |
| CAL_ADC_25T30         | INCHx = 0x1010, REF2_5 = 1, T <sub>A</sub> = 30°C        | word | 0x000E         |
| CAL_ADC_25VREF_FACTOR | REF2_5 = 1, $T_A = 30^{\circ}C$ , $I_{(VREF+)} = 1$ mA   | word | 0x000C         |
| CAL_ADC_15T85         | INCHx = 0x1010, REF2_5 = 0, T <sub>A</sub> = 85°C        | word | 0x000A         |
| CAL_ADC_15T30         | INCHx = 0x1010, REF2_5 = 0, T <sub>A</sub> = 30°C        | word | 0x0008         |
| CAL_ADC_15VREF_FACTOR | REF2_5 = 0, $T_A = 30^{\circ}C$ , $I_{(VREF+)} = 0.5$ mA | word | 0x0006         |
| CAL_ADC_OFFSET        | External VREF = 1.5 V, f <sub>(ADC10CLK)</sub> = 5 MHz   | word | 0x0004         |
| CAL_ADC_GAIN_FACTOR   | External VREF = 1.5 V, f <sub>(ADC10CLK)</sub> = 5 MHz   | word | 0x0002         |
| CAL_BC1_1MHz          | -                                                        | byte | 0x0009         |
| CAL_DCO_1MHz          | -                                                        | byte | 0x00008        |
| CAL_BC1_8MHz          | -                                                        | byte | 0x0007         |
| CAL_DCO_8MHz          | -                                                        | byte | 0x0006         |
| CAL_BC1_12MHz         | -                                                        | byte | 0x0005         |
| CAL_DCO_12MHz         |                                                          | byte | 0x0004         |
| CAL_BC1_16MHz         | -                                                        | byte | 0x0003         |
| CAL_DCO_16MHz         | -                                                        | byte | 0x0002         |

#### **Main DCO Characteristics**

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$$

#### **Brownout**

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

## Digital I/O

There are two 8-bit I/O ports implemented:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition(port P1 and port P2 only) is possible.
- Edge-selectable interrupt input capability for all the eight bits of port P1 and port P2, if available.
- · Read/write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup/pulldown resistor.
- Each I/O has an individually programmable pin-oscillator enable bit to enable low-cost touch sensing.

#### **WDT+ Watchdog Timer**

The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.



#### Timer0 A3

Timer0\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer0\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer0\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 12. Timer0\_A3 Signal Connections(1)

| INPUT PIN NUMBER | DEVICE INPUT    | MODULE INPUT    | MODULE BLOCK | MODULE OUTPUT | OUTPUT PIN<br>NUMBER |
|------------------|-----------------|-----------------|--------------|---------------|----------------------|
| PW20             | SIGNAL          | NAME            |              | SIGNAL        | PW20                 |
| P1.0-2           | TACLK           | TACLK           |              |               |                      |
|                  | ACLK            | ACLK            | Timer        | NA            |                      |
|                  | SMCLK           | SMCLK           | rimer        |               |                      |
| PinOsc           |                 | INCLK           |              |               |                      |
| P1.1-3           | TA0.0           | CCI0A           |              |               | P1.1-3               |
|                  | ACLK            | CCI0B           | CCR0         | TA0           | P1.5-7               |
|                  | $V_{SS}$        | GND             | CCRU         |               |                      |
|                  | V <sub>CC</sub> | V <sub>CC</sub> |              |               |                      |
| P1.2-4           | TA0.1           | CCI1A           |              |               | P1.2-4               |
|                  | CAOUT           | CCI1B           | CCD4         | T A 4         | P1.6-14              |
|                  | V <sub>SS</sub> | GND             | CCR1         | TA1           | P2.6-19              |
|                  | V <sub>CC</sub> | V <sub>CC</sub> |              |               |                      |
| P1.4-6           | TA0.2           | CCI2A           |              |               | P1.4-6               |
| PinOsc           | TA0.2           | CCI2B           | CCDO         |               |                      |
|                  | V <sub>SS</sub> | GND             | CCR2         | TA2           |                      |
|                  | V <sub>CC</sub> | V <sub>CC</sub> |              |               |                      |

<sup>(1)</sup> Only one pin-oscillator must be enabled at a time.

#### USI

The universal serial interface (USI) module is used for serial data communication and provides the basic hardware for synchronous communication protocols like SPI and I2C.

#### ADC10

The ADC10 module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and data transfer controller, or DTC, for automatic conversion result handling, allowing ADC samples to be converted and stored without any CPU intervention.

## Peripheral File Map

## **Table 13. Peripherals With Word Access**

| MODULE          | REGISTER DESCRIPTION            | REGISTER<br>NAME | OFFSET |
|-----------------|---------------------------------|------------------|--------|
| ADC10           | ADC data transfer start address | ADC10SA          | 01BCh  |
|                 | ADC memory                      | ADC10MEM         | 01B4h  |
|                 | ADC control register 1          | ADC10CTL1        | 01B2h  |
|                 | ADC control register 0          | ADC10CTL0        | 01B0h  |
| Timer0_A3       | Capture/compare register        | TACCR2           | 0176h  |
|                 | Capture/compare register        | TACCR1           | 0174h  |
|                 | Capture/compare register        | TACCR0           | 0172h  |
|                 | Timer_A register                | TAR              | 0170h  |
|                 | Capture/compare control         | TACCTL2          | 0166h  |
|                 | Capture/compare control         | TACCTL1          | 0164h  |
|                 | Capture/compare control         | TACCTL0          | 0162h  |
|                 | Timer_A control                 | TACTL            | 0160h  |
|                 | Timer_A interrupt vector        | TAIV             | 012Eh  |
| Flash Memory    | Flash control 3                 | FCTL3            | 012Ch  |
|                 | Flash control 2                 | FCTL2            | 012Ah  |
|                 | Flash control 1                 | FCTL1            | 0128h  |
| Watchdog Timer+ | Watchdog/timer control          | WDTCTL           | 0120h  |



## **Table 14. Peripherals With Byte Access**

| MODULE              | REGISTER DESCRIPTION                 | REGISTER<br>NAME | OFFSET |
|---------------------|--------------------------------------|------------------|--------|
| ADC10               | Analog enable 0                      | ADC10AE0         | 04Ah   |
|                     | ADC data transfer control register 1 | ADC10DTC1        | 049h   |
|                     | ADC data transfer control register 0 | ADC10DTC0        | 048h   |
| USI                 | USI control 0                        | USICTL0          | 078h   |
|                     | USI control 1                        | USICTL1          | 079h   |
|                     | USI clock control                    | USICKCTL         | 07Ah   |
|                     | USI bit counter                      | USICNT           | 07Bh   |
|                     | USI shift register                   | USISR            | 07Ch   |
| Basic Clock System+ | Basic clock system control 3         | BCSCTL3          | 053h   |
|                     | Basic clock system control 2         | BCSCTL2          | 058h   |
|                     | Basic clock system control 1         | BCSCTL1          | 057h   |
|                     | DCO clock frequency control          | DCOCTL           | 056h   |
| Port P2             | Port P2 selection 2                  | P2SEL2           | 042h   |
|                     | Port P2 resistor enable              | P2REN            | 02Fh   |
|                     | Port P2 selection                    | P2SEL            | 02Eh   |
|                     | Port P2 interrupt enable             | P2IE             | 02Dh   |
|                     | Port P2 interrupt edge select        | P2IES            | 02Ch   |
|                     | Port P2 interrupt flag               | P2IFG            | 02Bh   |
|                     | Port P2 direction                    | P2DIR            | 02Ah   |
|                     | Port P2 output                       | P2OUT            | 029h   |
|                     | Port P2 input                        | P2IN             | 028h   |
| Port P1             | Port P1 selection 2                  | P1SEL2           | 041h   |
|                     | Port P1 resistor enable              | P1REN            | 027h   |
|                     | Port P1 selection                    | P1SEL            | 026h   |
|                     | Port P1 interrupt enable             | P1IE             | 025h   |
|                     | Port P1 interrupt edge select        | P1IES            | 024h   |
|                     | Port P1 interrupt flag               | P1IFG            | 023h   |
|                     | Port P1 direction                    | P1DIR            | 022h   |
|                     | Port P1 output                       | P1OUT            | 021h   |
|                     | Port P1 input                        | P1IN             | 020h   |
| Special Function    | SFR interrupt flag 2                 | IFG2             | 003h   |
|                     | SFR interrupt flag 1                 | IFG1             | 002h   |
|                     | SFR interrupt enable 2               | IE2              | 001h   |
|                     | SFR interrupt enable 1               | IE1              | 000h   |

## Absolute Maximum Ratings<sup>(1)</sup>

| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>      |                                   | -0.3 V to 4.1 V |
|------------------------------------------------------------|-----------------------------------|-----------------|
| Voltage applied to any pin <sup>(2)</sup>                  | -0.3 V to V <sub>CC</sub> + 0.3 V |                 |
| Diode current at any device pin                            | ±2 mA                             |                 |
| Ct t T (3)                                                 | Unprogrammed device               | –55°C to 150°C  |
| Storage temperature range, T <sub>stg</sub> <sup>(3)</sup> | Programmed device                 | −55°C to 150°C  |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.
- (3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.



- A. See data sheet for absolute maximum and minimum recommended operating conditions.
- B. Silicon operating life design goal is 10 years at 110°C junction temperature (does not include package interconnect life).
- C. The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.

Figure 1. Operating Life Derating Chart



#### THERMAL INFORMATION

|                  |                                                             | MSP430G2332-EP |       |
|------------------|-------------------------------------------------------------|----------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | PW             | UNITS |
|                  |                                                             | 20 PINS        |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 98.7           |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 26.8           |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance <sup>(4)</sup>         | 41.2           | 9000  |
| Ψлт              | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.1            | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 40.5           |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A            |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## **Recommended Operating Conditions**

|                                        |                                                                                                                                                                               |                                                     | MIN | NOM | MAX | UNIT |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| V                                      | Cupply voltage                                                                                                                                                                | During program execution                            | 1.8 |     | 3.6 | V    |
| V <sub>SS</sub> Su<br>T <sub>A</sub> O | Supply voltage                                                                                                                                                                | During flash programming/erase                      | 2.2 |     | 3.6 | V    |
| V <sub>SS</sub>                        | Supply voltage                                                                                                                                                                |                                                     |     | 0   |     | V    |
| T <sub>A</sub>                         | Operating free-air temperature                                                                                                                                                |                                                     | -40 |     | 125 | °C   |
| · A                                    |                                                                                                                                                                               | V <sub>CC</sub> = 1.8 V,<br>Duty cycle = 50% ± 10%  | dc  |     | 6   |      |
| f <sub>SYSTEM</sub>                    | Processor frequency (maximum MCLK frequency using the USART module) (1)(2)                                                                                                    | $V_{CC} = 2.7 \text{ V},$<br>Duty cycle = 50% ± 10% | dc  |     | 12  | MHz  |
|                                        | CC Supply voltage  Vss Supply voltage  TA Operating free-air temperature  Vcc Duty  Processor frequency (maximum MCLK frequency using the USART module) (1)(2)  Vcc Duty  Vcc | $V_{CC} = 3.3 \text{ V},$ Duty cycle = 50% ± 10%    | dc  |     | 16  |      |

- (1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.
- (2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 2. Safe Operating Area



#### **Electrical Characteristics**

## Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)(2)

|                      | PARAMETER                           | TEST CONDITIONS                                                                                                                                  | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|----------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                      |                                     | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                | 2.2 V           |     | 220 |     |      |
| I <sub>AM,1MHz</sub> | Active mode (AM)<br>current (1 MHz) | f <sub>ACLK</sub> = 32768 Hz, Program executes in flash, BCSCTL1 = CALBC1_1MHZ, DCOCTL = CALDCO_1MHZ, CPUOFF = 0, SCG0 = 0, SCG1 = 0, OSCOFF = 0 | 3 V             |     | 320 | 400 | μА   |

- All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.

## Typical Characteristics – Active Mode Supply Current (Into V<sub>CC</sub>)







Figure 4. Active Mode Current vs DCO Frequency



## Low-Power Mode Supply Currents (Into $V_{\text{CC}}$ ) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)

| P                       | ARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                      | TA    | $v_{cc}$ | MIN T | ΥP  | MAX | UNIT |
|-------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|-------|-----|-----|------|
| I <sub>LPM0,1MHz</sub>  | Low-power mode 0 (LPM0) current <sup>(2)</sup>    | $ \begin{aligned} f_{\text{MCLK}} &= 0 \text{ MHz,} \\ f_{\text{SMCLK}} &= f_{\text{DCO}} = 1 \text{ MHz,} \\ f_{\text{ACLK}} &= 32768 \text{ Hz,} \\ \text{BCSCTL1} &= \text{CALBC1\_1MHZ,} \\ \text{DCOCTL} &= \text{CALDCO\_1MHZ,} \\ \text{CPUOFF} &= 1, \text{SCG0} = 0, \text{SCG1} = 0, \\ \text{OSCOFF} &= 0 \end{aligned} $ | 25°C  | 2.2 V    |       | 55  |     | μΑ   |
| I <sub>LPM2</sub>       | Low-power mode 2<br>(LPM2) current <sup>(3)</sup> | $ \begin{aligned} f_{\text{MCLK}} &= f_{\text{SMCLK}} = 0 \text{ MHz}, \\ f_{\text{DCO}} &= 1 \text{ MHz}, \\ f_{\text{ACLK}} &= 32768 \text{ Hz}, \\ \text{BCSCTL1} &= \text{CALBC1\_1MHZ}, \\ \text{DCOCTL} &= \text{CALDCO\_1MHZ}, \\ \text{CPUOFF} &= 1, \text{SCG0} = 0, \text{SCG1} = 1, \\ \text{OSCOFF} &= 0 \end{aligned} $ | 25°C  | 2.2 V    |       | 22  |     | μΑ   |
|                         |                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                                                                                                                                                                    | 25°C  |          |       | 0.7 | 1.5 |      |
| I <sub>LPM3,LFXT1</sub> | Low-power mode 3 (LPM3) current (3)               | f <sub>ACLK</sub> = 32768 Hz,<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,<br>OSCOFF = 0                                                                                                                                                                                                                                                       | 125°C | 2.2 V    |       |     | 24  | μΑ   |
|                         |                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                                                                                                                                                                    | 25°C  |          |       | 0.5 | 0.7 |      |
| I <sub>LPM3,VLO</sub>   | Low-power mode 3 current, (LPM3) <sup>(3)</sup>   | f <sub>ACLK</sub> from internal LF oscillator (VLO),<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,<br>OSCOFF = 0                                                                                                                                                                                                                                | 125°C | 2.2 V    |       | 3   | 9.3 | μΑ   |
|                         |                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                                                                                                                                                                    | 25°C  |          |       | 0.1 | 0.5 | μA   |
| I <sub>LPM4</sub>       | Low-power mode 4<br>(LPM4) current <sup>(4)</sup> | f <sub>ACLK</sub> = 0 Hz,<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                                                                                                                                                                                                         | 85°C  | 2.2 V    |       | 8.0 | 1.5 | ^    |
|                         | (LI WIT) CONTON                                   | OSCOFF = 1                                                                                                                                                                                                                                                                                                                           | 125°C |          |       | 3   | 8   | μA   |

- (1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.
- (2) Current for brownout and WDT clocked by SMCLK included.
- (3) Current for brownout and WDT clocked by ACLK included.
- (4) Current for brownout included.

### **Typical Characteristics Low-Power Mode Supply Currents**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)



Figure 5. LPM3 Current vs Temperature



Figure 6. LPM4 Current vs Temperature



### Schmitt-Trigger Inputs – Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN                  | TYP  | MAX                  | UNIT        |   |
|-------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------|----------------------|------|----------------------|-------------|---|
| V                 | Desitive going input threshold voltage                          |                                                                  |                 | 0.45 V <sub>CC</sub> |      | 0.75 V <sub>CC</sub> | <b>&gt;</b> |   |
| V <sub>IT+</sub>  | 7  + 1 Ositive-going input tilleshold voltage                   | T+ Positive-going input threshold voltage                        |                 | 3 V                  | 1.35 |                      | 2.25        | V |
| V                 | Nametica maiore investable and college                          |                                                                  |                 | 0.25 V <sub>CC</sub> |      | 0.55 V <sub>CC</sub> | <b>V</b>    |   |
| $V_{IT-}$         | Negative-going input threshold voltage                          |                                                                  | 3 V             | 0.75                 |      | 1.65                 | V           |   |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                  | 3 V             | 0.3                  |      | 1                    | V           |   |
| R <sub>Pull</sub> | Pullup/pulldown resistor                                        | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$ | 3 V             | 20                   | 35   | 50                   | kΩ          |   |
| C <sub>I</sub>    | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |                      | 5    |                      | pF          |   |

### Leakage Current – Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|            | PARAMETER                                        | TEST CONDITIONS               | V <sub>cc</sub> | MIN MAX | UNIT |
|------------|--------------------------------------------------|-------------------------------|-----------------|---------|------|
|            | $T_A = -40$ °C to 85°C                           | 2.1/                          | ±50             |         |      |
| Ilkg(Px.x) | High-impedance leakage current <sup>(1)(2)</sup> | $T_A = 125^{\circ}C^{(1)(2)}$ | 3 V             | ±120    | nA   |

### **Outputs - Ports Px**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|          | PARAMETER                 | TEST CONDITIONS                     | V <sub>CC</sub> | MIN | TYP                 | MAX | UNIT |
|----------|---------------------------|-------------------------------------|-----------------|-----|---------------------|-----|------|
| $V_{OH}$ | High-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(1)}$ | 3 V             | Vo  | <sub>CC</sub> - 0.3 |     | V    |
| $V_{OL}$ | Low-level output voltage  | $I_{(OLmax)} = 6 \text{ mA}^{(1)}$  | 3 V             | V   | <sub>SS</sub> + 0.3 |     | V    |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

#### **Output Frequency - Ports Px**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| $f_{Px.y}$            | Port output frequency (with load) | Px.y, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ (2) | 3 V             |     | 12  |     | MHz  |
| f <sub>Port_CLK</sub> | Clock output frequency            | $Px.y, C_L = 20 pF^{(2)}$                                         | 3 V             |     | 16  |     | MHz  |

A resistive divider with two 0.5-k $\Omega$  resistors between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the

The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pin(s), unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input, and the pullup/pulldown resistor is disabled.

The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.



## **Typical Characteristics – Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)





HIGH-LEVEL OUTPUT VOLTAGE 0.0  $V_{CC} = 2.2 \text{ V}$ I OH - Typical High-Level Output Current - mA -5.0 -10.0-15.0  $T_A = 85^{\circ}C$ -20.0  $T_A = 25^{\circ}C$ -25.0 0.0 1.0 1.5 2.0 2.5 V<sub>OH</sub> - High-Level Output Voltage - V Figure 9.

TYPICAL HIGH-LEVEL OUTPUT CURRENT





### Pin-Oscillator Frequency – Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER            |                                   | TEST CONDITIONS                                                             | V <sub>cc</sub> | MIN TYP | MAX | UNIT |  |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------|-----------------|---------|-----|------|--|
| fo                   | Port output oscillation fraguency | P1.y, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$          | 3 V             | 1400    |     | kHz  |  |
| fo <sub>P1.x</sub>   | Port output oscillation frequency | P1.y, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$          | 3 V             | 900     |     | KIIZ |  |
| <b>6</b> 0           | Dort output appillation fraguency | P2.0 to P2.5, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$  | 2.1/            | 1800    |     | kHz  |  |
| fo <sub>P2.x</sub>   | Port output oscillation frequency | P2.0 to P2.5, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$  | 3 V             | 1000    |     | KHZ  |  |
| fo <sub>P2.6/7</sub> | Port output oscillation frequency | P2.6 and P2.7, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | 3 V             | 700     |     | kHz  |  |

A resistive divider with two 100-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

## Typical Characteristics – Pin-Oscillator Frequency





<sup>(2)</sup> The output voltage oscillates with a typical amplitude of 700 mV at the specified toggle frequency.



## POR/Brownout Reset (BOR)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                                                           | TEST CONDITIONS              | V <sub>cc</sub> | MIN TYP                   | MAX  | UNIT |
|-------------------------|-----------------------------------------------------------------------------------------------------|------------------------------|-----------------|---------------------------|------|------|
| V <sub>CC(start)</sub>  | See Figure 13                                                                                       | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | $0.7 \times V_{(B\_IT-)}$ |      | V    |
| V <sub>(B_IT-)</sub>    | See Figure 13 through Figure 15                                                                     | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | 1.40                      |      | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 13                                                                                       | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | 140                       |      | mV   |
| t <sub>d(BOR)</sub>     | See Figure 13                                                                                       |                              |                 |                           | 2000 | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at $\overline{\text{RST}}/\text{NMI}$ pin to accepted reset internally $^{(2)}$ |                              | 2.2 V           | 2                         |      | μs   |

The current consumption of the brownout module is already included in the  $I_{CC}$  current consumption data. The voltage level  $V_{(B\_IT-)}$  +  $V_{hys(B\_IT-)}$  is  $\leq$  1.8 V. Minimum and maximum parameters are characterized up to  $T_A$  = 105°C, unless otherwise noted.





Figure 13. POR/Brownout Reset (BOR) vs Supply Voltage



## Typical Characteristics - POR/Brownout Reset (BOR)



Figure 14. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 15. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal

## **DCO Frequency**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                    | TEST CONDITIONS                                    | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|----------------------------------------------|----------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                              | RSELx < 14                                         |                 | 1.8  |      | 3.6  | V     |
| V <sub>CC</sub>        | Supply voltage                               | RSELx = 14                                         |                 | 2.2  |      | 3.6  | V     |
|                        |                                              | RSELx = 15                                         |                 | 3    |      | 3.6  | V     |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                 | 3 V             | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                 | 3 V             | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.15 |      | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.21 |      | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.30 |      | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.41 |      | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 0.58 |      | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, $DCOx = 3$ , $MODx = 0$                 | 3 V             | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, $DCOx = 3$ , $MODx = 0$                 | 3 V             | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 1.6  |      | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, $DCOx = 3$ , $MODx = 0$                 | 3 V             |      | 2.3  |      | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, $DCOx = 3$ , $MODx = 0$                | 3 V             |      | 3.4  |      | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, $DCOx = 3$ , $MODx = 0$                | 3 V             |      | 4.25 |      | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, $DCOx = 3$ , $MODx = 0$                | 3 V             | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, $DCOx = 3$ , $MODx = 0$                | 3 V             | 6.00 |      | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, $DCOx = 3$ , $MODx = 0$                | 3 V             | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, $DCOx = 3$ , $MODx = 0$                | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, $DCOx = 7$ , $MODx = 0$                | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$ | 3 V             |      | 1.35 |      | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$  | 3 V             |      | 1.08 |      | ratio |
| Duty cycle             |                                              | Measured at SMCLK output                           | 3 V             |      | 50   |      | %     |



## **Calibrated DCO Frequencies – Tolerance**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                        | TEST CONDITIONS                                                                | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|--------------------------------------------------|--------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----|------|
| 1-MHz tolerance over temperature <sup>(1)</sup>  | BCSCTL1= CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 125°C | 3 V             | -3  | ±0.5 | +3  | %    |
| 1-MHz tolerance over V <sub>CC</sub>             | BCSCTL1= CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | 30°C           | 1.8 V to 3.6 V  | -3  | ±2   | +3  | %    |
| 1-MHz tolerance overall                          | BCSCTL1= CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 125°C | 1.8 V to 3.6 V  | -6  | ±3   | +6  | %    |
| 8-MHz tolerance over temperature <sup>(1)</sup>  | BCSCTL1= CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 125°C | 3 V             | -3  | ±0.5 | +3  | %    |
| 8-MHz tolerance over V <sub>CC</sub>             | BCSCTL1= CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | 30°C           | 2.2 V to 3.6 V  | -3  | ±2   | +3  | %    |
| 8-MHz tolerance overall                          | BCSCTL1= CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at 30°C and 3 V   | -40°C to 125°C | 2.2 V to 3.6 V  | -6  | ±3   | +6  | %    |
| 12-MHz tolerance over temperature (1)            | BCSCTL1= CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | -40°C to 125°C | 3 V             | -3  | ±0.5 | +3  | %    |
| 12-MHz tolerance over V <sub>CC</sub>            | BCSCTL1= CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | 30°C           | 2.7 V to 3.6 V  | -3  | ±2   | +3  | %    |
| 12-MHz tolerance overall                         | BCSCTL1= CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at 30°C and 3 V | -40°C to 125°C | 2.7 V to 3.6 V  | -6  | ±3   | +6  | %    |
| 16-MHz tolerance over temperature <sup>(1)</sup> | BCSCTL1= CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | -40°C to 125°C | 3.3 V           | -3  | ±0.5 | +3  | %    |
| 16-MHz tolerance over V <sub>CC</sub>            | BCSCTL1= CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | 30°C           | 3.3 V to 3.6 V  | -3  | ±2   | +3  | %    |
| 16-MHz tolerance overall                         | BCSCTL1= CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V | -40°C to 125°C | 3.3 V to 3.6 V  | -6  | ±3   | +6  | %    |

<sup>(1)</sup> This is the frequency change from the measured frequency at  $30^{\circ}\text{C}$  over temperature.



## Wake-Up From Lower-Power Modes (LPM3/4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | 0 117                                             |                                                | ,               |     | ,                                     |     |      |
|-------------------------|---------------------------------------------------|------------------------------------------------|-----------------|-----|---------------------------------------|-----|------|
|                         | PARAMETER                                         | TEST CONDITIONS                                | V <sub>cc</sub> | MIN | TYP                                   | MAX | UNIT |
| t <sub>DCO,LPM3/4</sub> | DCO clock wake-up time from LPM3/4 <sup>(1)</sup> | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ | 3 V             |     | 1.5                                   |     | μs   |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup>       |                                                |                 | t   | 1/f <sub>MCLK</sub> +<br>Clock,LPM3/4 |     |      |

<sup>(1)</sup> The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, a port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

## Typical Characteristics - DCO Clock Wake-Up Time From LPM3/4



Figure 16. DCO Wake-Up Time From LPM3 vs DCO Frequency

<sup>(2)</sup> Parameter applicable only if DCOCLK is used for MCLK.



## Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup> (2)

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                             | PARAMETER                                                         | TEST CONDITIONS                                                            | V <sub>CC</sub> | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|-------|-------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal frequency, LF mode 0, 1                  | XTS = 0, LFXT1Sx = 0 or 1                                                  | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, XCAPx = 0, LFXT1Sx = 3                                            | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, XCAPx = 0, LFXT1Sx = 3,<br>T <sub>A</sub> = -40°C to 125°C        | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| 04                          | Oscillation allowance for                                         | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768 Hz$ , $C_{L,eff} = 6 pF$ |                 |       | 500   |       | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                       | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 12$ pF |                 |       | 200   |       | K12  |
|                             |                                                                   | XTS = 0, $XCAPx = 0$                                                       |                 |       | 1     |       |      |
| 0                           | Integrated effective load                                         | XTS = 0, XCAPx = 1                                                         |                 |       | 5.5   |       | ~F   |
| $C_{L,eff}$                 | capacitance, LF mode (3)                                          | XTS = 0, XCAPx = 2                                                         |                 |       | 8.5   |       | pF   |
|                             |                                                                   | XTS = 0, XCAPx = 3                                                         |                 |       | 11    |       |      |
| Duty cycle                  | LF mode                                                           | XTS = 0, Measured at P2.0/ACLK, f <sub>LFXT1,LF</sub> = 32768 Hz           | 2.2 V           | 30    | 50    | 70    | %    |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode <sup>(4)</sup>             | XTS = 0, XCAPx = 0, LFXT1Sx = 3 <sup>(5)</sup>                             | 2.2 V           | 10    |       | 10000 | Hz   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Crystal oscillator cannot be operated beyond 105°C. Parameters are characterized up to T<sub>A</sub> = 105°C, unless otherwise noted.
- (3) Includes parasitic bond and package capacitance (approximately 2 pF per pin).
  - Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (4) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (5) Measured with logic-level input frequency but also applies to operation with crystals.

### Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                                         | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-------------------------------------|---------------------------------------------------|----------------|-----------------|-----|-----|-----|------|
| 4                                   | VI O fraguency                                    | -40°C to 85°C  | 3 V             | 4   | 12  | 20  | kHz  |
| † <sub>VLO</sub>                    | VLO frequency                                     | 125°C          |                 |     |     | 23  |      |
| df <sub>VLO</sub> /d <sub>T</sub>   | VLO frequency temperature drift <sup>(1)</sup>    | -40°C to 125°C | 3 V             |     | 0.5 |     | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift <sup>(2)</sup> | 25°C           | 1.8 V to 3.6 V  |     | 4   |     | %/V  |

- (1) Calculated using the box method: (MAX(-40°C to 125°C) MIN(-40°C to 125°C)) / MIN(-40°C to 125°C) / (125°C (-40°C))
- (2) Calculated using the box method: (MAX(1.8 V to 3.6 V) MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V 1.8 V)

#### Timer A

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                     | PARAMETER                             | TEST CONDITIONS                 | V <sub>cc</sub> | MIN TYP MAX         | UNIT |
|---------------------|---------------------------------------|---------------------------------|-----------------|---------------------|------|
| $f_{TA}$            | Timer_A input clock frequency         | SMCLK<br>Duty cycle = 50% ± 10% |                 | f <sub>SYSTEM</sub> | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing <sup>(1)</sup> | TA0, TA1                        | 3 V             | 20                  | ns   |

(1) Parameter characterized up to T<sub>A</sub> = 105°C, unless otherwise noted.



## USI, Universal Serial Interface<sup>(1)</sup>

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105$ °C (unless otherwise noted)

|                     | PARAMETER                               | TEST CONDITIONS                                          | V <sub>CC</sub> | MIN TYP             | MAX                      | UNIT |
|---------------------|-----------------------------------------|----------------------------------------------------------|-----------------|---------------------|--------------------------|------|
| f <sub>USI</sub>    | USI module clock frequency              | External: SCLK,<br>Duty cycle = 50% ± 10%                |                 | f <sub>SYSTEM</sub> |                          | MHz  |
| f <sub>(SCLK)</sub> | Serial clock frequency, slave mode      | SPI slave mode                                           | 3 V             |                     | 6                        | MHz  |
| V <sub>OL,I2C</sub> | Low-level output voltage on SDA and SCL | USI module in I2C mode,<br>I <sub>(OLmax)</sub> = 1.5 mA | 3 V             | V <sub>SS</sub>     | V <sub>SS</sub><br>+ 0.4 | V    |

<sup>(1)</sup> Parameters are characterized up to  $T_A$  = 105°C, unless otherwise noted.

## Typical Characteristics - USI Low-Level Output Voltage on SDA and SCL





Figure 17. USI Low-Level Output Voltage vs Output Current

Figure 18. USI Low-Level Output Voltage vs Output Current



## 10-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                     | PARAMETER                                                       | TEST CONDITIONS                                                                                              | T <sub>A</sub> | $v_{cc}$ | MIN | TYP  | MAX      | UNIT |
|---------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------|----------|-----|------|----------|------|
| $V_{CC}$            | Analog supply voltage                                           | V <sub>SS</sub> = 0 V                                                                                        |                |          | 2.2 |      | 3.6      | V    |
| V <sub>Ax</sub>     | Analog input voltage (2)                                        | All Ax terminals, Analog inputs selected in ADC10AE register                                                 |                | 3 V      | 0   |      | $V_{CC}$ | V    |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>                             | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 1, REFON = 0,<br>ADC10SHT0 = 1, ADC10SHT1 = 0,<br>ADC10DIV = 0 | -40°C to 125°C | 3 V      |     | 0.6  |          | mA   |
|                     | Reference supply current,                                       | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0                       | -40°C to 125°C | 2.1/     |     | 0.25 |          | A    |
| I <sub>REF+</sub>   | Reference supply current, reference buffer disabled (4)         | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0                       | -40 0 10 120 0 | 3 V      |     | 0.25 |          | mA . |
| I <sub>REFB,0</sub> | Reference buffer supply current with ADC10SR = 0 <sup>(4)</sup> | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 0       | -40°C to 125°C | 3 V      |     | 1.1  |          | mA   |
| I <sub>REFB,1</sub> | Reference buffer supply current with ADC10SR = 1 <sup>(4)</sup> | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 1       | -40°C to 125°C | 3 V      |     | 0.5  |          | mA   |
| Cı                  | Input capacitance                                               | Only one terminal Ax can be selected at one time                                                             | -40°C to 125°C | 3 V      |     |      | 27       | pF   |
| R <sub>I</sub>      | Input MUX ON resistance                                         | $0 \text{ V} \leq \text{V}_{Ax} \leq \text{V}_{CC}$                                                          | -40°C to 125°C | 3 V      |     | 1000 |          | Ω    |

The leakage current is defined in the leakage current table with Px.x/Ax parameter.

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

The internal reference supply current is not included in current consumption parameter  $I_{ADC10}$ . The internal reference current is supplied via terminal  $V_{CC}$ . Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion.

## 10-Bit ADC, Built-In Voltage Reference

over recommended ranges of supply voltage and up to operating free-air temperature,  $T_A = 105$ °C (unless otherwise noted)

|                       | PARAMETER                                                      | TEST CONDITIONS                                                                                                                            | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT       |
|-----------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------------|
| V                     | Positive built-in reference                                    | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 0                                                                                                     |                 | 2.2  |     |      | V          |
| $V_{CC,REF+}$         | analog supply voltage range                                    | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 1                                                                                                     |                 | 3    |     |      | V          |
| V                     | Positive built-in reference                                    | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 0                                                                                                 | 3 V             | 1.37 | 1.5 | 1.61 | V          |
| $V_{REF+}$            | voltage                                                        | $I_{VREF+} \le I_{VREF+} max$ , REF2_5V = 1                                                                                                | 3 V             | 2.29 | 2.5 | 2.7  | V          |
| I <sub>LD,VREF+</sub> | Maximum VREF+ load current <sup>(1)</sup>                      |                                                                                                                                            | 3 V             |      |     | ±1   | mA         |
|                       | VDEE , load regulation (1)                                     | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≈ 0.75 V,<br>REF2_5V = 0                                                   | - 3 V           |      |     | ±2   | LSB        |
|                       | VREF+ load regulation <sup>(1)</sup>                           | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≈ 1.25 V,<br>REF2_5V = 1                                                   |                 |      |     | ±2   | LOD        |
|                       | V <sub>REF+</sub> load regulation response time                | $I_{VREF+} = 100 \mu A \rightarrow 900 \mu A,$<br>$V_{AX} \approx 0.5 \times VREF+,$<br>Error of conversion result ≤ 1 LSB,<br>ADC10SR = 0 | 3 V             |      |     | 400  | ns         |
| C <sub>VREF+</sub>    | Maximum capacitance at pin VREF+ <sup>(1)</sup>                | I <sub>VREF+</sub> ≤ ±1 mA, REFON = 1, REFOUT = 1                                                                                          | 3 V             |      |     | 100  | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient                                        | I <sub>VREF+</sub> = const with 0 mA ≤ I <sub>VREF+</sub> ≤ 1 mA                                                                           | 3 V             |      |     | ±170 | ppm/<br>°C |
| t <sub>REFON</sub>    | Settling time of internal reference voltage to 99.9% VREF      | $I_{VREF+}$ = 0.5 mA, REF2_5V = 0,<br>REFON = 0 $\rightarrow$ 1                                                                            | 3.6 V           |      |     | 30   | μs         |
| t <sub>REFBURST</sub> | Settling time of reference buffer to 99.9% VREF <sup>(1)</sup> | I <sub>VREF+</sub> = 0.5 mA,<br>REF2_5V = 1, REFON = 1,<br>REFBURST = 1, ADC10SR = 0                                                       | 3 V             |      |     | 2    | μs         |

<sup>(1)</sup> Minimum and maximum parameters are characterized up to  $T_A$  = 105°C, unless otherwise noted.



## 10-Bit ADC, External Reference<sup>(1)</sup>

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                      | PARAMETER                                                                     | TEST CONDITIONS                                                                                                                   | V <sub>cc</sub> | MIN | TYP MAX        | UNIT |
|----------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|----------------|------|
| VEREF+               | Positive external reference input                                             | VEREF+ > VEREF-,<br>SREF1 = 1, SREF0 = 0                                                                                          |                 | 1.4 | V <sub>C</sub> | C V  |
|                      | voltage range <sup>(2)</sup>                                                  | VEREF- $\leq$ VEREF+ $\leq$ V <sub>CC</sub> $-$ 0.15 V,<br>SREF1 = 1, SREF0 = 1 (3)                                               |                 | 1.4 | ;              | 3    |
| VEREF-               | Negative external reference input voltage range (4)                           | VEREF+ > VEREF-                                                                                                                   |                 | 0   | 1.:            | 2 V  |
| ΔVEREF               | Differential external reference input voltage range, ΔVEREF = VEREF+ – VEREF- | VEREF+ > VEREF- (5)                                                                                                               |                 | 1.4 | V <sub>C</sub> | c V  |
| SREF1 = 1, S         |                                                                               | $0 \text{ V} \leq \text{VEREF+} \leq \text{V}_{CC},$<br>SREF1 = 1, SREF0 = 0                                                      | 2.1/            |     | ±1             |      |
| I <sub>VEREF+</sub>  | Static input current into VEREF+                                              | $0 \text{ V} \le \text{VEREF+} \le \text{V}_{\text{CC}} - 0.15 \text{ V} \le 3 \text{ V},$<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup> | 3 V             |     | 0              | μΑ   |
| I <sub>VEREF</sub> _ | Static input current into VEREF-                                              | 0 V ≤ VEREF- ≤ V <sub>CC</sub>                                                                                                    | 3 V             |     | ±1             | μA   |

- (1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.
- (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- (3) Under this condition the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.
- (4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- (5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

## 10-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                                      | PARAMETER                           | TEST CONDITION                                                                  | ONS                | V <sub>CC</sub> | MIN  | TYP MAX                      | UNIT   |
|--------------------------------------|-------------------------------------|---------------------------------------------------------------------------------|--------------------|-----------------|------|------------------------------|--------|
| f                                    | ADC10 input clock                   | For specified performance of                                                    | ADC10SR = 0        | 3 V             | 0.45 | 6.3                          | MHz    |
| <sup>†</sup> ADC10CLK frequency      | frequency                           | ADC10 linearity parameters                                                      | ADC10SR = 1        | 3 V             | 0.45 | 1.5                          | IVIITZ |
| f <sub>ADC10OSC</sub>                | ADC10 built-in oscillator frequency | ADC10DIVx = 0, ADC10SSELx = 0,<br>f <sub>ADC10ClK</sub> = f <sub>ADC10OSC</sub> |                    | 3 V             | 3.35 | 6.9                          | MHz    |
|                                      |                                     | ADC10 built-in oscillator, ADC1 $f_{ADC10CLK} = f_{ADC10OSC}$                   | 0SSELx = 0,        | 3 V             | 2.06 | 3.51                         |        |
| t <sub>CONVERT</sub> Conversion time |                                     | f <sub>ADC10CLK</sub> from ACLK, MCLK, o<br>ADC10SSELx ≠ 0                      | r SMCLK:           |                 |      | 13 ×<br>C10DIV ×<br>ADC10CLK | μs     |
| t <sub>ADC10ON</sub>                 | Turn-on settling time of the ADC    | See (1)                                                                         | See <sup>(1)</sup> |                 |      | 100                          | ns     |

The condition is that the error in a conversion started after t<sub>ADC100N</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

### 10-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                | 0 117                        |                                       | , ,             | `       |     |      |
|----------------|------------------------------|---------------------------------------|-----------------|---------|-----|------|
|                | PARAMETER                    | TEST CONDITIONS                       | V <sub>CC</sub> | MIN TYP | MAX | UNIT |
| E <sub>I</sub> | Integral linearity error     |                                       | 3 V             |         | ±1  | LSB  |
| E <sub>D</sub> | Differential linearity error |                                       | 3 V             |         | ±1  | LSB  |
| Eo             | Offset error                 | Source impedance $R_S$ < 100 $\Omega$ | 3 V             |         | ±1  | LSB  |
| $E_G$          | Gain error                   |                                       | 3 V             | ±1.1    | ±2  | LSB  |
| E <sub>T</sub> | Total unadjusted error       |                                       | 3 V             | ±2      | ±5  | LSB  |

## 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub>

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                             | PARAMETER                                                     | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN T | YP MAX | UNIT  |
|-----------------------------|---------------------------------------------------------------|------------------------------------------------------------------|-----------------|-------|--------|-------|
| I <sub>SENSOR</sub>         | Temperature sensor supply current <sup>(1)</sup>              | REFON = 0, INCHx = 0Ah,<br>$T_A = 25$ °C                         | 3 V             |       | 60     | μΑ    |
| TC <sub>SENSOR</sub>        |                                                               | ADC10ON = 1, INCHx = 0Ah (2)                                     | 3 V             | 3.    | 55     | mV/°C |
| t <sub>Sensor(sample)</sub> | Sample time required if channel 10 is selected (3)            | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result ≤ 1 LSB  | 3 V             | 30    |        | μs    |
| I <sub>VMID</sub>           | Current into divider at channel 11                            | ADC10ON = 1, INCHx = 0Bh                                         | 3 V             |       | (4)    | μΑ    |
| V <sub>MID</sub>            | V <sub>CC</sub> divider at channel 11                         | ADC10ON = 1, INCHx = 0Bh,<br>$V_{MID} \approx 0.5 \times V_{CC}$ | 3 V             | 1     | .5     | V     |
| t <sub>VMID(sample)</sub>   | Sample time required if channel 11 is selected <sup>(5)</sup> | ADC10ON = 1, INCHx = 0Bh,<br>Error of conversion result ≤ 1 LSB  | 3 V             | 1220  |        | ns    |

The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah).

- The following formula can be used to calculate the temperature sensor output voltage:
  - $V_{Sensor,typ} = TC_{Sensor} (273 + T [^{\circ}C]) + V_{Offset,sensor} [mV] or$
- $V_{Sensor,typ} = TC_{Sensor} T [^{\circ}C] + V_{Sensor} (T_{A} = 0^{\circ}C) [mV]$ The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time  $t_{SENSOR(on)}$ . No additional current is needed. The  $V_{MID}$  is used during sampling.
- The on-time  $t_{VMID(on)}$  is included in the sampling time  $t_{VMID(sample)}$ ; no additional on time is needed.

## Flash Memory (1)(2)

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                            | PARAMETER                                           | TEST CONDITIONS               | V <sub>CC</sub> | MIN             | TYP             | MAX | UNIT             |
|----------------------------|-----------------------------------------------------|-------------------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                               |                 | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>           | Flash timing generator frequency                    |                               |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                               | 2.2 V, 3.6 V    |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                               | 2.2 V, 3.6 V    |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>           | Cumulative program time (3)                         |                               | 2.2 V, 3.6 V    |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                               | 2.2 V, 3.6 V    | 20              |                 |     | ms               |
|                            | Program and erase endurance                         | -40°C ≤ T <sub>J</sub> ≤105°C |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | T <sub>J</sub> = 25°C         |                 | 100             |                 |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | See (4)                       |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | See (4)                       |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | See (4)                       |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | See (4)                       |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | See (4)                       |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | See (4)                       |                 |                 | 4819            |     | t <sub>FTG</sub> |

- Parameters are characterized up to  $T_A = 105$ °C unless otherwise noted.
- Additional flash retention documentation located in application report SLAA392.
- The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.
- These values are hardwired into the flash controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ).



#### **RAM**

over recommended ranges of supply voltage and up to operating free-air temperature, T<sub>A</sub> = 105°C (unless otherwise noted)

|                     | PARAMETER                        | TEST CONDITIONS | MIN MAX | UNIT |
|---------------------|----------------------------------|-----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage (1) | CPU halted      | 1.6     | V    |

<sup>(1)</sup> This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

### JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                             | TEST CONDITIONS                               | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------|-----------------------------------------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                           |                                               | 2.2 V           | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                                    |                                               | 2.2 V           | 0.025 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge <sup>(1)</sup> ) |                                               | 2.2 V           |       |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                                           | $T_A = -40^{\circ}C \text{ to } 105^{\circ}C$ | 2.2 V           | 15    |     | 100 | μs   |
| f <sub>TCK</sub>      | TCK input frequency <sup>(2)</sup>                                                    |                                               | 2.2 V           | 0     |     | 5   | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                                  | $T_A = -40^{\circ}C \text{ to } 105^{\circ}C$ | 2.2 V           | 25    | 60  | 90  | kΩ   |

<sup>(1)</sup> Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge.

### JTAG Fuse<sup>(1)</sup>

T<sub>A</sub> = 25°C, over recommended ranges of supply voltage (unless otherwise noted)

|                 |                                           | ,                     |     |     |      |
|-----------------|-------------------------------------------|-----------------------|-----|-----|------|
|                 | PARAMETER                                 | TEST CONDITIONS       | MIN | MAX | UNIT |
| $V_{CC(FB)}$    | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 |     | ٧    |
| $V_{FB}$        | Voltage level on TEST for fuse blow       |                       | 6   | 7   | ٧    |
| I <sub>FB</sub> | Supply current into TEST during fuse blow |                       |     | 100 | mA   |
| t <sub>FB</sub> | Time to blow fuse                         |                       |     | 1   | ms   |

<sup>(1)</sup> Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



### **PIN SCHEMATICS**

## Port P1 Pin Schematic: P1.0 to P1.2, Input/Output With Schmitt Trigger





# Table 15. Port P1 (P1.0 to P1.2) Pin Functions

| DININIANE (D4 ) |   | FUNCTION           | CON        | ITROL BITS / SIGNA | LS <sup>(1)</sup> |
|-----------------|---|--------------------|------------|--------------------|-------------------|
| PIN NAME (P1.x) | х | FUNCTION           | P1DIR.x    | P1SEL.x            | P1SEL2.x          |
| P1.0/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0CLK/         | 0 | TA0.TACLK          | 0          | 1                  | 0                 |
| ACLK/           |   | ACLK               | 1          | 1                  | 0                 |
| A0/             |   | A0                 | Х          | Х                  | Х                 |
| Pin Osc         |   | Capacitive sensing | х          | 0                  | 1                 |
| P1.1/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0.0/          | 1 | TAO.0              | 1          | 1                  | 0                 |
|                 |   | TA0.CCI0A          | 0          | 1                  | 0                 |
| A1/             |   | A1                 | Х          | Х                  | Х                 |
| Pin Osc         |   | Capacitive sensing | Х          | 0                  | 1                 |
| P1.2/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0.1/          | 2 | TA0.1              | 1          | 1                  | 0                 |
|                 |   | TA0.CCI1A          | 0          | 1                  | 0                 |
| A2/             |   | A2                 | Х          | Х                  | Х                 |
| Pin Osc         |   | Capacitive sensing | X          | 0                  | 1                 |

<sup>(1)</sup> X = don't care



# Port P1 Pin Schematic: P1.3, Input/Output With Schmitt Trigger





# Table 16. Port P1 (P1.3) Pin Functions

| PIN NAME  |   |                    | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |          |                         |  |  |
|-----------|---|--------------------|---------------------------------------|---------|----------|-------------------------|--|--|
| (P1.x)    | х | FUNCTION           | P1DIR.x                               | P1SEL.x | P1SEL2.x | ADC10AE.x<br>(INCH.x=1) |  |  |
| P1.3/     |   | P1.x (I/O)         | I: 0; O: 1                            | 0       | 0        | 0                       |  |  |
| ADC10CLK/ |   | ADC10CLK           | 1                                     | 1       | 0        | 0                       |  |  |
| A3/       |   | A3                 | X                                     | X       | Х        | 1 (y = 3)               |  |  |
| VREF-/    | 3 | VREF-              | X                                     | X       | Х        | 1                       |  |  |
| VEREF-/   |   | VEREF-             | Х                                     | Х       | Х        | 1                       |  |  |
| Pin Osc   |   | Capacitive sensing | Х                                     | 0       | 1        | 0                       |  |  |

<sup>(1)</sup> X = don't care



# Port P1 Pin Schematic: P1.4, Input/Output With Schmitt Trigger



Table 17. Port P1 (P1.4) Pin Functions

|                 |   |                    |            | COI     | NTROL BITS / SIGNA | LS <sup>(1)</sup>       |           |
|-----------------|---|--------------------|------------|---------|--------------------|-------------------------|-----------|
| PIN NAME (P1.x) | x | FUNCTION           | P1DIR.x    | P1SEL.x | P1SEL2.x           | ADC10AE.x<br>(INCH.x=1) | JTAG Mode |
| P1.4/           |   | P1.x (I/O)         | I: 0; O: 1 | 0       | 0                  | 0                       | 0         |
| SMCLK/          |   | SMCLK              | 1          | 1       | 0                  | 0                       | 0         |
| TA0.2/          |   | TA0.2              | 1          | 1       | 1                  | 0                       | 0         |
|                 |   | TA0.CCI2A          | 0          | 1       | 1                  | 0                       | 0         |
| VREF+/          | 4 | VREF+              | Х          | Х       | Х                  | 1                       | 0         |
| VEREF+/         |   | VEREF+             | Х          | Х       | Х                  | 1                       | 0         |
| A4/             |   | A4                 | X          | Х       | Х                  | 1 (y = 4)               | 0         |
| TCK/            |   | TCK                | Х          | Х       | Х                  | 0                       | 1         |
| Pin Osc         |   | Capacitive sensing | X          | 0       | 1                  | 0                       | 0         |

(1) X = don't care



# Port P1 Pin Schematic: P1.5 to P1.7, Input/Output With Schmitt Trigger



www.ti.com.cn

# Table 18. Port P1 (P1.5 to P1.7) Pin Functions

| DIN 1445           |   |                    |            |         | CONTROL BIT | S / SIGNALS <sup>(1)</sup> |           |                         |
|--------------------|---|--------------------|------------|---------|-------------|----------------------------|-----------|-------------------------|
| PIN NAME<br>(P1.x) | x | FUNCTION           | P1DIR.x    | P1SEL.x | P1SEL2.x    | USIP.x                     | JTAG Mode | ADC10AE.x<br>(INCH.x=1) |
| P1.5/              |   | P1.x (I/O)         | I: 0; O: 1 | 0       | 0           | 0                          | 0         | 0                       |
| TA0.0/             |   | TA0.0              | 1          | 1       | 0           | 0                          | 0         | 0                       |
| SCLK/              | _ | SPI mode           | from USI   | 1       | 0           | 1                          | 0         | 0                       |
| A5/                | 5 | A5                 | Х          | Х       | Х           | 0                          | 0         | 1 (y = 5)               |
| TMS/               |   | TMS                | Х          | Х       | Х           | 0                          | 1         | 0                       |
| Pin Osc            |   | Capacitive sensing | Х          | 0       | 1           | 0                          | 0         | 0                       |
| P1.6/              |   | P1.x (I/O)         | I: 0; O: 1 | 0       | 0           | 0                          | 0         | 0                       |
| TA0.1/             |   | TA0.1              | 1          | 1       | 0           | 0                          | 0         | 0                       |
| SDO/               |   | SPI mode           | from USI   | 1       | 0           | !                          | 0         | 0                       |
| SCL/               | 6 | I2C mode           | from USI   | 1       | 0           | !                          | 0         | 0                       |
| A6/                |   | A6                 | Х          | Х       | Х           | 0                          | 0         | 1 (y = 6)               |
| TDI/TCLK/          |   | TDI/TCLK           | Х          | Х       | Х           | 0                          | 1         | 0                       |
| Pin Osc            |   | Capacitive sensing | Х          | 0       | 1           | 0                          | 0         | 0                       |
| P1.7/              |   | P1.x (I/O)         | I: 0; O: 1 | 0       | 0           | 0                          | 0         | 0                       |
| SDI/               |   | SPI mode           | from USI   | 1       | 0           | 1                          | 0         | 0                       |
| SDA/               | 7 | SPI mode           | from USI   | 1       | 0           | 1                          | 0         | 0                       |
| A7/                | ' | A7                 | Х          | Х       | Х           | 0                          | 0         | 1 (y = 7)               |
| TDO/TDI/           |   | TDO/TDI            | Х          | Х       | Х           | 0                          | 1         | 0                       |
| Pin Osc            |   | Capacitive sensing | Х          | 0       | 1           | 0                          | 0         | 0                       |

<sup>(1)</sup> X = don't care



# Port P2 Pin Schematic: P2.0 to P2.5, Input/Output With Schmitt Trigger



www.ti.com.cn

# Table 19. Port P2 (P2.0 to P2.5) Pin Functions

| PIN NAME |   | FUNCTION           | CONT       | ROL BITS / SIGN | ALS <sup>(1)</sup> |
|----------|---|--------------------|------------|-----------------|--------------------|
| (P2.x)   | х | FUNCTION           | P2DIR.x    | P2SEL.x         | P2SEL2.x           |
| P2.0/    | 0 | P2.x (I/O)         | I: 0; O: 1 | 0               | 0                  |
| Pin Osc  | U | Capacitive sensing | X          | 0               | 1                  |
| P2.1/    | 1 | P2.x (I/O)         | I: 0; O: 1 | 0               | 0                  |
| Pin Osc  | ' | Capacitive sensing | Х          | 0               | 1                  |
| P2.2/    | 2 | P2.x (I/O)         | I: 0; O: 1 | 0               | 0                  |
| Pin Osc  | 2 | Capacitive sensing | Х          | 0               | 1                  |
| P2.3/    | 3 | P2.x (I/O)         | I: 0; O: 1 | 0               | 0                  |
| Pin Osc  | 3 | Capacitive sensing | Х          | 0               | 1                  |
| P2.4/    | 4 | P2.x (I/O)         | I: 0; O: 1 | 0               | 0                  |
| Pin Osc  | 4 | Capacitive sensing | Х          | 0               | 1                  |
| P2.5/    | _ | P2.x (I/O)         | I: 0; O: 1 | 0               | 0                  |
| Pin Osc  | 5 | Capacitive sensing | Х          | 0               | 1                  |

<sup>(1)</sup> X = don't care



# Port P2 Pin Schematic: P2.6, Input/Output With Schmitt Trigger



Table 20. Port P2 (P2.6) Pin Functions

| PIN NAME |   |                    | CONTROL BITS / SIGNALS <sup>(1)</sup> |                    |                      |  |  |
|----------|---|--------------------|---------------------------------------|--------------------|----------------------|--|--|
| (P2.x)   | x | FUNCTION           | P2DIR.x                               | P2SEL.6<br>P2SEL.7 | P2SEL2.6<br>P2SEL2.7 |  |  |
| XIN/     |   | XIN                | 0                                     | 1<br>1             | 0                    |  |  |
| P2.6/    |   | P2.x (I/O)         | I: 0; O: 1                            | 0<br>X             | 0                    |  |  |
| TA0.1/   | 6 | Timer0_A3.TA1      | 1                                     | 1<br>0             | 0                    |  |  |
| Pin Osc  |   | Capacitive sensing | Х                                     | 0<br>X             | 1<br>X               |  |  |

(1) X = don't care



# Port P2 Pin Schematic: P2.7, Input/Output With Schmitt Trigger



Table 21. Port P2 (P2.7) Pin Functions

| PIN NAME | x |                    | CONTROL BITS / SIGNALS <sup>(1)</sup> |                    |                      |  |  |  |
|----------|---|--------------------|---------------------------------------|--------------------|----------------------|--|--|--|
| (P2.x)   |   | FUNCTION           | P2DIR.x                               | P2SEL.6<br>P2SEL.7 | P2SEL2.6<br>P2SEL2.7 |  |  |  |
| XOUT/    |   | хоит               | X                                     | 1<br>1             | 0<br>0               |  |  |  |
| P2.7/    | 7 | P2.x (I/O)         | I: 0; O: 1                            | X<br>0             | 0                    |  |  |  |
| Pin Osc  |   | Capacitive sensing | Х                                     | X<br>0             | X<br>1               |  |  |  |

(1) X = don't care

47

11-Nov-2025 www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | ( )    | ( )           |                 |                       | (-)  | (4)                           | (5)                        |              | (-,              |
| MSP430G2332QPW2EP     | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G2332EP          |
| MSP430G2332QPW2EP.A   | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G2332EP          |
| MSP430G2332QPW2REP    | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G2332EP          |
| MSP430G2332QPW2REP.A  | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G2332EP          |
| V62/12625-01XE        | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G2332EP          |
| V62/12625-01XE-T      | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | G2332EP          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

#### OTHER QUALIFIED VERSIONS OF MSP430G2332-EP:

● Catalog : MSP430G2332

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | U     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430G2332QPW2REP | TSSOP | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| MSP430G2332QPW2REP | TSSOP        | PW              | 20   | 2000 | 353.0       | 353.0      | 32.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

### **TUBE**



\*All dimensions are nominal

| Device              | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| MSP430G2332QPW2EP   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| MSP430G2332QPW2EP.A | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| V62/12625-01XE-T    | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月