**LPV521** ZHCSTY4E - AUGUST 2009 - REVISED JULY 2024 # LPV521 毫微功耗、1.8V、RRIO、CMOS 输入运算放大器 # 1 特性 V<sub>S</sub> = 5V 时的典型值(除非另有说明): - 电源电流 (V<sub>CM</sub> = 0.3V): 400nA(最大值) - 工作电压范围: 1.6V 至 5.5V - 低 TCV<sub>OS</sub>: 3.5µV/°C(最大值) - V<sub>OS</sub>: 1mV(最大值) 输入偏置电流:40fA - PSRR: 109dB - CMRR: 102dB - 开环增益:132dB - 增益带宽积:6.2kHz - 压摆率: 2.4V/ms - 输入电压噪声 (f = 100Hz): 255nV/ √Hz - 温度范围:-40°C至+125°C # 2 应用 - 无线环境传感器 - 电网资产监控 - 电表 - 烟雾和热量探测器 - 气体检测仪 - 便携式电子产品 - 恒温器 - 现场变送器和传感器 # 3 说明 LPV521 是一款单通道毫微功耗 552nW 放大器,专为 超长使用寿命电池应用而设计。1.6V至 5.5V工作电压 范围和 351nA 典型电源电流使得该器件非常适合 RFID 阅读器和远程传感器毫微功耗应用。该器件具有 超出电源轨 0.1V 的输入共模电压、指定 TCVos 和电 压摆幅接近电源轨输出性能。LPV521 具有经过精心设 计的 CMOS 输入级,具有 40fA IBIAS 电流(典型 值),优于竞争产品。较低的输入电流能够显著降低在 兆欧级电阻、高阻抗光电二极管和充电检测应用中引入 的 I<sub>BIAS</sub> 和 I<sub>OS</sub> 误差。LPV521 是 PowerWise® 系列产 品的一员,具有出色的功耗/性能比。 宽输入共模电压范围、指定的 1mV Vos 和 3.5μV/°C TCVOS 支持在高侧和低侧电流检测中实现精确、稳定 的测量。 该器件集成了 EMI 保护,可降低对来自手机或其他 RFID 阅读器的意外 RF 信号的敏感度。 LPV521 采用 5 引脚 SC70 和 8 引脚 PDIP 封装。 ## 封装信息 | | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | | |--------|------|-------------------|---------------------|--| | LPV521 | | DCK ( SC70 , 5 ) | 2mm × 2.1mm | | | | | P ( PDIP , 8 ) | 9.81mm × 9.43mm | | - (1) 有关更多信息,请参阅节10。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 毫微功耗电源电流 # **Table of Contents** | 1 特性 | 1 | 7 Applications and Implementation | 19 | |--------------------------------------|---|-----------------------------------------|------------------| | . · · ·<br>2 应用 | | 7.1 Application Information | 19 | | - <i>—,,,</i><br>3 说明 | | 7.2 Typical Applications | <mark>2</mark> 1 | | 4 Pin Configuration and Functions | | 7.3 Power Supply Recommendations | <mark>2</mark> 4 | | 5 Specifications | | 7.4 Layout | 25 | | 5.1 Absolute Maximum Ratings | | 8 Device and Documentation Support | 26 | | 5.2 ESD Ratings | | 8.1 Device Support | <mark>2</mark> 6 | | 5.3 Recommended Operating Conditions | | 8.2 Documentation Support | <mark>2</mark> 6 | | 5.4 Thermal Information | | 8.3 接收文档更新通知 | 26 | | 5.5 Electrical Characteristics | | 8.4 支持资源 | 26 | | 5.6 Typical Characteristics | | 8.5 Trademarks | | | 6 Detailed Description | | 8.6 静电放电警告 | 26 | | 6.1 Overview | | 8.7 术语表 | | | 6.2 Functional Block Diagram | | 9 Revision History | | | 6.3 Feature Description | | 10 Mechanical, Packaging, and Orderable | | | 6.4 Device Functional Modes | | Information | 27 | | | | | | # **4 Pin Configuration and Functions** 图 4-1. DCK Package, 5-Pin SC70 (Top View) 图 4-2. P Package, 8-Pin PDIP (Top View) # 表 4-1. Pin Functions | PIN | | | | | |---------|------------|------------|--------|-----------------------| | NAME | NO | <b>)</b> . | TYPE | DESCRIPTION | | INAIVIE | DCK (SC70) | P (PDIP) | | | | IN+ | 3 | 3 | Input | Noninverting input | | IN - | 4 | 2 | Input | Inverting input | | OUT | 1 | 6 | Output | Output | | NC | _ | 1, 4, 5 | _ | Do not connect | | V+ | 5 | 8 | Power | Positive power supply | | V - | 2 | 7 | Power | Negative power supply | # 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------|----------------------------------------|-------|----------------------|------| | | Any pin relative to V | | - 0.3 | 6 | V | | | Input voltage, IN+, IN - , ( | OUT pins | V 0.3 | V <sup>+</sup> + 0.3 | V | | | Input current, V <sup>+</sup> , V <sup>-</sup> , OU | T pins | | 40 | mA | | | Differential input voltage ( | V <sub>IN+</sub> - V <sub>IN -</sub> ) | - 300 | 300 | mV | | TJ | Junction temperature <sup>(2)</sup> | | - 40 | 150 | °C | | | Mounting temperature | Infrared or convection (30s) | | 260 | °C | | | | Wave soldering lead temperature (4s) | | 260 | °C | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | | | | |--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|--|--|--| | DCK (S | DCK (SC70) PACKAGE | | | | | | | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM) per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | | | | | | | Machine model | ±200 | | | | | | P (PDIP | PACKAGE | • | | | | | | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM) per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V | | | | | | | Machine model | ±200 | | | | | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. ## 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM | MAX | UNIT | |----------------|---------------------------------------|------|-----|-----|------| | Vs | Supply voltage, $V_S = (V+) - (V - )$ | 1.6 | | 5.5 | V | | T <sub>A</sub> | Temperature <sup>(2)</sup> | - 40 | | 125 | °C | <sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not tested. For tested specifications and test conditions, see Electrical Characteristics. Product Folder Links: LPV521 <sup>(2)</sup> The maximum power dissipation is a function of TJ(MAX), θ JA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) - TA) / θ JA. All numbers apply for packages soldered directly onto a printed circuit board (PCB). <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The maximum power dissipation is a function of TJ(MAX), θ JA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) - TA) / θ JA. All numbers apply for packages soldered directly onto a PCB. #### **5.4 Thermal Information** | | | LPV | LPV521 | | | | |------------------------|-------------------------------------------------------|------------|----------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | DCK (SC70) | P (PDIP) | UNIT | | | | | | 5 PINS | 8 PINS | | | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance <sup>(2)</sup> | 456 | 102.3 | °C/W | | | | R <sub>θ JC(top)</sub> | Junction-to-case(top) thermal resistance | 53.9 | 81.2 | °C/W | | | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 48.9 | 64.9 | °C/W | | | | ψJT | Junction-to-top characterization parameter | 6.6 | 47.6 | °C/W | | | | ψ ЈВ | Junction-to-board characterization parameter | 48.3 | 64.1 | °C/W | | | | R <sub>θ JC(bot)</sub> | Junction-to-case(bottom) thermal resistance | N/A | N/A | °C/W | | | - (1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - The maximum power dissipation is a function of TJ(MAX), 9 JA. The maximum allowable power dissipation at any ambient temperature is PD = (TJ(MAX) - TA) / θ JA. All numbers apply for packages soldered directly onto a PCB. #### 5.5 Electrical Characteristics at $T_A$ = 25°C, $V^+$ = 1.8V, 3.3V, and 5V, $V^-$ = 0V, $V_{CM}$ = $V_O$ = $V_S$ / 2, and $R_L$ > 1 M $\Omega$ (unless otherwise noted)(1) | | PARAMETER | TES | T CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------------|-------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------|------|---------------------| | OFFSET | VOLTAGE | | | • | | | | | | | V <sub>CM</sub> = V - + 0.3V | | - 1 | 0.1 | 1 | | | V | Input offset voltage | V <sub>CM</sub> = V + 0.3V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | - 1.23 | | 1.23 | mV | | V <sub>OS</sub> | input offset voltage | \\\ -\\\\ | | - 1 | 0.1 | 1 | mv | | | | $V_{CM} = V^{+} - 0.3V$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | - 1.23 | | 1.23 | | | | | | | | ±0.4 | | | | TCV <sub>OS</sub> | Input offset voltage drift <sup>(2)</sup> | $T_{\Delta} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | V+ = 1.8V, 3.3V | - 3 | | 3 | μV/°C | | | | 1 <sub>A</sub> = -40°C to +125°C | V+ = 5V | - 3.5 | | 3.5 | | | PSRR | Power-supply rejection ratio | 1.6V ≤ V <sup>+</sup> ≤ 5.5V, | | 85 | 109 | | | | PORK | | ratio | V <sub>CM</sub> = 0.3V | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 76 | | | | INPUT E | BIAS CURRENT | | | | | | | | | Input bias current | V <sup>+</sup> = 1.8V, 3.3V | | - 1 | 0.01 | 1 | pА | | I <sub>BIAS</sub> | | V* = 5V | | - 1 | 0.04 | 1 | | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | - 50 | | +50 | | | | | V* = 1.8V<br>V* = 3.3V<br>V* = 5V | | | 10 | | | | Ios | Input offset current | | | | 20 | | fA | | | | | | 60 | | | | | NOISE | | | | · | | | | | | Input-referred voltage | V+ = 1.8V | | | 24 | | μV <sub>PP</sub> | | | noise | V <sup>+</sup> = 3.3V, 5V | | 22 | | | μνрр | | | | | V <sup>+</sup> = 1.8V | | 265 | | | | e <sub>n</sub> | Input-referred voltage noise density | f = 100Hz | V <sup>+</sup> = 3.3V | | 259 | | nV/ √ <del>Hz</del> | | | , | | V <sup>+</sup> = 5V | | 255 | | | | i <sub>n</sub> | Input-referred current noise | f = 100Hz | | | 100 | | $fA/\sqrt{Hz}$ | Product Folder Links: LPV521 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated # 5.5 Electrical Characteristics (续) at $T_A$ = 25°C, $V^+$ = 1.8V, 3.3V, and 5V, $V^-$ = 0V, $V_{CM}$ = $V_O$ = $V_S$ / 2, and $R_L$ > 1 M $\Omega$ (unless otherwise noted)(1) | 92 | | |-------------------------|---------------------------------------------------------------------------------------------| | | | | 97 | | | 97 | | | | | | | - | | 102 | _ | | | _ | | 101 | _ | | | | | 106 | - | | | - dB | | 108 | - | | | - | | 120 | - | | | - | | 121 | - | | | | | 115 | | | | | | (V <sup>+</sup> ) + 0.1 | V | | (V*) | V | | | | | 125 | dB | | | | | 120 | | | | | | 132 | | | | | | | | | 6.1 | | | 6.2 | - kHz | | 2.9 | | | 2.9 | | | 2.7 | | | | | | 2.3 | - V/ms | | 2.5 | 1 | | 2.4 | 1 | | | + | | | | | 72 | | | 72<br>73 | - deg | | | - deg<br>- dB | | | 101 106 108 120 121 115 (V*) + 0.1 (V*) 125 120 132 6.1 6.2 2.9 2.9 2.7 2.3 | Product Folder Links: LPV521 # 5.5 Electrical Characteristics (续) at $T_A$ = 25°C, $V^+$ = 1.8V, 3.3V, and 5V, $V^-$ = 0V, $V_{CM}$ = $V_O$ = $V_S$ / 2, and $R_L$ > 1 M $\Omega$ (unless otherwise noted)(1) | PARAMETER TEST CONDITIONS | | CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|-------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|----------|------| | OUTPUT | | | , | | | <u> </u> | | | | | | V+ = 1.8V | | 2 | 50 | | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | Swing from positive rail, | V+ = 3.3V | | 3 | 50 | | | | | $R_L = 100k\Omega$ to V <sup>+</sup> /2,<br>V <sub>IN</sub> (diff) = 100mV | V+ = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | | V+ = 5V | | 3 | 50 | | | , | Output voltage | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 50 | mV | | / <sub>o</sub> C | Output voltage | | V+ = 1.8V | | 2 | 50 | IIIV | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | Swing from negative rail, $R_L = 100 k\Omega$ to V+/2, $V_{IN}(diff) = -100 mV$ | V+ = 3.3V | | 2 | 50 | | | | | | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | | V+ = 5V | | 3 | 50 | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 50 | | | | | Sourcing, $V_O$ to $V^-$ , $V_{IN}(diff) = 100mV$ | V <sup>+</sup> = 1.8V | 1 | 3 | | - | | | | | V+ = 1.8V, T <sub>A</sub> = -40°C to +125°C | 0.5 | | | | | | | | V+ = 3.3V | 5 | 11 | | | | | | | V+ = 3.3V, T <sub>A</sub> = -40°C to +125°C | 4 | | | | | | | | V+ = 5V | 15 | 23 | | | | | D t | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 8 | | | A | | o C | Output current <sup>(3)</sup> | | V+ = 1.8V | 1 | 3 | | mA | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | 0.5 | | | | | | | Sinking, V <sub>O</sub> to V <sup>+</sup> , | V+ = 3.3V | 5 | 12 | | 1 | | | | $V_{IN}(diff) = -100mV$ | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | 4 | | | | | | | | V+ = 5V | 15 | 22 | | | | | | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | 8 | | | | # 5.5 Electrical Characteristics (续) at $T_A$ = 25°C, $V^+$ = 1.8V, 3.3V, and 5V, $V^-$ = 0V, $V_{CM}$ = $V_O$ = $V_S$ / 2, and $R_L$ > 1 M $\Omega$ (unless otherwise noted)(1) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------|----------------------|----------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------| | POWER | SUPPLY | | | | | | | | | | | V <sup>+</sup> = 1.8V | | 345 | 400 | nA | | | | | V <sup>+</sup> = 1.8V, T <sub>A</sub> = -40°C to +125°C | | | 580 | nA | | | | $V_{CM} = V^- + 0.3 V$ | V+ = 3.3V | | 346 | 400 | nA | | | | V <sub>CM</sub> = V + 0.5 V | V <sup>+</sup> = 3.3V, T <sub>A</sub> = -40°C to +125°C | | | 600 | nA | | | | | V+ = 5V | | 351 | 400 | nA | | | Supply current | | V <sup>+</sup> = 5V, T <sub>A</sub> = -40°C to +125°C | | | 620 | nA | | S | | V <sub>CM</sub> = V <sup>+</sup> - 0.3 V | V+ = 1.8V | | 472 | 600 | nA | | | | | $V^{+} = 1.8V$ , $T_{A} = -40^{\circ}$ C to +125°C | | | 850 | nA | | | | | V+ = 3.3V | | 471 | 600 | nA | | | | | $V^{+} = 3.3V$ , $T_{A} = -40^{\circ}C$ to $+125^{\circ}C$ | | | 860 | nA | | | | | V <sup>+</sup> = 5V | | 475 | 600 | nA | | | | | $V^+ = 5V$ , $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | | | 870 | nA | | NOISE II | MMUNITY | | | | | 1 | | | | | | f = 400MHz | | 121 | | dB | | EMIRR | EMI rejection ratio, | $V^{+} = 5V,$ | f = 900MHz | | 121 | | | | IVIIIKK | IN+ and IN - (4) | $V_{RF\_PEAK} = 100 \text{mV}_P (-20 \text{dB}_P)$ | f = 1800MHz | | 124 | | | | | | | f = 2400MHz | | 142 | | | <sup>(1)</sup> Electrical Characteristics values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No min and max specifications of parametric performance are indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. Absolute Maximum Ratings indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically. <sup>(2)</sup> The offset voltage average drift is determined by dividing the change in V<sub>OS</sub> at the temperature extremes by the total temperature change. <sup>(3)</sup> The short circuit test is a momentary open-loop test. <sup>(4)</sup> The EMI rejection ratio is defined as EMIRR = 20log ( $V_{RF\_PEAK}/\Delta V_{OS}$ ). # **5.6 Typical Characteristics** at T<sub>J</sub> = 25°C (unless otherwise specified) 13 English Data Sheet: SNOSB14 at T<sub>J</sub> = 25°C (unless otherwise specified) 17 English Data Sheet: SNOSB14 # 6 Detailed Description #### 6.1 Overview The LPV521 is fabricated with Texas Instruments' state-of-the-art VIP50 process. This proprietary process dramatically improves the performance of Texas Instruments' low-power and low-voltage operational amplifiers. The following sections showcase the advantages of the VIP50 process and highlight circuits that enable ultra-low power consumption. #### 6.2 Functional Block Diagram 图 6-1. Block Diagram # **6.3 Feature Description** The amplifier differential inputs consist of a noninverting input (+IN) and an inverting input (-IN). The amplifier amplifies only the difference in voltage between the two inputs, which is called the differential input voltage. The output voltage of the op-amp $V_{OUT}$ is given by 方程式 1: $$V_{OUT} = A_{OL} (IN^+ - IN^-)$$ (1) where $A_{OL}$ is the open-loop gain of the amplifier, typically around 132dB (4,000,000 ×, or 0.25 $\mu$ V/V). #### 6.4 Device Functional Modes #### 6.4.1 Input Stage The LPV521 has a rail-to-rail input that provides more flexibility for the system designer. Rail-to-rail input is achieved by using in parallel, one PMOS differential pair and one NMOS differential pair. When the common mode input voltage ( $V_{CM}$ ) is near $V^+$ , the NMOS pair is on and the PMOS pair is off. When $V_{CM}$ is near $V^-$ , the NMOS pair is off and the PMOS pair is on. When $V_{CM}$ is between $V^+$ and $V^-$ , internal logic decides how much current each differential pair get. This special logic maintains stable and low-distortion amplifier operation within the entire common-mode voltage range. Both input stages have an offset voltage ( $V_{OS}$ ) characteristic; therefore, the offset voltage of the LPV521 becomes a function of $V_{CM}$ . $V_{OS}$ has a crossover point at 1.0V less than V<sup>+</sup>. See the *Input Offset Voltage vs Input Common Mode* curves in the *Typical Characteristics*. Take care in situations where the input signal amplitude is comparable to the $V_{OS}$ value or the design requires high accuracy. In these situations, the input signal must avoid the crossover point. In addition, parameters such as PSRR and CMRR that involve the input offset voltage are also affected by changes in $V_{CM}$ across the differential-pair transition region. #### 6.4.2 Output Stage The LPV521 output voltage swings 3mV from rails at a 3.3V supply, which provides the maximum possible dynamic range at the output. This feature is particularly important when operating on low supply voltages. The LPV521 maximum output voltage swing defines the maximum swing possible under a particular output load. The LPV521 output swings 50mV from the rail at a 5V supply with an output load of $100k\Omega$ . # 7 Applications and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 7.1 Application Information The LPV521 is specified for operation from 1.6V to 5.5V (±0.8V to ±2.25V). Many of the specifications apply from – 40°C to +125°C. The LMV521 features rail-to-rail input and rail-to-rail output swings while consuming only nanowatts of power. Parameters that exhibit significant variance with regard to operating voltage or temperature are presented in † 5.6. #### 7.1.1 Driving Capacitive Load The LPV521 is internally compensated for stable unity gain operation, with a 6.2kHz, typical gain bandwidth. However, the unity gain follower is the most sensitive configuration to capacitive load. The combination of a capacitive load placed at the output of an amplifier along with the amplifier output impedance creates a phase lag, which reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response is underdamped, and causes peaking in the transfer. When there is too much peaking, the op amp can start oscillating. 图 7-1. Resistive Isolation of Capacitive Load To drive heavy capacitive loads, use an isolation resistor, $R_{ISO}$ , as in $\[mathbb{R}\]$ 7-1. By using this isolation resistor, the capacitive load is isolated from the amplifier output. The larger the value of $R_{ISO}$ , the more stable the amplifier. If the value of $R_{ISO}$ is sufficiently large, the feedback loop is stable, independent of the value of $C_L$ . However, larger values of $R_{ISO}$ result in reduced output swing and reduced output current drive. $\overline{\mathcal{R}}$ 7-1 shows the recommended minimum R<sub>ISO</sub> values for a 5V supply. $\overline{\mathbb{R}}$ 7-2 shows the typical response obtained with the C<sub>L</sub> = 50pF and R<sub>ISO</sub> = 154kΩ. The other values of R<sub>ISO</sub> in Table 7-1 are chosen to achieve similar dampening at the respective capacitive loads. Notice that for the LPV521 with larger a C<sub>L</sub>, a smaller R<sub>ISO</sub> can be used for stability. However, for a given C<sub>L</sub>, a larger R<sub>ISO</sub> provides a more damped response. For capacitive loads of 20pF and less, no isolation resistor is needed. 表 7-1. Recommended Minimum R<sub>ISO</sub> Values for a 5V Supply | CL | R <sub>ISO</sub> | |-------------|------------------| | 0pF to 20pF | Not needed | | 50pF | 154kΩ | | 100pF | 118kΩ | | 500pF | 52.3kΩ | | 1nF | 33.2kΩ | | 5nF | 17.4kΩ | | 10nF | 13.3kΩ | Product Folder Links: LPV521 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 19 图 7-2. Step Response #### 7.1.2 EMI Suppression The near-ubiquity of cellular, Bluetooth®, and Wi-Fi® signals and the rapid rise of sensing systems incorporating wireless radios make electromagnetic interference (EMI) an evermore important design consideration for precision signal paths. Though RF signals lie outside the op-amp band, RF carrier switching can modulate the dc offset of the op amp. Also some common RF modulation schemes can induce down-converted components. The added dc offset and the induced signals are amplified with the signal of interest and thus corrupt the measurement. The LPV521 uses on-chip filters to reject these unwanted RF signals at the inputs and power supply pins, thereby preserving the integrity of the precision signal path. Twisted pair cabling and the active front-end common-mode rejection provide immunity against low-frequency noise (for example, 60Hz or 50Hz mains) but are ineffective against RF interference. Even a few centimeters of printed circuit board (PCB) trace and wiring for sensors located close to the amplifier can pick up significant 1GHz RF. The integrated EMI filters of the LPV521 reduce or eliminate external shielding and filtering requirements, thus increasing system robustness. A larger EMIRR means more rejection of the RF interference. For more information on EMIRR, see the *AN-1698 A Specification for EMI Hardened Operational Amplifiers* application report. # 7.2 Typical Applications #### 7.2.1 60Hz Twin T-Notch Filter 图 7-3. 60Hz Notch Filter #### 7.2.1.1 Design Requirements Small signals from transducers in remote and distributed sensing applications commonly suffer strong 60Hz interference from ac power lines. The circuit of $\boxed{8}$ 7-3 notches out the 60Hz and provides a gain $A_V = 2$ for the sensor signal represented by a 1kHz sine wave. Similar stages can be cascaded to remove 2nd and 3rd harmonics of 60Hz. Thanks to the nA power consumption of the LPV521, even five such circuits can run for 9.5 years from a small CR2032 lithium cell. These batteries have a nominal voltage of 3V and an end of life voltage of 2V. With an operating voltage from 1.6V to 5.5V, the LPV521 can function over this voltage range. #### 7.2.1.2 Detailed Design Procedure The notch frequency is set by $F_0$ = 1 / 2 $\pi$ RC. To achieve a 60Hz notch, use R = 10M $\Omega$ and C = 270pF. If eliminating 50Hz noise, which is common in European systems, use R = 11.8M $\Omega$ and C = 270pF. The twin T notch filter works by having two separate paths from $V_{IN}$ to the amplifier input. A low-frequency path through resistors R-R and another separate high-frequency path through capacitors C-C. However, at frequencies around the notch frequency, the two paths have opposing phase angles and the two signals tend to cancel at the amplifier input. To ensure that the target center frequency is achieved, and to maximize the notch depth (Q factor), balance the filter as much as possible. To obtain circuit balance, while overcoming limitations of available standard resistor and capacitor values, use passives in parallel to achieve the 2C and R/2 circuit requirements for the filter components that connect to ground. To ensure that passive component values stay as expected, clean the board with alcohol, rinse with deionized water, and air dry. Ensure that the board remains in a relatively low humidity environment to minimize moisture that can increase the conductivity of board components. Also large resistors come with considerable parasitic stray capacitance; the effects can be reduced by cutting out the ground plane below components of concern. Use Large resistors in the feedback network to minimize battery drain. When designing with large resistors, consider the resistor thermal noise, op-amp current noise, as well as op-amp voltage noise in the noise analysis of the circuit. The noise analysis for the circuit in $\[mathbb{R}\]$ 7-3 can be done over a bandwidth of 5kHz, which takes the conservative approach of overestimating the bandwidth (LPV521 typical GBW/A<sub>V</sub> is less). The total noise at the output is approximately $800\mu V_{PP}$ , which is excellent considering the total consumption of the circuit is only 540nA. The dominant noise terms are op-amp voltage noise ( $550\mu V_{PP}$ ), current noise through the feedback network ( $430\mu V_{PP}$ ), and current noise through the notch filter network ( $280\mu V_{PP}$ ). Thus, the total circuit noise is less than ½ LSB of a 10-bit system with a 2V reference, which is 1mV. #### 7.2.1.3 Application Curve 图 7-4. 60Hz Notch Filter Waveform #### 7.2.2 Portable Gas Detection Sensor 图 7-5. Precision Oxygen Sensor #### 7.2.2.1 Design Requirements Gas sensors are used in many different industrial and medical applications. Gas sensors generate a current that is proportional to the percentage of a particular gas sensed in an air sample. This current goes through a load resistor and the resulting voltage drop is measured. The LPV521 is an excellent choice for this application because the device draws only 345nA of current and operates on supply voltages down to 1.6V. Depending on the sensed gas and sensitivity of the sensor, the output current can be in the order of tens of microamperes to a few milliamperes. Gas sensor data sheets often specify a recommended load resistor value or suggest a range of load resistors from which to choose. Oxygen sensors are used when air quality or oxygen delivered to a patient needs to be monitored. Fresh air contains 20.9% oxygen. Air samples containing less than 18% oxygen are considered dangerous. This application detects oxygen in air. Oxygen sensors are also used in industrial applications where the environment must lack oxygen. An example is when food is vacuum packed. There are two main categories: oxygen sensors that sense oxygen when oxygen is abundantly present (for example, in air or near an oxygen tank), and oxygen sensors that detect traces of oxygen in ppm. #### 7.2.2.2 Detailed Design Procedure ા 7-5 shows a typical circuit used to amplify the output of an oxygen detector. The oxygen sensor outputs a known current through the load resistor. This value changes with the amount of oxygen present in the air sample. Oxygen sensors usually recommend a particular load resistor value or specify a range of acceptable values for the load resistor. The use of the nanopower LPV521 means minimal power usage by the op amp, and enhanced battery life. With the components shown in ₹ 7-5, the circuit consumes less than 0.5μA of current, so that even batteries used in compact portable electronics, with low mAh charge ratings, can last beyond the life of the oxygen sensor. The precision specifications of the LPV521, such as the very low offset voltage, low TCV<sub>OS</sub>, low input bias current, high CMRR, and high PSRR are other factors that make the LPV521 a great choice for this application. #### 7.2.2.3 Application Curve 图 7-6. Calculated Oxygen Sensor Circuit Output (Single 5V Supply) #### 7.2.3 High-Side Battery Current Sensing 图 7-7. High-Side Current Sensing #### 7.2.3.1 Design Requirements Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 23 #### 7.2.3.2 Detailed Design Procedure The theoretical output voltage of the circuit is $V_{OUT}$ = [ ( $R_{SENSE} \times R_3$ ) / $R_1$ ] × $I_{CHARGE}$ . In reality, however, as a result of the finite current gain of the transistor ( $\beta$ ), the current that travels through $R_3$ is not $I_{CHARGE}$ . Instead, $R_3$ is $\alpha \times I_{CHARGE}$ or $\beta$ / ( $\beta$ +1) × $I_{CHARGE}$ . A Darlington pair can be used to increase the $\beta$ and performance of the measuring circuit. Using the components shown in $\boxtimes$ 7-7 results in $V_{OUT} \approx 4000\Omega \times I_{CHARGE}$ . This result is needed to amplify a 1mA $I_{CHARGE}$ to near full-scale of an analog-to-digital converter (ADC) with $V_{REF}$ at 4.1V. A resistor, $R_2$ is used at the noninverting input of the amplifier, with the same value as $R_1$ to minimize offset voltage. Selecting values per $\boxed{8}$ 7-7 limits the current traveling through the R<sub>1</sub> - Q1 - R<sub>3</sub> leg of the circuit to under 1µA, which is on the same order as the LPV521 supply current. Increasing resistors R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub> decreases the measuring circuit supply current and extends battery life. Decreasing $R_{SENSE}$ minimizes error due to resistor tolerance; however, this decrease also decreases $V_{SENSE} = I_{CHARGE} \times R_{SENSE}$ , and in turn, the amplifier offset voltage has a more significant contribution to the total error of the circuit. With the components shown in $\boxed{8}$ 7-7, the measurement circuit supply current can be kept below 1.5µA and measure 100µA to 1mA. #### 7.2.3.3 Application Curve 图 7-8. Calculated High-Side Current Sense Circuit Output #### 7.3 Power Supply Recommendations The LPV521 is specified for operation from 1.6V to 5.5V ( $\pm 0.8$ V to $\pm 2.75$ V) over a -40°C to $\pm 125$ °C temperature range. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the #5.6. 小心 Supply voltages greater than 6 V can permanently damage the device. Low bandwidth nanopower devices do not have good high frequency (> 1kHz) ac PSRR rejection against high-frequency switching supplies and other kHz and greater noise sources; therefore, extra supply filtering is recommended if kHz-range noise is expected on the power-supply lines. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SNOSB14 #### 7.4 Layout #### 7.4.1 Layout Guidelines For best operational performance of the device, use good printed circuit board (PCB) layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the op amp. Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1 µ F ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single-supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Physically separate digital and analog grounds paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If not possible, cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. #7.4.2 shows how keeping RF and RG close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. #### 7.4.2 Layout Example 图 7-9. Noninverting Layout Example Product Folder Links: LPV521 # 8 Device and Documentation Support # 8.1 Device Support #### 8.1.1 Development Support - LPV521 PSPICE Model - TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti - · Capacitive Load Drive Solution Using an Isolation Resistor reference design - DIP Adapter Evaluation Module, http://www.ti.com/tool/dip-adapter-evm - Evaluation board for 5-pin, north-facing amplifiers in the SC70 package, SNOA487. - Manual for LMH730268 Evaluation board 551012922-001 #### 8.2 Documentation Support #### 8.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Feedback Plots Define Op Amp AC Performance application bulletin - Texas Instruments, AN-1698 A Specification for EMI Hardened Operational Amplifiers application report - Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report - Texas Instruments, Handbook of Operational Amplifier Applications application report ## 8.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 8.4 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 8.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. PowerWise® is a registered trademark of Texas Instruments. Bluetooth® is a registered trademark of Bluetooth SIG, Inc.. Wi-Fi® is a registered trademark of The Wi-Fi Alliance. 所有商标均为其各自所有者的财产。 #### 8.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 8.7 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 Copyright © 2024 Texas Instruments Incorporated # **9 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision D (December 2014) to Revision E (July 2024) | Page | |-----------------------------------------------------------------------------------------------------------|------------------------| | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • 向文档中添加了 P ( PDIP , 8 ) 封装和相关内容 | 1 | | • 更新了 <i>应用</i> | 1 | | • 更新了封装信息 表 | 1 | | Added missing thermal information for DCK (SC70) package | 4 | | Moved all Electrical Characteristics tables into one table | 4 | | Updated Electrical Characteristics note 1 | 4 | | Added missing CMRR test condition for V+ = 5V | 4 | | Updated common mode voltage range to fix the incorrect conditions | 4 | | • Updated Figure 5-4 and Figure 5-6, TcvOS Distribution, to fix test condition typos | 8 | | • Changed A <sub>OL</sub> typical value from "100 dB (100,000 ×, or 10 $\mu$ V/V)" to "132dB (4000,000 ×, | or 0.25 $\mu$ V/V)" in | | Feature Description | 18<br>———— | | Changes from Revision C (February 2013) to Revision D (December 2014) | Page | | • 添加了 <i>引脚配置和功能</i> 部分、ESD 等级表、特性说明部分、器件功能模式、应用和实施部 | "<br>予分、 <i>电源相关建</i> | | 议 部分、 <i>布局</i> 部分、 <i>器件和文档支持</i> 部分以及 <i>机械、封装和可订购信息</i> 部分 | 1 | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | LPV521MG/NOPB | Active | Production | SC70 (DCK) 5 | 1000 SMALL T&R | Yes | Call TI Sn | Level-1-260C-UNLIM | -40 to 125 | AHA | | LPV521MG/NOPB.A | Active | Production | SC70 (DCK) 5 | 1000 SMALL T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | AHA | | LPV521MGE/NOPB | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | Call TI Sn | Level-1-260C-UNLIM | -40 to 125 | AHA | | LPV521MGE/NOPB.A | Active | Production | SC70 (DCK) 5 | 250 SMALL T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | AHA | | LPV521MGX/NOPB | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | Call TI Sn | Level-1-260C-UNLIM | -40 to 125 | AHA | | LPV521MGX/NOPB.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | AHA | | LPV521P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 125 | LPV521 | | LPV521P.A | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 125 | LPV521 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LPV521MG/NOPB | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV521MGE/NOPB | SC70 | DCK | 5 | 250 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LPV521MGX/NOPB | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 23-May-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LPV521MG/NOPB | SC70 | DCK | 5 | 1000 | 208.0 | 191.0 | 35.0 | | LPV521MGE/NOPB | SC70 | DCK | 5 | 250 | 208.0 | 191.0 | 35.0 | | LPV521MGX/NOPB | SC70 | DCK | 5 | 3000 | 208.0 | 191.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-May-2025 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------|--------------|--------------|------|-----|--------|--------|--------|--------| | LPV521P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | LPV521P.A | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side SMALL OUTLINE TRANSISTOR NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司