









LMR33620

ZHCSHQ4E - FEBRUARY 2018 - REVISED NOVEMBER 2020

# LMR33620 SIMPLE SWITCHER® 3.8V 至 36V、2A 同步降压转换器

# 1 特性

提供功能安全

Texas

Instruments

- 可帮助进行功能安全系统设计的文档
- 专用于条件严苛的工业应用
  - 输入电压范围: 3.8V 至 36V - 输出电压范围: 1V 至 24V
  - 输出电流:2A
  - 峰值电流模式控制
  - 最短导通时间很短,只有68ns
  - 频率:400kHz、1.4MHz、2.1MHz
  - 结温范围为 40°C 至 +125°C
  - 低 EMI 和低开关噪声
  - 集成补偿网络
- 低 EMI 和开关噪声
  - HotRod<sup>™</sup> 封装
  - 并行输入电流路径
- 可在所有负载下进行高效电源转换
  - 峰值效率 > 95%
  - 低至 25µA 的工作静态电流
- 灵活的系统接口
  - 电源正常状态标志和精密使能端
- 使用 TPSM53602 模块缩短产品上市时间
- 使用 LMR33620 并借助 WEBENCH® Power Designer 创建定制设计方案

### 2 应用

- 电机驱动系统:无人机、交流逆变器、 变频驱动器、伺服系统
- 工厂和楼宇自动化系统:

PLC CPU、HVAC 控制、电梯控制

通用宽输入电压电源



简化版原理图

# 3 说明

LMR33620 SIMPLE SWITCHER® 稳压器是一款简单 易用的同步降压直流/直流转换器,可提供出色的效 率,适用于条件严苛的工业应用。LMR33620 能够使 用高达 36V 的输入电压驱动高达 2A 的负载电流,还 以超小的解决方案尺寸提供出色的轻负载效率和输出精 度。电源正常状态标志和精密使能端等特性有助于实现 灵活而又易用的解决方案,适用于广泛的应用。 LMR33620 在轻负载条件下自动折返频率以提高效 率。此器件通过集成技术省去了大部分外部元件,并提 供专为实现简单 PCB 布局而设计的引脚排列方式。保 护特性包括热关断、输入欠压锁定、逐周期电流限制和 断续短路保护。LMR33620 采用 8 引脚 HSOIC 封装和 具有可湿性侧面的 12 引脚 3mm × 2mm 新一代 VQFN 封装。该器件还具有符合 AEC-Q100 标准的版本。

#### 器件信息

| 器件型号     | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |  |  |
|----------|-------------------|-----------------|--|--|
| LMR33620 | HSOIC (8)         | 5.00mm × 4.00mm |  |  |
| LMR33620 | VQFN (12)         | 3.00mm × 2.00mm |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附



效率与输出电流间的关系 Vout = 5V, 400kHz, VQFN



# **Table of Contents**

| 1 特性                                 | 1 | 8.3 Feature Description             | 11              |
|--------------------------------------|---|-------------------------------------|-----------------|
|                                      |   | 8.4 Device Functional Modes         |                 |
| - <del></del>                        |   | 9 Application and Implementation    | 18              |
| 4 Revision History                   |   | 9.1 Application Information         | 18              |
| 5 Device Comparison Table            |   | 9.2 Typical Application             |                 |
| 6 Pin Configuration and Functions    |   | 9.3 What to Do and What Not to Do   | 29              |
| 7 Specifications                     |   | 10 Layout                           | 31              |
| 7.1 Absolute Maximum Ratings         |   | 10.1 Layout Guidelines              | 31              |
| 7.2 ESD Ratings                      |   | 10.2 Layout Example                 | <mark>33</mark> |
| 7.3 Recommended Operating Conditions |   | 11 Device and Documentation Support | 35              |
| 7.4 Thermal Information              |   | 11.1 Device Support                 | 35              |
| 7.5 Electrical Characteristics       |   | 11.2 Documentation Support          | <mark>35</mark> |
| 7.6 Timing Characteristics           |   | 11.3 接收文档更新通知                       | 35              |
| 7.7 System Characteristics           |   | 11.4 支持资源                           | 35              |
| 7.8 Typical Characteristics          |   | 11.5 Trademarks                     |                 |
| 8 Detailed Description               |   | 11.6 静电放电警告                         | 36              |
| 8.1 Overview                         |   | 11.7 术语表                            |                 |
| 8.2 Functional Block Diagram         |   | / I H.: N.                          |                 |
| 3                                    |   |                                     |                 |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| nanges from Revision D (May 2020) to Revision E (November 2020)   | Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 向 <i>特性</i> 添加了功能安全项目                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Added VQFN package drawing                                        | 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| nanges from Revision C (March 2019) to Revision D (May 2020)      | Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 添加了指向 TPSM53602 产品页面的链接                                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Changed heading to device option                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| nanges from Revision B (June 2018) to Revision C (March 2019)     | Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Changed heading to device option                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Changed zero cross current to reflect ATE data                    | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Changed to new current limit equation                             | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Added new de-rate curve                                           | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| nanges from Revision A (April 2018) to Revision B (June 2018)     | Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Changed block diagram to fix drawing error                        | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| nanges from Revision * (February 2018) to Revision A (April 2018) | Page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 在整个数据表中添加了 WSON 信息                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                   | 添加了指向 TPSM53602 产品页面的链接 Changed heading to device option  anges from Revision B (June 2018) to Revision C (March 2019) Changed heading to device option Changed Minimum peak current to reflect ATE data Changed zero cross current to reflect ATE data Changed to new current limit equation Added new de-rate curve  anges from Revision A (April 2018) to Revision B (June 2018) Changed block diagram to fix drawing error Added graphs for Typical Switching Frequency in Dropout Mode  anges from Revision * (February 2018) to Revision A (April 2018) |



# **5 Device Comparison Table**

| DEVICE OPTION | PACKAGE                              | FREQUENCY | RATED CURRENT | OUTPUT VOLTAGE |
|---------------|--------------------------------------|-----------|---------------|----------------|
| LMR33620ADDA  | DDA (8-pin HSOIC)<br>5 × 4 mm        | 400 kHz   | 2 A           |                |
| LMR33620BDDA  |                                      | 1400 kHz  | 2 A           | Adjustable     |
| LMR33620CDDA  |                                      | 2100 kHz  | 2 A           |                |
| LMR33620ARNX  | 510///6 / 1/0510                     | 400 kHz   | 2 A           |                |
| LMR33620BRNX  | RNX (12-pin VQFN)<br>3 × 2 × 0.85 mm | 1400 kHz  | 2 A           | Adjustable     |
| LMR33620CRNX  |                                      | 2100 kHz  | 2 A           |                |



# **6 Pin Configuration and Functions**



图 6-1. DDA Package 8-Pin HSOIC With PowerPAD <sup>™</sup> Top View



图 6-2. RNX Package 12-Pin VQFN Top View

表 6-1. Pin Functions

|                | PIN          |          | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------------|--------------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| HSOIC          | VQFN         | NAME     | ITPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 1              | 1,11         | PGND     | G    | Power ground terminal. Connect to system ground and AGND. Connect to bypass capacitor with short wide traces.                                                                                                                                                                                                                                                                                                                                       |  |
| 2              | 2,10         | VIN      | Р    | Input supply to regulator. Connect a high-quality bypass capacitor or capacitors directly to this pin and PGND.                                                                                                                                                                                                                                                                                                                                     |  |
| 3              | 9            | EN       | А    | Enable input to regulator. High = ON, low = OFF. Can be connected directly to VIN; Do not float.                                                                                                                                                                                                                                                                                                                                                    |  |
| 4              | 8            | PG       | А    | Open drain power-good flag output. Connect to suitable voltage supply through a current limiting resistor. High = power OK, low = power bad. Flag pulls low when EN = Low. Can be left open when not used.                                                                                                                                                                                                                                          |  |
| 5              | 7            | FB       | А    | Feedback input to regulator. Connect to tap point of feedback voltage divider. Do not float. Do not ground.                                                                                                                                                                                                                                                                                                                                         |  |
| 6              | 5            | VCC      | Р    | Internal 5-V LDO output. Used as supply to internal control circuits. Do not connect to external loads. Can be used as logic supply for power-good flag. Connect a high-quality 1-µF capacitor from this pin to GND.                                                                                                                                                                                                                                |  |
| 7              | 4            | воот     | Р    | Boot-strap supply voltage for internal high-side driver. Connect a high-quality 100-nF capacitor from this pin to the SW pin. On the VQFN package connect the SW pin to NC on the PCB. This simplifies the connection from the C <sub>BOOT</sub> capacitor to the SW pin.                                                                                                                                                                           |  |
| 8              | 12           | SW       | Р    | Regulator switch node. Connect to power inductor. On the VQFN package connect the SW pin to NC on the PCB. This simplifies the connection from the $C_{BOOT}$ capacitor to the SW pin.                                                                                                                                                                                                                                                              |  |
| THERMAL<br>PAD | 6            | AGND     | G    | Analog ground for regulator and system. Ground reference for internal references and logic. All electrical parameters are measured with respect to this pin. Connect to system ground on PCB. For the HSOIC package, the pad on the bottom of the device serves as both the AGND connection and a thermal connection to the heat sink ground plane. This pad must be soldered to a ground plane to achieve good electrical and thermal performance. |  |
| _              | 3            | NC       | _    | On the VQFN package the SW pin must be connected to NC on the PCB. This simplifies the connection from the $C_{BOOT}$ capacitor to the SW pin. This pin has no internal connection to the regulator.                                                                                                                                                                                                                                                |  |
| A = Analog, P  | = Power, G = | = Ground |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

Submit Document Feedback

# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range<sup>(1)</sup>

|                  | PARAMETER                              | MIN   | MAX                   | UNIT |
|------------------|----------------------------------------|-------|-----------------------|------|
|                  | VIN to PGND                            | - 0.3 | 38                    |      |
|                  | EN to AGND <sup>(2)</sup>              | - 0.3 | V <sub>IN</sub> + 0.3 |      |
|                  | FB to AGND                             | - 0.3 | 5.5                   | V    |
|                  | PG to AGND <sup>(2)</sup>              | 0     | 22                    |      |
| Voltages         | AGND to PGND                           | - 0.3 | 0.3                   |      |
|                  | SW to PGND                             | - 0.3 | V <sub>IN</sub> + 0.3 |      |
|                  | SW to PGND less than 100-ns transients | - 3.5 | 38                    | V    |
|                  | BOOT to SW                             | - 0.3 | 5.5                   | V    |
|                  | VCC to AGND <sup>(4)</sup>             | - 0.3 | 5.5                   |      |
| TJ               | Junction temperature <sup>(3)</sup>    | - 40  | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                    | - 55  | 150                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V
- (3) Operating at junction temperatures greater than 125°C, although possible, degrades the lifetime of the device.
- (4) Under some operating conditions the VCC LDO voltage may increase beyond 5.5V.

### 7.2 ESD Ratings

|                    |                          |                                | VALUE | UNIT     |
|--------------------|--------------------------|--------------------------------|-------|----------|
| V                  | Electrostatic discharge  | Human-body model (HBM) (1)     | ±2500 | .,       |
| V <sub>(ESD)</sub> | Liectiostatic distriarge | Charged-device model (CDM) (2) | ±750  | <b>v</b> |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

Over the recommended operating temperature range of -40 °C to 125 °C (unless otherwise noted) (1)

|                           | , , , ,              |     |                 |      |
|---------------------------|----------------------|-----|-----------------|------|
|                           |                      | MIN | MAX             | UNIT |
|                           | VIN to PGND          | 3.8 | 36              |      |
| Input voltage             | EN <sup>(2)</sup>    | 0   | V <sub>IN</sub> | V    |
|                           | PG <sup>(2)</sup>    | 0   | 18              |      |
| Adjustable output voltage | V <sub>OUT</sub> (3) | 1   | 24              | V    |
| Output current            | Гоит                 | 0   | 2               | Α    |

- (1) Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see #7.5.
- (2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V.
- (3) The maximum output voltage can be extended to 95% of V<sub>IN</sub>; contact TI for details. Under no conditions should the output voltage be allowed to fall below zero volts.

#### 7.4 Thermal Information

The value of R  $_{\theta}$  JA given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For design information see *Maximum Ambient Temperature* section.

|                        |                                              | LMR                 | 336x0               |      |
|------------------------|----------------------------------------------|---------------------|---------------------|------|
|                        | THERMAL METRIC <sup>(1)</sup> (2)            | DDA (HSOIC)         | RNX (VQFN)          | UNIT |
|                        |                                              | 8 PINS              | 12 PINS             |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 42.9 <sup>(2)</sup> | 72.5 <sup>(2)</sup> | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 54                  | 35.9                | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 13.6                | 23.3                | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 4.3                 | 0.8                 | °C/W |
| <sup>ψ</sup> ЈВ        | Junction-to-board characterization parameter | 13.8                | 23.5                | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.3                 | N/A                 | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) The value of R  $_{\theta}$  JA given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For design information see *Maximum Ambient Temperature* section.

#### 7.5 Electrical Characteristics

Limits apply over the operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 12 V,  $V_{EN}$  = 4 V.

| IIV ,                  | PARAMETER                                                              | TEST CONDITIONS                                                     | MIN   | TYP   | MAX   | UNIT |
|------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY VOLTA           | AGE                                                                    |                                                                     | •     |       |       |      |
| V <sub>IN</sub>        | Minimum operating input voltage                                        |                                                                     |       |       | 3.8   | V    |
| IQ                     | Non-switching input current; measured at VIN pin (2)                   | V <sub>FB</sub> = 1.2 V                                             |       | 24    | 34    | μΑ   |
| I <sub>SD</sub>        | Shutdown quiescent current; measured at VIN pin                        | EN = 0                                                              |       | 5     | 10    | μΑ   |
| ENABLE                 |                                                                        |                                                                     | •     |       | '     |      |
| V <sub>EN-VCC-H</sub>  | EN input level required to turn on internal LDO                        | Rising threshold                                                    |       |       | 1     | V    |
| V <sub>EN-VCC-L</sub>  | EN input level required to turn off internal LDO                       | Falling threshold                                                   | 0.3   |       |       | V    |
| V <sub>EN-H</sub>      | EN input level required to start switching                             | Rising threshold                                                    | 1.2   | 1.231 | 1.26  | V    |
| V <sub>EN-HYS</sub>    | Hysteresis below V <sub>EN-H</sub>                                     | Hysteresis below V <sub>EN-H</sub> ; falling                        |       | 100   |       | mV   |
| I <sub>LKG-EN</sub>    | Enable input leakage current                                           | V <sub>EN</sub> = 3.3 V                                             |       | 0.2   |       | nA   |
| INTERNAL SUP           | PPLIES                                                                 |                                                                     |       |       | '     |      |
| VCC                    | Internal LDO output voltage appearing at the VCC pin                   | $6 \text{ V} \leqslant \text{V}_{\text{IN}} \leqslant 36 \text{ V}$ | 4.75  | 5     | 5.25  | V    |
| V <sub>BOOT-UVLO</sub> | Bootstrap voltage<br>undervoltage lock-out<br>threshold <sup>(3)</sup> |                                                                     |       | 2.2   |       | V    |
| VOLTAGE REFE           | ERENCE (FB PIN)                                                        |                                                                     | •     |       | '     |      |
| V <sub>FB</sub>        | Feedback voltage; ADJ option                                           |                                                                     | 0.985 | 1     | 1.015 | V    |
| I <sub>FB</sub>        | Current into FB pin; ADJ option                                        | FB = 1 V                                                            |       | 0.2   | 50    | nA   |
| CURRENT LIMI           | TS <sup>(4)</sup>                                                      |                                                                     | •     |       |       |      |
| I <sub>SC</sub>        | High-side current limit                                                | LMR33620                                                            | 2.9   | 3.5   | 4     | Α    |
| I <sub>LIMIT</sub>     | Low-side current limit                                                 | LMR33620                                                            | 1.95  | 2.45  | 2.9   | Α    |
| I <sub>PEAK-MIN</sub>  | Minimum peak inductor current                                          | LMR33620                                                            |       | 0.54  |       | Α    |

Submit Document Feedback

www.ti.com.cn

Limits apply over the operating junction temperature  $(T_J)$  range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 12 \text{ V}, V_{EN} = 4 \text{ V}.$ 

|                         | PARAMETER                                     | TEST CONDITIONS                               | MIN  | TYP    | MAX  | UNIT |
|-------------------------|-----------------------------------------------|-----------------------------------------------|------|--------|------|------|
| I <sub>zc</sub>         | Zero current detector threshold               |                                               |      | -0.106 |      | Α    |
| SOFT START              |                                               |                                               | 1    |        |      |      |
| t <sub>SS</sub>         | Internal soft-start time                      |                                               | 2.9  | 4      | 6    | ms   |
| POWER GOOD              | (PG PIN)                                      |                                               | 1    |        |      |      |
| V <sub>PG-HIGH-UP</sub> | Power-good upper threshold - rising           | % of FB voltage                               | 105% | 107%   | 110% |      |
| V <sub>PG-HIGH-DN</sub> | Power-good upper threshold - falling          | % of FB voltage                               | 103% | 105%   | 108% |      |
| V <sub>PG-LOW-UP</sub>  | Power-good lower threshold - rising           | % of FB voltage                               | 92%  | 94%    | 97%  |      |
| V <sub>PG-LOW-DN</sub>  | Power-good lower threshold - falling          | % of FB voltage                               | 90%  | 92%    | 95%  |      |
| t <sub>PG</sub>         | Power-good glitch filter delay <sup>(1)</sup> |                                               | 60   |        | 170  | μs   |
| R <sub>PG</sub>         | Power-good flag R <sub>DSON</sub>             | V <sub>IN</sub> = 12 V, V <sub>EN</sub> = 4 V |      | 76     | 150  | 0    |
| INPG                    | Fower-good flag INDSON                        | V <sub>EN</sub> = 0 V                         |      | 35     | 60   | Ω    |
| V <sub>IN-PG</sub>      | Minimum input voltage for proper PG function  | 50-μA, EN = 0 V                               |      |        | 2    | V    |
| V <sub>PG</sub>         | PG logic low output                           | 50-μA, EN = 0 V, V <sub>IN</sub> = 2V         |      |        | 0.2  | V    |
| OSCILLATOR              |                                               |                                               | •    |        |      |      |
| $f_{\sf SW}$            | Switching frequency                           | "A" Version                                   | 340  | 400    | 460  | kHz  |
| $f_{SW}$                | Switching frequency                           | "B" Version                                   | 1.2  | 1.4    | 1.6  | MHz  |
| $f_{\sf SW}$            | Switching frequency                           | "C" Version, DDA package                      | 1.8  | 2.1    | 2.4  | MHz  |
| $f_{\sf SW}$            | Switching frequency                           | "C" Version, RNX package                      | 1.8  | 2.1    | 2.3  | MHz  |
| MOSFETS                 |                                               |                                               |      |        | '    |      |
| R <sub>DS-ON-HS</sub>   | High-side MOSFET ON-<br>resistance            | RNX package                                   |      | 75     | 145  | mΩ   |
| R <sub>DS-ON-HS</sub>   | High-side MOSFET ON-<br>resistance            | DDA package                                   |      | 95     | 160  | mΩ   |
| R <sub>DS-ON-LS</sub>   | Low-side MOSFET ON-<br>resistance             | RNX package                                   |      | 50     | 95   | mΩ   |
| R <sub>DS-ON-LS</sub>   | Low-side MOSFET ON-<br>resistance             | DDA package                                   |      | 66     | 110  | mΩ   |
|                         |                                               | <u> </u>                                      |      |        |      |      |

- (1) See Power-Good Flag Output for details.
- (2) This is the current used by the device open loop. It does not represent the total input current of the system when in regulation.
- (3) When the voltage across the C<sub>BOOT</sub> capacitor falls below this voltage, the low side MOSFET is turned on to recharge C<sub>BOOT</sub>.
- (4) The current limit values in this table are tested, open loop, in production. They may differ from those found in a closed loop application.

# 7.6 Timing Characteristics

Limits apply over the operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 12 V,  $V_{EN}$  = 4 V.

| , LIV                |                         |             | MIN | NOM | MAX | UNIT |
|----------------------|-------------------------|-------------|-----|-----|-----|------|
| t <sub>ON-MIN</sub>  | Minimum switch on-time  | RNX package |     | 68  | 80  | ns   |
| t <sub>ON-MIN</sub>  | Minimum switch on-time  | DDA package |     | 75  | 108 | ns   |
| t <sub>OFF-MIN</sub> | Minimum switch off-time | RNX package |     | 52  | 70  | ns   |
| t <sub>OFF-MIN</sub> | Minimum switch off-time | DDA package |     | 50  | 85  | ns   |
| t <sub>ON-MAX</sub>  | Maximum switch on-time  |             |     | 7   | 9   | μs   |



### 7.7 System Characteristics

The following specifications apply to a typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to  $T_J$  = 25°C only. Specifications in the minimum (MIN) and maximum (MAX) columns apply to the case of typical components over the temperature range of  $T_J$  = -40°C to 125°C. These specifications are not ensured by production testing.

|                     | PARAMETER                                                             | TEST CONDITIONS                                                                                           | MIN    | TYP | MAX  | UNIT |
|---------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------|-----|------|------|
| V <sub>IN</sub>     | Operating input voltage range                                         | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0 A                                                          | 3.8    |     | 36   | V    |
| V <sub>OUT</sub>    | Output voltage regulation for V <sub>OUT</sub> = 5 V <sup>(1)</sup>   | $V_{OUT}$ = 5 V, $V_{IN}$ = 7 V to 36 V, $I_{OUT}$ = 0 A to max. load                                     | - 1.5% |     | 2.5% |      |
|                     |                                                                       | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 7 V to 36 V, I <sub>OUT</sub> = 1 A to max. load                | - 1.5% |     | 1.5% |      |
|                     | Output voltage regulation for V <sub>OUT</sub> = 3.3 V <sup>(1)</sup> | $V_{\rm OUT}$ = 3.3 V, $V_{\rm IN}$ = 3.8 V to 36 V, $I_{\rm OUT}$ = 0 A to max. load                     | - 1.5% |     | 2.5% |      |
|                     |                                                                       | $V_{OUT}$ = 3.3 V, $V_{IN}$ = 3.8 V to 36 V, $I_{OUT}$ = 1 A to max. load                                 | - 1.5% |     | 1.5% |      |
| I <sub>SUPPLY</sub> | Input supply current when in regulation                               | $V_{\text{IN}}$ = 12 V, $V_{\text{OUT}}$ = 3.3 V, $I_{\text{OUT}}$ = 0 A, $R_{\text{FBT}}$ = 1 M $\Omega$ |        | 25  |      | μΑ   |
| $V_{DROP}$          | Dropout voltage; (V <sub>IN</sub> - V <sub>OUT</sub> )                | $V_{OUT} = 5 \text{ V}, I_{OUT} = 1A$<br>Dropout at - 1% of regulation,<br>$f_{SW} = 140 \text{ kHz}$     |        | 150 |      | mV   |
| D <sub>MAX</sub>    | Maximum switch duty cycle <sup>(2)</sup>                              | V <sub>IN</sub> = V <sub>OUT</sub> = 12 V, I <sub>OUT</sub> = 1 A                                         |        | 98% |      |      |
| V <sub>HC</sub>     | FB pin voltage required to trip short-circuit hiccup mode             |                                                                                                           |        | 0.4 |      | V    |
| t <sub>HC</sub>     | Time between current-limit hiccup burst                               |                                                                                                           |        | 94  |      | ms   |
| t <sub>D</sub>      | Switch voltage dead time                                              |                                                                                                           |        | 2   |      | ns   |
| T <sub>SD</sub>     | Thermal shutdown temperature                                          | Shutdown temperature                                                                                      |        | 165 |      | °C   |
|                     | memai siiutuowii temperature                                          | Recovery temperature                                                                                      |        | 148 |      | °C   |
|                     |                                                                       |                                                                                                           |        |     |      |      |

<sup>(1)</sup> Deviation is with respect to  $V_{IN}$  =12 V,  $I_{OUT}$  = 1 A.

Submit Document Feedback

<sup>(2)</sup> In dropout the switching frequency drops to increase the effective duty cycle. The lowest frequency is clamped at approximately:  $f_{\text{MIN}} = 1 / (t_{\text{ON-MAX}} + t_{\text{OFF-MIN}})$ . D<sub>MAX</sub> =  $t_{\text{ON-MAX}} / (t_{\text{ON-MAX}} + t_{\text{OFF-MIN}})$ .

# 7.8 Typical Characteristics

Unless otherwise specified the following conditions apply:  $T_A$  = 25°C and  $V_{IN}$  = 12 V



### 8 Detailed Description

### 8.1 Overview

The LMR33620 is a synchronous peak-current-mode buck regulator designed for a wide variety of industrial applications. Advanced high speed circuitry allows the device to regulate from an input voltage of 20 V, while providing an output voltage of 3.3 V at a switching frequency of 2.1 MHz. The innovative architecture allows the device to regulate a 3.3-V output from an input of only 3.8 V. The regulator automatically switches modes between PFM and PWM depending on load. At heavy loads, the device operates in PWM at a constant switching frequency. At light loads, the mode changes to PFM with diode emulation allowing DCM. This reduces the input supply current and keeps efficiency high. The device features internal loop compensation which reduces design time and requires fewer external components than externally compensated regulators.

The LMR33620 is available in an ultra-miniature VQFN package with wettable flanks. This package features extremely small parasitic inductance and resistance, enabling very high efficiency while minimizing switch node ringing and dramatically reducing EMI. The VIN/PGND pin layout is symmetrical on either side of the VQFN package. This allows the input current magnetic fields to partially cancel, resulting in reduce EMI generation.

#### 8.2 Functional Block Diagram



Submit Document Feedback

### 8.3 Feature Description

#### 8.3.1 Power-Good Flag Output

The power-good flag function (PG output pin) of the LMR33620 can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output goes low under fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. The timing parameters of the glitch filter are found in # 7.5. Output voltage excursions lasting less than  $t_{PG}$  do not trip the power-good flag. Power-good operation can best be understood by reference to  $\boxed{8}$  8-1 and  $\boxed{8}$  8-2. Note that during initial power up, a delay of about 4 ms (typical) is inserted from the time that EN is asserted to the time that the power-good flag goes high. This delay only occurs during start-up and is not encountered during normal operation of the power-good function.

The power-good output consists of an open-drain NMOS, requiring an external pullup resistor to a suitable logic supply. It can also be pulled up to either VCC or  $V_{OUT}$ , through a 100-k  $\Omega$  resistor, as desired. If this function is not needed, the PG pin must be left floating. When EN is pulled low, the flag output is also forced low. With EN low, power good remains valid as long as the input voltage is  $\geq$  2 V (typical). Limit the current into the power-good flag pin to less than 5 mA D.C. The maximum current is internally limited to about 35 mA when the device is enabled and about 65 mA when the device is disabled. The internal current limit protects the device from any transient currents that can occur when discharging a filter capacitor connected to this output.



图 8-1. Static Power-Good Operation





图 8-2. Power-Good-Timing Behavior

#### 8.3.2 Enable and Start-up

Start-up and shutdown are controlled by the EN input. This input features precision thresholds, allowing the use of an external voltage divider to provide an adjustable input UVLO (see # 9.2.2.10). Applying a voltage of  $\geq$  V<sub>EN-VCC\_H</sub> causes the device to enter standby mode, powering the internal VCC, but not producing an output voltage. Increasing the EN voltage to V<sub>EN-H</sub> fully enables the device, allowing it to enter start-up mode and starting the soft-start period. When the EN input is brought below V<sub>EN-HYS</sub>, the regulator stops running and enters standby mode. Further decrease in the EN voltage to below V<sub>EN-VCC-L</sub> completely shuts down the device. This behavior is shown in 8-3. The EN input can be connected directly to VIN if this feature is not needed. This input must not be allowed to float. The values for the various EN thresholds can be found in # 7.5.

The LMR33620 uses a reference-based soft start that prevents output voltage overshoots and large inrush currents as the regulator is starting up. A typical start-up waveform is shown in 8 8-4, indicating typical timings. The rise time of the output voltage is about 4 ms (see #7.5).



图 8-3. Precision Enable Behavior



图 8-4. Typical Start-up Behavior  $V_{IN}$  = 12 V,  $V_{OUT}$  = 5 V,  $I_{OUT}$  = 2 A

### 8.3.3 Current Limit and Short Circuit

The LMR33620 incorporates both peak and valley inductor current limit to provide protection to the device from overloads and short circuits and limit the maximum output current. Valley current limit prevents inductor current runaway during short circuits on the output, while both peak and valley limits work together to limit the maximum output current of the converter. Cycle-by-cycle current limit is used for overloads, while hiccup mode is used for sustained short circuits. Finally, a zero current detector is used on the low-side power MOSFET to implement DEM at light loads (see the *Glossary*). The typical value of this current limit is found under  $I_{ZC}$  in # 7.5.

When the device is overloaded, the valley of the inductor current may not reach below  $I_{LIMIT}$  (see #7.5) before the next clock cycle. When this occurs, the valley current limit control skips that cycle, causing the switching frequency to drop. Further overload causes the switching frequency to continue to drop, and the inductor ripple current to increase. When the peak of the inductor current reaches the high-side current limit,  $I_{SC}$  (see #7.5),



the switch duty cycle is reduced and the output voltage falls out of regulation. This represents the maximum output current from the converter and is given approximately by 方程式 1.

$$I_{OUT}\big|_{max} = \frac{I_{LIMIT} + I_{SC}}{2}$$
 (1)

If, during current limit, the voltage on the FB input falls below about 0.4 V due to a short circuit, the device enters into hiccup mode. In this mode, the device stops switching for  $t_{HC}$  (see #7.7), or about 94 ms and then goes through a normal re-start with soft start. If the short-circuit condition remains, the device runs in current limit for about 20 ms (typical) and then shuts down again. This cycle repeats, as shown in 8.5 as long as the short-circuit-condition persists. This mode of operation helps reduce the temperature rise of the device during a hard short on the output. The output current is greatly reduced during hiccup mode. Once the output short is removed and the hiccup delay is passed, the output voltage recovers normally as shown in 8.6.



#### 8.3.4 Undervoltage Lockout and Thermal Shutdown

The LMR33620 incorporates an undervoltage-lockout feature on the output of the internal LDO (at the VCC pin). When VCC reaches about 3.7 V, the device is ready to receive an EN signal and start up. When VCC falls below about 3 V, the device shuts down, regardless of EN status. Because the LDO is in dropout during these transitions, the above values roughly represent the input voltage levels during the transitions.

Thermal shutdown is provided to protect the regulator from excessive junction temperature. When the junction temperature reaches about 165°C the device shuts down; re-start occurs when the temperature falls to about 148°C.

#### 8.4 Device Functional Modes

#### 8.4.1 Auto Mode

In auto mode, the device moves between PWM and PFM as the load changes. At light loads, the regulator operates in PFM. At higher loads, the mode changes to PWM. The load current for which the device moves from PFM to PWM can be found in # 9.2.3. The output current at which the device changes modes depends on the input voltage, inductor value, and the nominal switching frequency. For output currents above the curve, the device is in PWM mode. For currents below the curve, the device is in PFM. The curves apply for and the BOMs shown in # 9-3 and # 9-4 and a nominal switching frequency of 400 kHz. At higher switching frequencies, the load at which the mode change occurs is greater. For applications where the switching frequency must be known for a given condition, the transition between PFM and PWM must be carefully tested before the design is finalized.

www.ti.com.cn

In PWM mode, the regulator operates as a constant frequency converter using PWM to regulate the output voltage. While operating in this mode, the output voltage is regulated by switching at a constant frequency and modulating the duty cycle to control the power to the load. This provides excellent line and load regulation and low output voltage ripple.

In PFM, the high-side MOSFET is turned on in a burst of one or more pulses to provide energy to the load. The duration of the burst depends on how long it takes the inductor current to reach I<sub>PEAK-MIN</sub>. The periodicity of these bursts is adjusted to regulate the output, while diode emulation (DEM) is used to maximize efficiency (see the Glossary). This mode provides high light-load efficiency by reducing the amount of input supply current required to regulate the output voltage at light loads. PFM results in very good light-load efficiency, but also yields larger output voltage ripple and variable switching frequency. Also, a small increase in output voltage occurs at light loads. The actual switching frequency and output voltage ripple depends on the input voltage, output voltage, and load. Typical switching waveforms in PFM and PWM are shown in \( \bar{8} 8-7 \) and \( \bar{8} 8-8.

See #9.2.3 for output voltage variation with load in auto mode.



#### 8.4.2 Dropout

The dropout performance of any buck regulator is affected by the R<sub>DSON</sub> of the power MOSFETs, the DC resistance of the inductor and the maximum duty cycle that the controller can achieve. As the input voltage level approaches the output voltage, the off-time of the high-side MOSFET starts to approach the minimum value (see # 7.6). Beyond this point, the switching can become erratic, and the output voltage falls out of regulation. To avoid this problem, the LMR33620 automatically reduces the switching frequency to increase the effective duty cycle and maintain regulation. In this data sheet, the dropout voltage is defined as the difference between the input and output voltage when the output has dropped by 1% of its nominal value. Under this condition, the switching frequency has dropped to its minimum value of about 140 kHz. Note that the 0.4 V short circuit detection threshold is not activated when in dropout mode. Typical dropout characteristics can be found in 🗵 8-9, 图 8-10, 图 8-11, and 图 8-12.





#### 8.4.3 Minimum Switch On-Time

Every switching regulator has a minimum controllable on-time dictated by the inherent delays and blanking times associated with the control circuits. This imposes a minimum switch duty cycle and, therefore, a minimum conversion ratio. The constraint is encountered at high input voltages and low output voltages. To help extend the minimum controllable duty cycle, the LMR33620 automatically reduces the switching frequency when the minimum on-time limit is reached. This way the converter can regulate the lowest programmable output voltage at the maximum input voltage. An estimate for the approximate input voltage, for a given output voltage, before frequency foldback occurs is found in 2. The values of 3 and 4 can be found in 7.5. As the input voltage is increased, the switch on-time (duty-cycle) reduces to regulate the output voltage. When the on-time reaches the limit, the switching frequency drops, while the on-time remains fixed. This relationship is highlighted in 8-13 for a nominal switching frequency of 2.1 MHz.

$$V_{IN} \le \frac{V_{OUT}}{t_{ON} \cdot f_{SW}} \tag{2}$$





图 8-13. Switching Frequency versus Input Voltage  $V_{OUT}$  = 3.3 V

### 9 Application and Implementation

#### Note

以下应用部分的信息不属于 TI 组件规范, TI 不担保其准确性和完整性。客户应负责确定 TI 组件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 Application Information

The LMR33620 step-down DC-to-DC converter is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 2 A. The following design procedure can be used to select components for the LMR33620. Alternately, the WEBENCH Design Tool can be used to generate a complete design. This tool utilizes an iterative design procedure and has access to a comprehensive database of components. This allows the tool to create an optimized design and allows the user to experiment with various options.

#### Note

In this data sheet, the *effective* value of capacitance is defined as the actual capacitance under D.C. bias and temperature; not the rated or nameplate values. Use high-quality, low-ESR, ceramic capacitors with an X5R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under D.C. bias the capacitance drops considerably. Large case sizes and/or higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum *effective* capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank should be made in order to ensure that the minimum value of *effective* capacitance is provided.

# 9.2 Typical Application

图 9-1 shows a typical application circuit for the LMR33620. This device is designed to function over a wide range of external components and system parameters. However, the internal compensation is optimized for a certain range of external inductance and output capacitance. As a quick start guide, 图 9-1 provides typical component values for a range of the most common output voltages. The values given in the table are typical. Other values can be used to enhance certain performance criterion as required by the application. Note that for the VQFN package, the input capacitors are split and placed on either side of the package; see # 9.2.2.6 for more details.



图 9-1. Example Application Circuit (400 kHz)

#### 9.2.1 Design Requirements

表 9-1 provides the parameters for our detailed design procedure example:

#### 表 9-1. Detailed Design Parameters

| DESIGN PARAMETER       | EXAMPLE VALUE      |  |  |
|------------------------|--------------------|--|--|
| Input voltage          | 12 V (6 V to 36 V) |  |  |
| Output voltage         | 5 V                |  |  |
| Maximum output current | 0 A to 2 A         |  |  |
| Switching frequency    | 400 kHz            |  |  |

### 表 9-2. Typical External Component Values

| f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | L (µH) | C <sub>OUT</sub> (RATED<br>CAPACITANC<br>E) | R <sub>FBT</sub> (Ω) | R <sub>FBB</sub> (Ω) | C <sub>IN</sub> + C <sub>HF</sub> | C <sub>BOOT</sub> | C <sub>VCC</sub> | C <sub>FF</sub> |
|-----------------------|----------------------|--------|---------------------------------------------|----------------------|----------------------|-----------------------------------|-------------------|------------------|-----------------|
| 400                   | 3.3                  | 10     | 4 × 22 μF                                   | 100 k                | 43.2 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 1400                  | 3.3                  | 2.2    | 2 × 22 µF                                   | 100 k                | 43.2 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 2100                  | 3.3                  | 1.2    | 2 × 22 µF                                   | 100 k                | 43.2 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 400                   | 5                    | 10     | 4 × 22 μF                                   | 100 k                | 24.9 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 1400                  | 5                    | 2.2    | 2 × 22 µF                                   | 100 k                | 24.9 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 2100                  | 5                    | 1.5    | 2 × 22 µF                                   | 100 k                | 24.9 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 400                   | 12                   | 27     | 4 × 22 μF                                   | 100 k                | 9.09 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 1400                  | 12                   | 4.7    | 4 × 10 μF                                   | 100 k                | 9.09 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |
| 2100                  | 12                   | 3.3    | 4 × 10 μF                                   | 100 k                | 9.09 k               | 10 μF + 220 nF                    | 100 nF            | 1 μF             | open            |

#### 9.2.2 Detailed Design Procedure

The following design procedure applies to 图 9-1 and 表 9-1.

#### 9.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR33620 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 9.2.2.2 Choosing the Switching Frequency

The choice of switching frequency is a compromise between conversion efficiency and overall solution size. Lower switching frequency implies reduced switching losses and usually results in higher system efficiency. However, higher switching frequency allows the use of smaller inductors and output capacitors, and hence a more compact design. For this example, 400 kHz was chosen.

#### 9.2.2.3 Setting the Output Voltage

The output voltage of the LMR33620is externally adjustable using a resistor divider network. The range of recommended output voltage is found in # 7.3. The divider network is comprised of R<sub>FBT</sub> and R<sub>FBB</sub>, and closes

the loop between the output voltage and the converter. The converter regulates the output voltage by holding the voltage on the FB pin equal to the internal reference voltage,  $V_{REF}$ . The resistance of the divider is a compromise between excessive noise pick-up and excessive loading of the output. Smaller values of resistance reduce noise sensitivity but also reduce the light-load efficiency. The recommended value for  $R_{FBT}$  is 100  $k\Omega$ ; with a maximum value of 1  $M\Omega$ . If a 1  $M\Omega$  is selected for  $R_{FBT}$ , then a feedforward capacitor must be used across this resistor to provide adequate loop phase margin (see # 9.2.2.9). Once  $R_{FBT}$  is selected, # 3 is used to select  $R_{FBB}$ .  $R_{FBB}$  is nominally 1 V (see # 7.5 for limits).

$$R_{FBB} = \frac{R_{FBT}}{\left[\frac{V_{OUT}}{V_{REF}} - 1\right]}$$
(3)

For this 5-V example,  $R_{FBT}$  = 100 k  $\Omega$  and  $R_{FBB}$  = 24.9 k  $\Omega$  are chosen.

#### 9.2.2.4 Inductor Selection

$$L = \frac{\left(V_{IN} - V_{OUT}\right)}{f_{SW} \cdot K \cdot I_{OUT max}} \cdot \frac{V_{OUT}}{V_{IN}} \tag{4}$$

Ideally, the saturation current rating of the inductor must be at least as large as the high-side switch current limit,  $I_{SC}$  (see #7.5). This ensures that the inductor does not saturate even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low value, causing the inductor current to rise very rapidly. Although the valley current limit,  $I_{LIMIT}$ , is designed to reduce the risk of current run-away, a saturated inductor can cause the current to rise to high values very rapidly. This can lead to component damage; do not allow the inductor to saturate. Inductors with a ferrite core material have very *hard* saturation characteristics, but usually have lower core losses than powdered iron cores. Powered iron cores exhibit a *soft* saturation, allowing for some relaxation in the current rating of the inductor. However, they have more core losses at frequencies typically above 1 MHz. In any case, the inductor saturation current must not be less than the device low-side current limit,  $I_{LIMIT}$  (see #7.5). The maximum inductance is limited by the minimum current ripple required for the current mode control to perform correctly. As a rule-of-thumb, the minimum inductor ripple current must be no less than about 10% of the device maximum rated current under nominal conditions.

$$L_{MIN} \ge 0.36 \cdot \frac{V_{OUT}}{f_{SW}} \tag{5}$$

### 9.2.2.5 Output Capacitor Selection

The value of the output capacitor and the ESR of the capacitor determine the output voltage ripple and load transient performance. The output capacitor bank is usually limited by the load transient requirements, rather than the output voltage ripple. 方程式 6 can be used to estimate a lower bound on the total output capacitance and an upper bound on the ESR, which is required to meet a specified load transient.

$$C_{OUT} \geq \frac{\Delta I_{OUT}}{f_{SW} \cdot \Delta V_{OUT} \cdot K} \cdot \left\lceil \left(1 - D\right) \cdot \left(1 + K\right) + \frac{K^2}{12} \cdot \left(2 - D\right) \right\rceil$$

$$ESR \leq \frac{\left(2 + K\right) \cdot \Delta V_{OUT}}{2 \cdot \Delta I_{OUT} \left[1 + K + \frac{K^2}{12} \cdot \left(1 + \frac{1}{(1 - D)}\right)\right]}$$

$$D = \frac{V_{OUT}}{V_{IN}} \tag{6}$$

where

- △ V<sub>OUT</sub> = output voltage transient
- △ I<sub>OUT</sub> = output current transient
- K = ripple factor from #9.2.2.4

Once the output capacitor and ESR have been calculated, 5R $\pm$ 7 can be used to check the peak-to-peak output voltage ripple;  $V_r$ .

$$V_{r} \cong \Delta I_{L} \cdot \sqrt{ESR^{2} + \frac{1}{\left(8 \cdot f_{SW} \cdot C_{OUT}\right)^{2}}}$$
(7)

The output capacitor and ESR can then be adjusted to meet both the load transient and output ripple requirements.

For this example, a  $\Delta$  V<sub>OUT</sub>  $\leq$  250 mV for an output current step of  $\Delta$  I<sub>OUT</sub> = 2 A is required.  $\hbar$   $\Xi$  6 gives a minimum value of 45 μF and a maximum ESR of 0.11  $\Omega$ . Assuming a 20% tolerance and a 10% bias de-rating, you arrive at a minimum capacitance of 63 μF. This can be achieved with a bank of 4 × 22-μF, 16-V ceramic capacitors in the 1210 case size. More output capacitance can be used to improve the load transient response. Ceramic capacitors can easily meet the minimum ESR requirements. In some cases, an aluminum electrolytic capacitor can be placed in parallel with the ceramics to help build up the required value of capacitance. In general, use a capacitor of at least 10 V for output voltages of 3.3 V or less and a capacitor of 16 V or more for output voltages of 5 V and above.

In practice, the output capacitor has the most influence on the transient response and loop phase margin. Load transient testing and Bode plots are the best way to validate any given design and must always be completed before the application goes into production. In addition to the required output capacitance, a small ceramic placed on the output can help reduce high frequency noise. Small case size ceramic capacitors in the range of 1 nF to 100 nF can be very helpful in reducing voltage spikes on the output caused by inductor and board parasitics.

The maximum value of total output capacitance must be limited to about 10 times the design value, or  $1000 \mu F$ , whichever is smaller. Large values of output capacitance can adversely affect the start-up behavior of the regulator as well as the loop stability. If values larger than noted here must be used, then a careful study of start-up at full load and loop stability must be performed.

#### 9.2.2.6 Input Capacitor Selection

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum of 10 µF of ceramic capacitance is required on the input of the LMR33620. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and maintain the input voltage during load transients. In addition, a small case size, 220-nF ceramic capacitor must be used at the input, as close a possible to the regulator. This provides a high frequency

bypass for the control circuits internal to the device. For this example a 4.7-µF, 50-V, X7R (or better) ceramic capacitor is chosen. The 220 nF must also be rated at 50 V with an X7R dielectric. The VQFN (RNX) package provides two input voltage pins and two power ground pins on opposite sides of the package. This allows the input capacitors to be split, and placed optimally with respect to the internal power MOSFETs, thus improving the effectiveness of the input bypassing. In this example, a single 4.7-µF and two 100-nF ceramic capacitors at each VIN/PGND location.

Many times, it is desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads/traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with momentary voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor or capacitors. The approximate worst case RMS value of this current can be calculated from <math> and must be checked against the manufacturers' maximum ratings.

$$I_{RMS} \cong \frac{I_{OUT}}{2}$$
 (8)

#### 9.2.2.7 CBOOT

The LMR33620 requires a bootstrap capacitor connected between the BOOT pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. A high-quality ceramic capacitor of 100 nF and at least 10 V is required.

#### 9.2.2.8 VCC

The VCC pin is the output of the internal LDO used to supply the control circuits of the regulator. This output requires a 1- $\mu$ F, 16-V ceramic capacitor connected from VCC to GND for proper operation. In general, avoid loading this output with any external circuitry. However, this output can be used to supply the pullup for the power-good function (see #8.3.1). A value of 100 k  $\Omega$  is a good choice in this case. The nominal output voltage on VCC is 5 V; see #7.5 for limits. Do not short this output to ground or any other external voltage.

#### 9.2.2.9 C<sub>FF</sub> Selection

$$C_{FF} < \frac{V_{OUT} \cdot C_{OUT}}{120 \cdot R_{FBT} \cdot \sqrt{\frac{V_{REF}}{V_{OUT}}}}$$
(9)

#### 9.2.2.10 External UVLO

Submit Document Feedback



图 9-2. Setup for External UVLO Application

$$R_{ENT} = \left(\frac{V_{ON}}{V_{EN-H}} - 1\right) \cdot R_{ENB}$$

$$V_{OFF} = V_{ON} \cdot \left(1 - \frac{V_{EN-HYS}}{V_{EN-H}}\right)$$
(10)

#### where

- V<sub>ON</sub> = V<sub>IN</sub> turnon voltage
- V<sub>OFF</sub> = V<sub>IN</sub> turnoff voltage

#### 9.2.2.11 Maximum Ambient Temperature

As with any power conversion device, the LMR33620 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature ( $T_J$ ) is a function of the ambient temperature, the power loss and the effective thermal resistance,  $R_{\theta,JA}$  of the device and PCB combination. The maximum internal die temperature for the LMR33620 must be limited to 125°C. This establishes a limit on the maximum device power dissipation and therefore the load current.  $\mathcal{F}$ 4 11 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures ( $T_A$ ) and larger values of  $R_{\theta,JA}$  reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. If the desired operating conditions cannot be found in one of the curves, then interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta,JA}$  is more difficult to estimate. As stated in the *Semiconductor and IC Package Thermal Metrics Application Report*, the value of  $R_{\theta,JA}$  given in  $\mathcal{F}$ 7.4 is not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application.

$$I_{OUT}|_{MAX} = \frac{(T_J - T_A)}{R_{\theta JA}} \cdot \frac{\eta}{(1 - \eta)} \cdot \frac{1}{V_{OUT}}$$
(11)

where

η = efficiency

The effective  $R_{\theta,JA}$  is a critical parameter and depends on many factors such as power dissipation, air temperature/flow, PCB area, copper heat-sink area, number of thermal vias under the package, and adjacent component placement; to mention just a few. The HSOIC (DDA) package utilizes a die attach paddle, or thermal pad (PAD) to provide a place to solder down to the PCB heat-sinking copper. This provides a good heat conduction path from the regulator junction to the heat sink and must be properly soldered to the PCB heat sink copper. Due to the ultra-miniature size of the VQFN (RNX) package, a DAP is not available. This means that this package exhibits a somewhat large value  $R_{\theta,JA}$ . Typical examples of  $R_{\theta,JA}$  vs copper board area can be found in 9-3 and 9-4. The copper area given in the graph is for each layer; the top and bottom layers are 2 oz. copper each, while the inner layers are 1 oz. Typical curves of maximum output current vs ambient temperature are shown in 9-5 and 9-6. This data was taken with a device/PCB combination giving an 9-6. This data was taken with a device/PCB combination giving an 9-6.

the graph. It must be remembered that the data given in these graphs are for illustration purposes only, and the actual performance in any given application depends on all of the previously mentioned factors.



Use the following resources as a guide to optimal thermal PCB design and estimating R  $_{\theta}$  JA for a given application environment:

- Thermal Design by Insight not Hindsight
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages
- · Semiconductor and IC Package Thermal Metrics
- Thermal Design Made Simple with LM43603 and LM43602
- PowerPAD™ Thermally Enhanced Package
- PowerPAD™ Made Easy
- Using New Thermal Metrics



#### 9.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 12 V,  $T_A$  = 25°C. The circuit is shown in  $\boxtimes$  9-31, with the appropriate BOM from  $\equiv$  9-3 or  $\equiv$  9-4.















图 9-31. Circuit for Application Curves

### 表 9-3. BOM for Typical Application Curves DDA Package

|                      |           |                  | <i>,</i>         | •                                 | •                |              |
|----------------------|-----------|------------------|------------------|-----------------------------------|------------------|--------------|
| V <sub>OUT</sub> (1) | FREQUENCY | R <sub>FBB</sub> | C <sub>OUT</sub> | C <sub>IN</sub> + C <sub>HF</sub> | L                | U1           |
| 3.3 V                | 400 kHz   | <b>43.3</b> k Ω  | 4 × 22 µF        | 1 × 10 µF + 1 × 220 nF            | 6.8 μH, 14 m Ω   | LMR33620ADDA |
| 3.3 V                | 1400 KHz  | <b>43.3</b> k Ω  | 4 × 22 µF        | 1 × 10 µF + 1 × 220 nF            | 2.2 μH, 11.4 m Ω | LMR33620BDDA |
| 3.3 V                | 2100 kHz  | <b>43.3</b> k Ω  | 4 × 22 μF        | 1 × 10 μF + 1 × 220 nF            | 1.2 μH, 16 m Ω   | LMR33620CDDA |
| 5 V                  | 400 kHz   | <b>24.9</b> k Ω  | 4 × 22 µF        | 1 × 10 µF + 1 × 220 nF            | 8.2 μH, 14 m Ω   | LMR33620ADDA |
| 5 V                  | 1400 KHz  | <b>24.9</b> k Ω  | 4 × 22 µF        | 1 × 10 µF + 1 × 220 nF            | 2.2 μH, 11.4 m Ω | LMR33620BDDA |
| 5 V                  | 2100 kHz  | <b>24.9</b> k Ω  | 4 × 22 µF        | 1 × 10 µF + 1 × 220 nF            | 1.5 μH, 8.2 m Ω  | LMR33620CDDA |
|                      |           |                  |                  |                                   |                  |              |

(1) The values in this table were selected to enhance certain performance criteria and may not represent typical values.

## 表 9-4. BOM for Typical Application Curves RNX Package

| V <sub>OUT</sub> (1) | FREQUENCY | R <sub>FBB</sub> | C <sub>OUT</sub> | C <sub>IN</sub> + C <sub>HF</sub> | L                     | U1           |
|----------------------|-----------|------------------|------------------|-----------------------------------|-----------------------|--------------|
| 3.3 V                | 400 kHz   | <b>43.3</b> k Ω  | 4 × 22 µF        | 2 × 4.7 µF + 2 × 100 nF           | 4.7 μH, 28 m $\Omega$ | LMR33620ARNX |
| 3.3 V                | 1400 KHz  | <b>43.3</b> k Ω  | 4 × 22 µF        | 2 × 4.7 µF + 2 × 100 nF           | 2.2 μH, 11.4 m Ω      | LMR33620BRNX |
| 3.3 V                | 2100 kHz  | <b>43.3</b> k Ω  | 4 × 22 μF        | 2 × 4.7 µF + 2 × 100 nF           | 2.2 μH, 11.4 m Ω      | LMR33620CRNX |
| 5 V                  | 400 kHz   | 24.9 k Ω         | 4 × 22 µF        | 2 × 4.7 µF + 2 × 100 nF           | 6.8 μH, 14 m Ω        | LMR33620ARNX |
| 5 V                  | 1400 KHz  | 24.9 k Ω         | 4 × 22 µF        | 2 × 4.7 µF + 2 × 100 nF           | 2.2 μH, 11.4 m Ω      | LMR33620BRNX |
| 5 V                  | 2100 kHz  | 24.9 k Ω         | 4 × 22 μF        | 2 × 4.7 µF + 2 × 100 nF           | 2.2 μH, 11.4 m Ω      | LMR33620CRNX |

(1) The values in this table were selected to enhance certain performance criteria and may not represent typical values.

### 9.3 What to Do and What Not to Do

- Don't: Exceed the Absolute Maximum Ratings.
- Don't: Exceed the ESD Ratings.
- Don't: Exceed the Recommended Operating Conditions.
- Don't: Allow the EN input to float.
- **Don't:** Allow the output voltage to exceed the input voltage, nor go below ground.
- **Don't:** Use the value of R  $_{\theta}$  JA given in the #7.4 table to design your application. Use the information in #9.2.2.11.
- Do: Follow all the guidelines and suggestions found in this data sheet before committing the design to
  production. TI application engineers are ready to help critique your design and PCB layout to help make your
  project a success (see Support Resources).

# **Power Supply Recommendations**

The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* found in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator. The average input current can be estimated with 方程式 12, where  $\eta$  is the efficiency.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$
(12)

If the regulator is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the regulator. The parasitic inductance, in combination with the low-ESR, ceramic input capacitors, can form an under damped resonant circuit, resulting in overvoltage transients at the input to the regulator. The parasitic resistance can cause the voltage at the VIN pin to dip whenever a load transient is applied to the output. If the application is operating close to the minimum input voltage, this dip can cause the regulator to momentarily shutdown and reset. The best way to solve these kind of issues is to reduce the distance from the input supply to the regulator and/or use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of these types of capacitors help damp the input resonant circuit and reduce any overshoots. A value in the range of 20  $\mu$ F to 100  $\mu$ F is usually sufficient to provide input damping and help to hold the input voltage steady during large load transients.

Sometimes, for other system considerations, an input filter is used in front of the regulator. This can lead to instability, as well as some of the effects mentioned above, unless it is designed carefully. The user guide AN-2162 Simple Success With Conducted EMI From DCDC Converters provides helpful suggestions when designing an input filter for any switching regulator.

In some cases, a transient voltage suppressor (TVS) is used on the input of regulators. One class of this device has a *snap-back* characteristic (thyristor type). The use of a device with this type of characteristic is not recommended. When the TVS fires, the clamping voltage falls to a very low value. If this voltage is less than the output voltage of the regulator, the output capacitors discharge through the device back to the input. This uncontrolled current flow can damage the device.

The input voltage must not be allowed to fall below the output voltage. In this scenario, such as a shorted input test, the output capacitors discharges through the internal parasitic diode found between the VIN and SW pins of the device. During this condition, the current can become uncontrolled, possibly causing damage to the device. If this scenario is considered likely, then a Schottky diode between the input supply and the output should be used.

Submit Document Feedback

### 10 Layout

## 10.1 Layout Guidelines

The PCB layout of any DC/DC converter is critical to the optimal performance of the design. Bad PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, the EMI performance of the regulator is dependent on the PCB layout, to a great extent. In a buck converter, the most critical PCB feature is the loop formed by the input capacitor or input capacitors, and power ground, as shown in \$\mathbb{\genty}\$ 10-1. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages will disrupt the proper operation of the converter. Because of this, the traces in this loop must be wide and short, and the loop area as small as possible to reduce the parasitic inductance. \$\mathbb{\geq}\$ 10-2 and \$\mathbb{\geq}\$ 10-3 show recommended layouts for the critical components of the LMR33620.

- 1. Place the input capacitor or capacitors as close as possible to the VIN and GND terminals. VIN and GND pins are adjacent, simplifying the input capacitor placement. With the VQFN package there are two VIN/PGND pairs on either side of the package. This provides for a symmetrical layout and helps minimize switching noise and EMI generation. A wide VIN plane must be used on a lower layer to connect both of the VIN pairs together to the input supply; see 3 10-3.
- 2. *Place bypass capacitor for VCC close to the VCC pin.* This capacitor must be placed close to the device and routed with short, wide traces to the VCC and GND pins.
- 3. **Use wide traces for the C**<sub>BOOT</sub> **capacitor.** Place C<sub>BOOT</sub> close to the device with short/wide traces to the BOOT and SW pins. For the VQFN package, it is important to route the SW connection under the device to the NC pin, and use this path to connect the BOOT capacitor to SW.
- 4. Place the feedback divider as close as possible to the FB pin of the device. Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to FB and GND must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, this latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the regulator.
- 5. **Use at least one ground plane in one of the middle layers.** This plane acts as a noise shield and also act as a heat dissipation path.
- 6. **Connect the thermal pad to the ground plane.** The SOIC package has a thermal pad (PAD) connection that must be soldered down to the PCB ground plane. This pad acts as a heat-sink connection and an electrical ground connection for the regulator. The integrity of this solder connection has a direct bearing on the total effective R <sub>θ JA</sub> of the application.
- 7. **Provide wide paths for VIN, VOUT, and GND.** Making these paths as wide and direct as possible reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- 8. **Provide enough PCB area for proper heat sinking.** As stated in #9.2.2.11, enough copper area must be used to ensure a low R θ JA, commensurate with the maximum load current and ambient temperature. Make the top and bottom PCB layers with two-ounce copper; and no less than one ounce. With the SOIC package, use an array of heat-sinking vias to connect the thermal pad (PAD) to the ground plane on the bottom PCB layer. If the PCB design uses multiple copper layers (recommended), thermal vias can also be connected to the inner layer heat-spreading ground planes.
- 9. **Keep switch area small.** Keep the copper area connecting the SW pin to the inductor as short and wide as possible. At the same time the total area of this node should be minimized to help reduce radiated EMI.

See the following PCB layout resources for additional important guidelines:

- Layout Guidelines for Switching Power Supplies
- Simple Switcher PCB Layout Guidelines
- Construction Your Power Supply- Layout Considerations
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x





图 10-1. Current Loops with Fast Edges

#### 10.1.1 Ground and Thermal Considerations

As mentioned above, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces. It also provides a quiet reference potential for the control circuitry. The AGND and PGND pins must be connected to the ground planes using vias next to the bypass capacitors. PGND pins are connected directly to the source of the low side MOSFET switch, and also connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations. The PGND trace, as well as the VIN and SW traces, must be constrained to one side of the ground planes. The other side of the ground plane contains much less noise and must be used for sensitive routes.

TI recommends providing adequate device heat sinking by utilizing the thermal pad (PAD) of the device as the primary thermal path. Use a minimum  $4 \times 3$  array of 10-mil thermal vias to connect the PAD to the system ground plane heat sink. The vias must be evenly distributed under the PAD. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2 oz / 1 oz / 2 oz. A four-layer board with enough copper thickness, and proper layout, provides low current conduction impedance, proper shielding, and lower thermal resistance.



# 10.2 Layout Example



图 10-2. Example Layout for HSOIC (DDA) Package







图 10-3. Example Layout for VQFN Package

### 11 Device and Documentation Support

## 11.1 Device Support

### 11.1.1 Development Support

### 11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM33620 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- · Thermal Design by Insight not Hindsight
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages
- Semiconductor and IC Package Thermal Metrics
- Thermal Design Made Simple with LM43603 and LM43602
- PowerPAD<sup>TM</sup> Thermally Enhanced Package
- PowerPAD<sup>TM</sup> Made Easy
- Using New Thermal Metrics
- Layout Guidelines for Switching Power Supplies
- · Simple Switcher PCB Layout Guidelines
- Construction Your Power Supply- Layout Considerations
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x

### 11.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.4 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。



### 11.5 Trademarks

HotRod<sup>™</sup>, TI E2E<sup>™</sup> are trademarks of Texas Instruments.

PowerPAD<sup>™</sup> is a trademark of TI.

WEBENCH® is a registered trademark of Texas Instruments.

SIMPLE SWITCHER® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 11.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

Submit Document Feedback



# Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

www.ti.com

17-Jun-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins           | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| LMR33620ADDA          | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ADDA.A        | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ADDAR         | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ADDAR.A       | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ADDARG4       | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ADDARG4.A     | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ARNXR         | Active     | Production    | VQFN-HR (RNX)   12       | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ARNXR.A       | Active     | Production    | VQFN-HR (RNX)   12       | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ARNXT         | Active     | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620ARNXT.A       | Active     | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620A           |
| LMR33620BDDA          | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BDDA.A        | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BDDAR         | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BDDAR.A       | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BRNXR         | Active     | Production    | VQFN-HR (RNX)   12       | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BRNXR.A       | Active     | Production    | VQFN-HR (RNX)   12       | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BRNXT         | Active     | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620BRNXT.A       | Active     | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620B           |
| LMR33620CDDA          | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 33620C           |
| LMR33620CDDA.A        | Active     | Production    | SO PowerPAD<br>(DDA)   8 | 75   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620C           |



-40 to 125

17-Jun-2025

33620C



LMR33620CRNXTG4.A

www.ti.com

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                          |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| LMR33620CDDAR         | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
| LMR33620CDDAR.A       | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
| LMR33620CRNXR         | Active | Production    | VQFN-HR (RNX)   12       | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
| LMR33620CRNXR.A       | Active | Production    | VQFN-HR (RNX)   12       | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
| LMR33620CRNXT         | Active | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
| LMR33620CRNXT.A       | Active | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
| LMR33620CRNXTG4       | Active | Production    | VQFN-HR (RNX)   12       | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 33620C       |
|                       |        |               |                          |                       |      |                               |                            |              |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Active

Yes

NIPDAU

Level-2-260C-1 YEAR

250 | SMALL T&R

Production

VQFN-HR (RNX) | 12

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 17-Jun-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMR33620:

Automotive : LMR33620-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 18-Jun-2025

### TAPE AND REEL INFORMATION



### 

| _  | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR33620ARNXR   | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LMR33620ARNXT   | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LMR33620BRNXR   | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LMR33620BRNXT   | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LMR33620CRNXR   | VQFN-<br>HR     | RNX                | 12 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LMR33620CRNXT   | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |
| LMR33620CRNXTG4 | VQFN-<br>HR     | RNX                | 12 | 250  | 180.0                    | 8.4                      | 2.25       | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |



www.ti.com 18-Jun-2025



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR33620ARNXR   | VQFN-HR      | RNX             | 12   | 3000 | 210.0       | 185.0      | 35.0        |
| LMR33620ARNXT   | VQFN-HR      | RNX             | 12   | 250  | 210.0       | 185.0      | 35.0        |
| LMR33620BRNXR   | VQFN-HR      | RNX             | 12   | 3000 | 210.0       | 185.0      | 35.0        |
| LMR33620BRNXT   | VQFN-HR      | RNX             | 12   | 250  | 210.0       | 185.0      | 35.0        |
| LMR33620CRNXR   | VQFN-HR      | RNX             | 12   | 3000 | 210.0       | 185.0      | 35.0        |
| LMR33620CRNXT   | VQFN-HR      | RNX             | 12   | 250  | 210.0       | 185.0      | 35.0        |
| LMR33620CRNXTG4 | VQFN-HR      | RNX             | 12   | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

### **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMR33620ADDA   | DDA          | HSOIC        | 8    | 75  | 507.79 | 8      | 630    | 4.32   |
| LMR33620ADDA   | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR33620ADDA.A | DDA          | HSOIC        | 8    | 75  | 507.79 | 8      | 630    | 4.32   |
| LMR33620ADDA.A | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR33620BDDA   | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR33620BDDA   | DDA          | HSOIC        | 8    | 75  | 507.79 | 8      | 630    | 4.32   |
| LMR33620BDDA.A | DDA          | HSOIC        | 8    | 75  | 507.79 | 8      | 630    | 4.32   |
| LMR33620BDDA.A | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR33620CDDA   | DDA          | HSOIC        | 8    | 75  | 507.79 | 8      | 630    | 4.32   |
| LMR33620CDDA   | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR33620CDDA.A | DDA          | HSOIC        | 8    | 75  | 517    | 7.87   | 635    | 4.25   |
| LMR33620CDDA.A | DDA          | HSOIC        | 8    | 75  | 507.79 | 8      | 630    | 4.32   |

2 x 3 mm, 0.5 mm pitch

PLASTIC QUAD FLATPACK-NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224286/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



PLASTIC QUAD FLAT PACK- NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.



PLASTIC QUAD FLAT PACK- NO LEAD



- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012, variation BA.





- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.





- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.





- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司