# LMKDB12xx PCle Gen 1 to Gen 7 Ultra Low Jitter 2 Input Clock MUX ### 1 Features - LP-HCSL clock MUX that support: - PCle Gen 1 to Gen 7 - CC (Common Clock) and IR (Independent Reference) PCIe architectures - Input clock with or without SSC - DB2000QL compliant: - All devices meet DB2000QL specifications - Extremely low additive jitter: - 31fs maximum 12kHz to 20MHz RMS additive jitter at 156.25MHz - 13fs maximum additive jitter for PCle Gen 4 - 5fs maximum additive jitter for PCIe Gen 5 - 3fs maximum additive jitter for PCIe Gen 6 - 2.1fs maximum additive jitter for PCIe Gen 7 - · Fail-safe input - · Flexible power-up sequence - Automatic output disable - Individual output enable - SBI (Side Band Interface) for high-speed output enable or disable - · LOS (Loss of Signal) input detection - $85\Omega$ or $100\Omega$ output impedance - $1.8V / 3.3V \pm 10\%$ power supply - -40°C to 105°C ambient temperature ### 2 Applications - · High Performance Computing - Server Motherboard - NIC/SmartNIC - Hardware Accelerator ### 3 Description The LMKDB devices are a family of extremely-low-jitter LP-HCSL clock muxes that support PCle Gen 1 to Gen 7 and are DB2000QL compliant. The devices provide flexible power-up sequence, fail-safe inputs, individual output enable and disable pins, loss of input signal (LOS) detection and automatic output disable features, as well as excellent power supply noise rejection performance. Both 1.8V and 3.3V power supply voltages are supported. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | LMKDB1204 | REX (VQFN, 28) | 4mm × 4mm | | LMKDB1202 | REY (VQFN, 20) | 3mm × 3mm | - (1) For all available packages, see Section 13. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. **Typical Application** # **Table of Contents** | 1 Features | 1 | 8.3 Feature Description | 20 | |--------------------------------------|----|-----------------------------------------------------|------| | 2 Applications | | 8.4 Device Functional Modes | | | 3 Description | | 9 Register Maps | | | 4 Device Comparison | 3 | 9.1 LMKDB12xx Registers | | | 5 Pin Configuration and Functions | 4 | 10 Application and Implementation | | | 6 Specifications | | 10.1 Application Information | | | 6.1 Absolute Maximum Ratings | | 10.2 Typical Application | | | 6.2 ESD Ratings | | 10.3 Power Supply Recommendations | | | 6.3 Recommended Operating Conditions | | 10.4 Layout | | | 6.4 Thermal Information | 9 | 11 Device and Documentation Support | 40 | | 6.5 Electrical Characteristics | 9 | 11.1 Documentation Support | 40 | | 6.6 SMBus Timing Requirements | 16 | 11.2 Receiving Notification of Documentation Update | s 40 | | 6.7 SBI Timing Requirements | | 11.3 Support Resources | | | 6.8 Timing Diagrams | | 11.4 Trademarks | | | 6.9 Typical Characteristics | 17 | 11.5 Electrostatic Discharge Caution | 40 | | 7 Parameter Measurement Information | | 11.6 Glossary | | | 8 Detailed Description | 19 | 12 Revision History | | | 8.1 Overview | | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | | Information | 41 | # **4 Device Comparison** **Table 4-1. Device Comparison** | PART NUMBER | Туре | Input | Output | Output<br>Impedance | Features | | |-------------------|--------|-------|--------|---------------------------|----------------------------------|--| | LMKDB1120Z85 | Buffer | 1 | 20 | 85Ω | All inputs fail-safe | | | LMKDB1120FS85 | Buffer | 1 | 20 | 85Ω | All inputs and outputs fail-safe | | | LMKDB1120Z100 | Buffer | 1 | 20 | 100Ω | All inputs fail-safe | | | LMKDB1116Z85 (1) | Buffer | 1 | 16 | 85Ω | All inputs fail-safe | | | LMKDB1116Z100 (1) | Buffer | 1 | 16 | 100Ω | All inputs fail-safe | | | LMKDB1113Z85 (1) | Buffer | 1 | 13 | 85Ω | All inputs fail-safe | | | LMKDB1113Z100 (1) | Buffer | 1 | 13 | 100Ω | All inputs fail-safe | | | LMKDB1112Z85 (1) | Buffer | 1 | 12 | 85Ω | All inputs fail-safe | | | LMKDB1112Z100 (1) | Buffer | 1 | 12 | 100Ω | All inputs fail-safe | | | LMKDB1108Z85 | Buffer | 1 | 8 | 85Ω | All inputs fail-safe | | | LMKDB1108FS85 | Buffer | 1 | 8 | 85Ω | All inputs and outputs fail-safe | | | LMKDB1108Z100 | Buffer | 1 | 8 | 100Ω | All inputs fail-safe | | | LMKDB1104Z85 | Buffer | 1 | 4 | 85Ω | All inputs fail-safe | | | LMKDB1104FS85 | Buffer | 1 | 4 | 85Ω | All inputs and outputs fail-safe | | | LMKDB1104Z100 | Buffer | 1 | 4 | 100Ω | All inputs fail-safe | | | LMKDB1102 | Buffer | 1 | 2 | 85Ω or 100Ω<br>Selectable | All inputs fail-safe | | | LMKDB1216 (1) | Mux | 2 | 16 | 85Ω or 100Ω<br>Selectable | All inputs fail-safe | | | LMKDB1208 (1) | Mux | 2 | 8 | 85Ω or 100Ω<br>Selectable | All inputs fail-safe | | | LMKDB1204 | Mux | 2 | 4 | 85Ω or 100Ω<br>Selectable | All inputs fail-safe | | | LMKDB1202 | Mux | 2 | 2 | 85Ω or 100Ω<br>Selectable | All inputs fail-safe | | <sup>(1)</sup> Preview only. Contact TI for more details. # **5 Pin Configuration and Functions** Figure 5-1. LMKDB1204 4mm × 4mm VQFN Package 28 Pin Top View | Legend | | | | | |--------------|-------------------------|------------|--|--| | CLOCK INPUTS | CLOCK OUTPUTS | POWER | | | | GND | LOGIC CONTROLS / STATUS | NO CONNECT | | | Table 5-1. LMKDB1204 Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | |-------------------------|--------------|---------------------|-----------------------------|--|--| | NAME <sup>(2) (3)</sup> | NO. | | | | | | CLOCK INPUTS | CLOCK INPUTS | | | | | | CLKIN0_P | 2 | I | Differential alask input 0 | | | | CLKIN0_N | 3 | I | Differential clock input 0. | | | Submit Document Feedback # Table 5-1. LMKDB1204 Pin Functions (continued) | PIV | | Table 5- | 1. LMKDB 1204 PIII Fullctions (continued) | | | |------------------------------|----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | NAME <sup>(2) (3)</sup> | NO. | | | | | | CLKIN1_P | 5 | I | Differential clock input 1. | | | | CLKIN1_N | 6 | I | ' | | | | CLOCK OUTPUTS | | | | | | | CLK0_P | 23 | 0 | LP-HCSL differential clock output 0. No connect if unused. | | | | CLK0_N | 24 | 0 | El -1100E dinolonial clock output of No connect il unuscu. | | | | CLK1_P | 20 | 0 | LP-HCSL differential clock output 1. No connect if unused. | | | | CLK1_N | 21 | 0 | El -1100E dinerential Glock output 1. No connect il unuseu. | | | | CLK2_P | 13 | 0 | LP-HCSL differential clock output 2. No connect if unused. | | | | CLK2_N | 14 | 0 | - LF-HCSL dilleteritial Glock output 2. No conflect if difused. | | | | CLK3_P | 10 | 0 | LD LICCI differential alask sutput 0. No connect if unused | | | | CLK3_N | 11 | 0 | LP-HCSL differential clock output 0. No connect if unused. | | | | POWER | | | | | | | VDDA | 18 | Р | Analog power supply. Additional power supply filtering is recommended. See Section 10.3 for details. | | | | VDD_IN0 | 4 | Р | Power supply for CLKIN0 | | | | VDD_IN1 | 7 | Р | Power supply for CLKIN1 | | | | VDD_DIG | 26 | Р | Power supply for digital | | | | VDDO_BANK1 | 12 | Р | Power supply for output bank 1 (OUT4 to OUT7). | | | | VDDO_BANK0 | 22 | Р | Power supply for output bank 0 (OUT0 to OUT3). | | | | GND | 27 | G | Device Ground. | | | | Thermal Pad (GND) | Pad | G | Device Ground, Thermal pad. | | | | LOGIC CONTROLS | / STATUS | | | | | | | | | Active low input to control CLK0. Internal pullup resistor. | | | | ^OE0# | 25 | I | 0 = Output Active, 1 = Output Inactive | | | | ^OE1# | 19 | 1 | Active low input to control CLK1. Internal pullup resistor. 0 = Output Active, 1 = Output Inactive | | | | | | | Active low input to control CLK2. Internal pullup resistor. | | | | ^OE2# | 16 | I | 0 = Output Active, 1 = Output Inactive | | | | ^OE3#/SMB_CLK | 9 | I | Output Enable for CLK3 Active Low/SMBus Clock. Internal pullup resistor. Functionality is decided by the state of pin 15 (SMB_EN) at power-up. When used as SMBus Clock pin, external pullup resistor is required. No connect if unused. | | | | ^vCLKIN_SEL_tri/<br>SMB_DATA | 8 | I | 3-Level Clock Input Select/SMBus Data. Internal pullup and pulldown resistor. Functionality is decided by the state of pin 15 (SMB_EN) at power-up. When used as CLKIN_SEL_tri pin: Low = CLKIN0 goes to all outputs Mid = CLKIN0 goes to Bank 0, CLKIN1 goes to Bank 1 High = CLKIN1 goes to all outputs When used as SMBus Data pin, external pullup resistor is required. | | | | vPWRGD/PWRDN# | 1 | I | Power Good/Power Down Active Low. Multifunctional input pin. Internal pulldown resistor. On the first low-to-high transition, functions as Power Good pin which starts up the device On the subsequent low/high transitions, functions as Power Down Active Low pin which controls the device to enter or exit power-down mode. Low = power-down mode High = normal operation mode | | | | vSMB_EN | 15 | I | SMBus Enable. Internal pulldown resistor. Do not change the state of this pin after power-up. Low at power-up = SMBus disabled. Pin 8 is CLKIN_SEL_tri and Pin 9 is OE3#. High at power-up = SMBus enabled. Pin 8 is SMB_DATA and Pin 9 is SMB_CLK. | | | ### Table 5-1. LMKDB1204 Pin Functions (continued) | PIN | | TYPE(1) | DESCRIPTION | | |-------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME <sup>(2) (3)</sup> | NO. | ITPE | DESCRIPTION | | | vZOUT_SEL | 28 | I | LP-HCSL differential clock output impedance select. Internal pulldown resistor.<br>Low = $85\Omega$ .<br>High = $100\Omega$ . | | | LOS# | 17 | 0 | Loss of Input Clock Signal Active Low/No Connect. Open drain. Requires external pullup resistor. Low = Invalid input clock. High = Valid input clock. | | - (1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power, NC = No Connect - (2) Pins with a "^" prefix have an internal pullup resistor. Pins with a "v" prefix have an internal pulldown resistor. Pins with a "^v" have an internal pullup resistor and an internal pulldown resistor so that mid level is selected when the pin is left floating. Pins with "^/v" have an internal pullup or pulldown based on selected function. - (3) The "#" symbol indicates active low. Figure 5-2. LMKDB1202 3mm × 3mm VQFN Package 20 Pin Top View | Legend | | | | | |--------------|-------------------------|------------|--|--| | CLOCK INPUTS | CLOCK OUTPUTS | POWER | | | | GND | LOGIC CONTROLS / STATUS | NO CONNECT | | | Table 5-2. LMKDB1202 Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |-------------------------|-----|---------------------|------------------------------------------------------------------------------------------------------|--| | NAME <sup>(2) (3)</sup> | NO. | TIPE | DESCRIPTION | | | CLOCK INPUTS | | | | | | CLKIN0_P | 1 | I | Differential clock input 0. | | | CLKIN0_N | 2 | I | Dinerential Gock Input o. | | | CLKIN1_P | 4 | I | Differential clock input 1. | | | CLKIN1_N | 5 | I | Dinerential Gock Input 1. | | | CLOCK OUTPUTS | | | | | | CLK1_P | 16 | 0 | P-HCSL differential clock output 1. No connect if unused. | | | CLK1_N | 17 | 0 | LF-1103E differential clock output 1. No conflect if diffused. | | | CLK2_P | 9 | 0 | LP-HCSL differential clock output 2. No connect if unused. | | | CLK2_N | 10 | 0 | LET-1103E differential clock output 2. No conflect if diffused. | | | POWER | | | | | | VDD | 14 | Р | Analog power supply. Additional power supply filtering is recommended. See Section 10.3 for details. | | | VDD_IN0 | 3 | Р | Power supply for CLKIN0 | | | VDD_IN1 | 6 | Р | Power supply for CLKIN1 | | | VDD_DIG | 19 | Р | Power supply for digital | | ### Table 5-2. LMKDB1202 Pin Functions (continued) | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |-------------------------|----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME <sup>(2)</sup> (3) | NO. | ITPE | DESCRIPTION | | | VDDO_BANK1 | 8 | Р | Power supply for output bank 1. | | | VDDO_BANK0 | 18 | Р | Power supply for output bank 0. | | | GND | 20 | G | Device Ground. | | | Thermal Pad (GND) | Pad | G | Device Ground, Thermal pad. | | | LOGIC CONTROLS | / STATUS | | | | | ^OE1# | 15 | I | Active low input to control CLK1. Internal pullup resistor. 0 = Output Active, 1 = Output Inactive | | | ^OE2# | 12 | I | Active low input to control CLK2. Internal pullup resistor. 0 = Output Active, 1 = Output Inactive | | | ^vCLKIN_SEL_tri | 7 | I | 3-Level clock input select. Internal pullup and pulldown resistor. Low = CLKIN0 goes to all outputs Mid = CLKIN0 goes to Bank 0, CLKIN1 goes to Bank 1 High = CLKIN1 goes to all outputs | | | vZOUT_SEL | 11 | I | LP-HCSL differential clock output impedance select. Internal pulldown resistor.<br>Low = $85\Omega$ .<br>High = $100\Omega$ . | | | LOS# | 13 | 0 | Loss of Input Clock Signal Active Low/No Connect. Open drain. Requires external pullup resistor. Low = Invalid input clock. High = Valid input clock. | | - (1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power, NC = No Connect - (2) Pins with a "^" prefix have an internal pullup resistor. Pins with a "v" prefix have an internal pulldown resistor. Pins with a "^v" have an internal pullup resistor and an internal pulldown resistor so that mid level is selected when the pin is left floating. Pins with "^/v" have an internal pullup or pulldown based on selected function. - (3) The "#" symbol indicates active low. Submit Document Feedback # 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------|------|------|------| | V <sub>DDx</sub> | Supply voltage on any VDD pin | -0.3 | 3.63 | V | | V <sub>IN</sub> | Input voltage on CLKIN and digital input pins | -0.3 | 3.63 | V | | | Output current - continuous (CLKOUT) | | 30 | mA | | Гоит | Output current - continuous (SMB_DATA, SBI_OUT) | | 25 | mA | | | Output current - surge (CLKOUT) | | 60 | mA | | | Output current - surge (SMB_DATA, SBI_OUT) | | 50 | mA | | T <sub>S</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------------|-----------------------------------------------------------------------|-------|------| | \ <u>\</u> | V Floatroatatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 (2) | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------|------|-----|------|------| | TJ | Junction temperature | | | 125 | °C | | T <sub>A</sub> | Ambient temperature | -40 | | 105 | °C | | . , | Power supply voltage | 2.97 | 3.3 | 3.6 | V | | $V_{DD}$ | | 1.71 | 1.8 | 1.89 | V | | V <sub>IN</sub> | Input voltage on CLKIN and digital input pins | -0.3 | | 3.6 | V | | t <sub>ramp</sub> | Power ramping time | 0.05 | | 5 | ms | #### 6.4 Thermal Information | PACKAGE | PINS | THERMAL METRIC <sup>(1)</sup> | | | | | | UNIT | |----------------|------|-------------------------------|-----------------------|------------------|-------------|-------------|-----------------------|------| | PACKAGE | PINS | R <sub>0JA</sub> | R <sub>0JC(top)</sub> | R <sub>0JB</sub> | $\Psi_{JT}$ | $\Psi_{JB}$ | R <sub>0JC(bot)</sub> | UNII | | REX0028 (VQFN) | 28 | 44.2 | 36.8 | 20.6 | 0.9 | 20.6 | 5.9 | °C/W | | REY0020 (VQFN) | 20 | 46.4 | 50.4 | 20.3 | 1.1 | 20.3 | 6.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. #### 6.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|----------------------|-----------------|-----|-----|-----|------| | CLOC | K INPUT REQUIREMENTS | | | | | | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | V <sub>IN, cross</sub> | Clock input crossing point voltage | | 100 | | 1400 | mV | | DC <sub>IN</sub> | Clock input duty cycle | | 45 | | 55 | % | | ., | Differential clock input amplitude (half of | f <sub>0</sub> ≤ 300 MHz | 200 | | 2000 | mV | | V <sub>IN</sub> | differential peak-peak voltage) | 300 MHz < f <sub>0</sub> ≤ 400 MHz | 250 | | 2000 | mV | | dV <sub>IN</sub> /dt | Clock input slew rate | Measured from –150 mV to +150 mV on the differential waveform | 0.6 | | | V/ns | | сьоск с | OUTPUT CHARACTERISTICS - 100 MHz 8 | 5 Ω PCle | | | ' | | | V <sub>OH,AC</sub> | Output voltage high | | 670 | | 820 | mV | | V <sub>OL,AC</sub> | Output voltage low | DD200001 AC toot to a 4(6) | -100 | | 100 | mV | | V <sub>max,AC</sub> | Output max voltage (including overshoot) | DB2000QL AC test load <sup>(6)</sup> | 670 | | 920 | mV | | V <sub>min,AC</sub> | Output min voltage (including undershoot) | | -100 | | 100 | mV | | V <sub>OH,DC</sub> | Output voltage high with DC test load | | 225 | | 270 | mV | | V <sub>OL,DC</sub> | Output voltage low with DC test load | | 10 | | 150 | mV | | V <sub>ovs,DC</sub> | Output overshoot voltage with DC test load | DB2000QL DC test load <sup>(2)</sup> | | | 75 | mV | | $V_{uds,DC}$ | Output undershoot voltage with DC test load | | -75 | | | mV | | 7 | Differential autout insured as | Measured at V <sub>OL</sub> /V <sub>OH</sub> , V <sub>DD</sub> = 3.3 V | | 85 | 89.25 | Ω | | $Z_{diff}$ | Differential output impedance | Measured at V <sub>OL</sub> /V <sub>OH</sub> , V <sub>DD</sub> = 1.8 V | 81 85 | | 90 | Ω | | Z <sub>diff-</sub> | Differential output impedance - crossing | Measured during transition | 68 | 85 | 102 | Ω | | | Output slew rate | Measured from –150 mV to +150 mV on the differential waveform. Lowest slew rate <sup>(6)</sup> (7) | 1.5 | | 2.2 | V/ns | | dV/dt | | Measured from –150 mV to +150 mV on the differential waveform. Low slew rate <sup>(6)</sup> (7) | 1.8 | | 2.6 | V/ns | | av/at | | Measured from –150 mV to +150 mV on the differential waveform. High slew rate (default) <sup>(6)</sup> (7) | 2 | | 2.9 | V/ns | | | | Measured from –150 mV to +150 mV on the differential waveform. Highest slew rate <sup>(6)</sup> (7) | 2.4 | | 4 | V/ns | | ∆dV/dt | Rising edge rate to falling edge rate matching | DB2000QL AC test load <sup>(6)</sup> | | | 10 | % | | DCD | Duty cycle distortion | Measured on the differential waveform. Input duty cycle = 50%(6) | -1 | | 1 | % | | V <sub>cross,AC</sub> | Absolute crossing point voltage | DB2000QL AC test load <sup>(6)</sup> | 250 | | 550 | mV | | $V_{cross,DC}$ | Absolute crossing point voltage | DB2000QL DC test load <sup>(2)</sup> | 130 | | 200 | mV | | $\Delta V_{cross,A}$ | Variation of V <sub>cross</sub> over all clock edges | DB2000QL AC test load <sup>(6)</sup> | | | 140 | mV | | $\Delta V_{cross}$ | Variation of V <sub>cross</sub> over all clock edges | DB2000QL DC test load <sup>(2)</sup> | | | 35 | mV | | V <sub>RB</sub> | Absolute value of ring back voltage as defined in PCIe | DB2000QL AC test load <sup>(6)</sup> | 100 | - | | mV | | t <sub>stable</sub> | Time before V <sub>RB</sub> is allowed | DB2000QL AC test load <sup>(6)</sup> | 500 | | | ps | | | DUTPUT CHARACTERISTICS - 100 MHz 1 | 00 Ω PCle | | | | | | V <sub>max</sub> | Output voltage high including overshoot | PCIe AC test load <sup>(1)</sup> | 670 | | 920 | mV | | V <sub>min</sub> | Output voltage low including undershoot | PCIe AC test load <sup>(1)</sup> | -100 | | 100 | mV | Submit Document Feedback over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | V <sub>OH</sub> | Output voltage high | PCIe AC test load <sup>(1)</sup> | 670 | | 820 | mV | | V <sub>OL</sub> | Output voltage low | PCIe AC test load <sup>(1)</sup> | -100 | | 100 | mV | | | 5.55 | V <sub>DD</sub> = 3.3 V | 95 | 100 | 105 | Ω | | $Z_{\text{diff}}$ | Differential output DC impedance | V <sub>DD</sub> = 1.8 V | 95 | 100 | 105 | Ω | | | | Measured from –150 mV to +150 mV on the differential waveform. Lowest slew rate <sup>(1) (7)</sup> | 1.5 | | 2.2 | V/ns | | dV/dt | Output slew rate | Measured from -150 mV to +150 mV on the differential waveform. Low slew rate <sup>(1)</sup> (7) | 1.8 | | 2.6 | V/ns | | | | Measured from -150 mV to +150 mV on the differential waveform. High slew rate <sup>(1) (7)</sup> | 2 | | 2.9 | V/ns | | | | Measured from –150 mV to +150 mV on the differential waveform. Highest slew rate <sup>(1) (7)</sup> | 2.4 | | 4 | V/ns | | ∆dV/dt | Rising edge rate to falling edge rate matching | PCIe AC test load <sup>(1)</sup> | | | 10 | % | | DCD | Duty cycle distortion | Measured on the differential waveform. Input duty cycle = 50% <sup>(1)</sup> | -1 | | 1 | % | | V <sub>cross</sub> | Absolute crossing point voltage | PCIe AC test load <sup>(1)</sup> | 250 | | 550 | mV | | $\Delta V_{cross}$ | Variation of V <sub>cross</sub> over all clock edges | PCIe AC test load <sup>(1)</sup> | | | 140 | mV | | V <sub>RB</sub> | Absolute value of ring back voltage as defined in PCIe | PCIe AC test load <sup>(1)</sup> | 100 | | | mV | | t <sub>stable</sub> | Time before V <sub>RB</sub> is allowed | PCIe AC test load <sup>(1)</sup> | 500 | | | ps | | CLOCK | OUTPUT CHARACTERISTICS - non-PCle | | | | | | | V <sub>OH</sub> | Output voltage high | Output swing programmed to 800 mV. f <sub>0</sub> | 720 | | 880 | mV | | V <sub>OL</sub> | Output voltage low | = 156.25 MHz or 312.5 MHz | -120 | | 120 | mV | | V <sub>OH</sub> | Output voltage high | Output swing programmed to 900 mV. f <sub>0</sub> = | 780 | | 980 | mV | | $V_{OL}$ | Output voltage low | 156.25 MHz or 312.5 MHz | -120 | | 120 | mV | | | Rise/fall time on single-ended waveform, | Output swing programmed to 800 mV. Fastest slew rate. $f_0$ = 156.25 MHz or 312.5 MHz | | | 340 | ps | | t <sub>R</sub> , t <sub>F</sub> | 20% to 80% | Output swing programmed to 900 mV. Fastest slew rate. f <sub>0</sub> = 156.25 MHz or 312.5 MHz | | | 370 | ps | | DCD | Duty cycle distortion | Input duty cycle = 50% | -1 | | 1 | % | | FREQUE | ENCY AND TIMING CHARACTERISTICS | | | | ' | | | ţ. | Operating frequency | Automatic Output Disable functionality is disabled | 1 | | 400 | MHz | | f <sub>0</sub> | Operating frequency | Automatic Output Disable functionality is enabled | 25 | | 400 | MHz | | <b>f</b> | Startun time | Cold start. Measured from VDD valid (90% of final VDD) to output clock stable <sup>(3)</sup> . Input clock is provided before VDD is valid. PWRGD_PWRDN# pin is tied to VDD. $f_0 \ge 100$ MHz | | | 0.4 | ms | | <sup>t</sup> startup | Startup time | Cold start. Measured from VDD valid (90% of final VDD) to output clock stable <sup>(3)</sup> . Input clock is provided before VDD is valid. PWRGD_PWRDN# pin is tied to VDD. f <sub>0</sub> < 100 MHz | | | 0.8 | ms | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------| | t <sub>stable</sub> | Clock stabilization time | VDD is stable. Measured from PWRGD assertion <sup>(4)</sup> to output clock stable. $f_0 \ge 100 \text{ MHz}^{(3)}$ | | | 0.4 | ms | | Stable | GIOCK Stabilization time | VDD is stable. Measured from PWRGD assertion <sup>(4)</sup> to output clock stable. $f_0 < 100 \text{ MHz}^{(3)}$ | | | 0.8 | ms | | t <sub>PD#</sub> | Powerdown desception time | Measured from PWRDN# deassertion <sup>(4)</sup> to output clock stable. $f_0 \ge 100 \text{ MHz}^{(3)}$ | | | 0.15 | ms | | | Powerdown deassertion time | Measured from PWRDN# deassertion <sup>(4)</sup> to output clock stable. $f_0 < 100 \text{ MHz}^{(3)}$ | | | 0.5 | ms | | t <sub>OE</sub> | Output enable/disable time | Time elapsed from OE assertion/<br>deassertion <sup>(4)</sup> to output clock starts/stops | 4 | | 10 | clk | | t <sub>LOS-assert</sub> | LOS# assertion time | Time elapsed from loss of input clock to LOS# assertion. f <sub>0</sub> < 100 MHz | | | 120 | ns | | | LOS# assertion time | Time elapsed from loss of input clock to LOS# assertion. $f_0 \ge 100 \text{ MHz}$ | | | 120 | ns | | t <sub>LOS-</sub><br>deassert | LOS# deassertion time | Time elapsed from presence of input clock to LOS# deassertion. f <sub>0</sub> < 100 MHz | | | 340 | ns | | | | Time elapsed from presence of input clock to LOS# deassertion. $f_0 \ge 100 \text{ MHz}$ | | | 105 | ns | | | Automatic output disable time | Time elapsed from LOS# assertion to output disable (both outputs are low/ low). f <sub>0</sub> < 100 MHz | | | 0.07 | ns | | <sup>I</sup> AOD | Automatic output disable time | Time elapsed from LOS# assertion to output disable (both outputs are low/low), $f_0 \ge 100 \text{ MHz}$ | | | 0.07 | ns | | • | Automatic output enable time | Time elapsed from LOS# deassertion to output clock stable. $f_0 < 100 \text{ MHz}^{(3)}$ | | | 115 | ns | | t <sub>AOE</sub> | Automatic output enable time | Time elapsed from LOS# deassertion to output clock stable, $f_0 \ge 100 \text{ MHz}^{(3)}$ | | | 22 | ns | | t <sub>switch</sub> | Switch time | Switch between two 100MHz input clocks (MUX only) | | | 70 | ns | | SKEW A | ND DELAY CHARACTERISTICS | | | | | | | | Output to output skow | Same bank | | | 50 | ps | | t <sub>skew</sub> | Output-to-output skew | Regardless of banks | | | 50 | ps | | | Part-to-part skew | | | | 330 | ps | | t <sub>PD</sub> | Input-to-output delay | | | | 1 | ns | | ∆t <sub>PD</sub> | Input-to-output delay variation | Single device over temperature and voltage | | | 1.7 | ps/°C | Submit Document Feedback over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------|----------------------|-------------------------------------------------------------------------------------|---------|-------|------| | J <sub>PCle1-CC</sub> | PCle Gen 1 CC jitter | | | 442.5 | fs | | J <sub>PCle2-CC</sub> | PCle Gen 2 CC jitter | | | 39 | fs | | J <sub>PCle3-CC</sub> | PCle Gen 3 CC jitter | | | 12.3 | fs | | J <sub>PCle4-CC</sub> | PCIe Gen 4 CC jitter | | | 12.3 | fs | | J <sub>PCle5-CC</sub> | PCIe Gen 5 CC jitter | | | 4.9 | fs | | J <sub>PCle6-CC</sub> | PCIe Gen 6 CC jitter | | | 3 | fs | | J <sub>PCle7-CC</sub> | PCIe Gen 7 CC jitter | Single clock input. Input slew rate ≥ 3.5 V/ns. Differential input swing ≥ 1600 mV | | 2.1 | fs | | J <sub>PCle2-IR</sub> | PCle Gen 2 IR jitter | v/iis. Dilicional input swing = 1000 iiiv | | fs | | | J <sub>PCle3-IR</sub> | PCle Gen 3 IR jitter | | | 14.1 | fs | | J <sub>PCle4-IR</sub> | PCle Gen 4 IR jitter | | | 14.5 | fs | | J <sub>PCle5-IR</sub> | PCle Gen 5 IR jitter | | | 3.9 | fs | | J <sub>PCle6-IR</sub> | PCle Gen 6 IR jitter | | | 3 | fs | | J <sub>PCle7-IR</sub> | PCle Gen 7 IR jitter | | | 2.1 | fs | | J <sub>PCle1-CC</sub> | PCle Gen 1 CC jitter | | | 583.2 | fs | | J <sub>PCle2-CC</sub> | PCIe Gen 2 CC jitter | | | 51.3 | fs | | J <sub>PCle3-CC</sub> | PCle Gen 3 CC jitter | | | 16 | fs | | J <sub>PCle4-CC</sub> | PCIe Gen 4 CC jitter | | | 16 | fs | | J <sub>PCle5-CC</sub> | PCIe Gen 5 CC jitter | | | 6.4 | fs | | J <sub>PCle6-CC</sub> | PCIe Gen 6 CC jitter | | | 3.9 | fs | | J <sub>PCle7-CC</sub> | PCIe Gen 7 CC jitter | Single clock input. Input slew rate ≥ 1.5 V/ns. Differential input swing ≥ 800 mV | | 2.8 | fs | | J <sub>PCle2-IR</sub> | PCIe Gen 2 IR jitter | viiio. Biiioi siiiaa iiipat siiiiig = soo iiiv | | 41.9 | fs | | J <sub>PCle3-IR</sub> | PCIe Gen 3 IR jitter | | | 18.3 | fs | | J <sub>PCle4-IR</sub> | PCIe Gen 4 IR jitter | | | 18.9 | fs | | J <sub>PCle5-IR</sub> | PCIe Gen 5 IR jitter | | | 5.1 | fs | | J <sub>PCle6-IR</sub> | PCIe Gen 6 IR jitter | | | 3.8 | fs | | J <sub>PCle7-IR</sub> | PCIe Gen 7 IR jitter | | | 2.6 | fs | | J <sub>PCle1-CC</sub> | PCIe Gen 1 CC jitter | | 255.3 | 517.5 | fs | | J <sub>PCle2-CC</sub> | PCIe Gen 2 CC jitter | | 30 | 45.3 | fs | | J <sub>PCle3-CC</sub> | PCIe Gen 3 CC jitter | | 8.3 | 13.7 | fs | | J <sub>PCle4-CC</sub> | PCIe Gen 4 CC jitter | Doth inputs (for MIN and A bases are in | 8.3 | 13.7 | fs | | J <sub>PCle5-CC</sub> | PCIe Gen 5 CC jitter | Both inputs (for MUX only) have running clocks. CLK_SEL pin = low (CLKIN0 | 2.9 | 5.5 | fs | | J <sub>PCle6-CC</sub> | PCIe Gen 6 CC jitter | = 100MHz, CLKIN1 = 99.75MHz), | 2 | 3.5 | fs | | J <sub>PCle7-CC</sub> | PCIe Gen 7 CC jitter | mid (CLKIN0 = 100MHz, CLKIN1 = 99.75MHz) or high (CLKIN0 = | 1.4 | 2.5 | fs | | J <sub>PCle2-IR</sub> | PCIe Gen 2 IR jitter | 99.7MHz, CLKIN1 = 100MHz). Input slew | 31.9 | 48.5 | fs | | J <sub>PCle3-IR</sub> | PCIe Gen 3 IR jitter | rate ≥ 3.5 V/ns. Differential input swing ≥ 1600 mV | 8.8 | 21.7 | fs | | J <sub>PCle4-IR</sub> | PCIe Gen 4 IR jitter | | 8.8 | 21.7 | fs | | J <sub>PCle5-IR</sub> | PCIe Gen 5 IR jitter | | 3.4 | 6.7 | fs | | J <sub>PCle6-IR</sub> | PCIe Gen 6 IR jitter | | 2.8 | 4.7 | fs | | J <sub>PCle7-IR</sub> | PCIe Gen 7 IR jitter | | 1.4 | 2.5 | fs | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-------|-------|------| | J <sub>PCle1-CC</sub> | PCle Gen 1 CC jitter | | | 388.6 | 669.5 | fs | | J <sub>PCle2-CC</sub> | PCle Gen 2 CC jitter | | | 35.4 | 57 | fs | | J <sub>PCle3-CC</sub> | PCle Gen 3 CC jitter | | | 10.1 | 17.1 | fs | | J <sub>PCle4-CC</sub> | PCle Gen 4 CC jitter | | | 10.1 | 17.1 | fs | | J <sub>PCle5-CC</sub> | PCle Gen 5 CC jitter | Both inputs (for MUX only) have running clocks. CLK_SEL pin = low (CLKIN0 | | 3.7 | 7.4 | fs | | J <sub>PCle6-CC</sub> | PCle Gen 6 CC jitter | = 100MHz, CLKIN1 = 99.75MHz), | | 2.4 | 4.4 | fs | | J <sub>PCle7-CC</sub> | PCle Gen 7 CC jitter | mid (CLKIN0 = 100MHz, CLKIN1 = 99.75MHz) or high (CLKIN0 = | | 1.7 | 3.1 | fs | | J <sub>PCle2-IR</sub> | PCIe Gen 2 IR jitter | 99.7MHz, CLKIN1 = 100MHz). Crosstalk | | 35.4 | 57 | fs | | J <sub>PCle3-IR</sub> | PCle Gen 3 IR jitter | included. Input slew rate ≥ 1.5<br>V/ns. Differential input swing ≥ 800 mV | | 9.8 | 24 | fs | | J <sub>PCle4-IR</sub> | PCle Gen 4 IR jitter | Vilis. Differential input swifig 2 000 mV | | 9.9 | 24 | fs | | J <sub>PCle5-IR</sub> | PCle Gen 5 IR jitter | | | 4.3 | 8.6 | fs | | J <sub>PCle6-IR</sub> | PCIe Gen 6 IR jitter | | | 3.3 | 6 | fs | | J <sub>PCle7-IR</sub> | PCIe Gen 7 IR jitter | | | 2.3 | 4.2 | | | | Input slew rate ≥ 1.5 V/ns. Differential input swing ≥ 800 mV <sup>(6)</sup> | | | 8.7 | 11.5 | fs | | J <sub>DB2000QL</sub> | SSECONAL III.O. | Input slew rate ≥ 3.5 V/ns. Differential input swing ≥ 1600 mV <sup>(6)</sup> | | 6.5 | 9 | fs | | | Additive 12 kHz to 20 MHz RMS jitter | f = 100 MHz, slew rate ≥ 3.5 V/ns | | 27.3 | 37.5 | fs | | | Additive 12 KHZ to 20 WHZ KWO Jitter | f = 100 MHz, slew rate ≥ 1.5 V/ns | | 37.4 | 48.5 | fs | | | Additive 42 kl la to 20 Ml la DMS iittor | f = 156.25 MHz, slew rate ≥ 3.5 V/ns | | 21.9 | 31 | fs | | | Additive 12 kHz to 20 MHz RMS jitter | f = 156.25 MHz, slew rate ≥ 1.5 V/ns | | 29.4 | 38.5 | fs | | J <sub>RMS-</sub> | Additive 12 kHz to 70 MHz RMS jitter | f = 156.25 MHz, slew rate ≥ 3.5 V/ns | | 35.1 | 48.5 | fs | | additive | Additive 12 KHZ to 70 WHZ KWIS JILLER | f = 156.25 MHz, slew rate ≥ 1.5 V/ns | | 47.1 | 60.5 | fs | | | Additive 12 kHz to 20 MHz RMS jitter | f = 312.5 MHz, slew rate ≥ 3.5 V/ns | | 19.3 | 28 | fs | | | Additive 12 KHZ to 20 WHZ KWIS JILLER | f = 312.5 MHz, slew rate ≥ 1.5 V/ns | | 27.4 | 39.5 | fs | | | Additive 12 kHz to 70 MHz RMS jitter | f = 312.5 MHz, slew rate ≥ 3.5 V/ns | | 29.5 | 41.5 | fs | | | Additive 12 KH2 to 10 WH2 KWO Jitter | f = 312.5 MHz, slew rate ≥ 1.5 V/ns | | 40.7 | 58 | fs | | SUPPLY | CURRENT CHARACTERISTICS | | | | | | | I <sub>DD,total</sub> | LMKDB1202 total supply current | All outputs running, f <sub>0</sub> = 100 MHz | | | 41 | mA | | I <sub>DD,total</sub> | LMKDB1204 total supply current | All outputs running, f <sub>0</sub> = 100 MHz | | | 54 | mA | | I <sub>DD,core</sub> | LMKDB1202 core supply current | Pin PWRGD/PWRDN# = high, all outputs disabled | | | 25.5 | mA | | I <sub>DD,core</sub> | LMKDB1204 core supply current | Pin PWRGD/PWRDN# = high, all outputs disabled | | | 25.5 | mA | | | Output quanty ourrest per cutsus | f <sub>0</sub> = 100 MHz | | | 6.4 | mA | | I <sub>DDO</sub> | Output supply current per output | f <sub>0</sub> = 400 MHz | | | 9.2 | mA | | | LMKDB1204, power down current | Pin PWRGD/PWRDN# = low | | | 5.6 | mA | Submit Document Feedback over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------------------|----------------------------------------------------|---------------------------|-----|--------------------------|------| | | | 10 kHz noise ripple | | | -93 | dBc | | | | 50 kHz noise ripple | | | -91 | dBc | | | | 100 kHz noise ripple | | | -91 | dBc | | | Power Supply Noise Rejection, $V_{DD} = 3.3$ $V^{(5)}$ | 500 kHz noise ripple | | | -95 | dBc | | | · | 1 MHz noise ripple | | | -96 | dBc | | | | 5 MHz noise ripple | | | -111 | dBc | | PSNR | | 10 MHz noise ripple | | | -99 | dBc | | FOINIX | | 10 kHz noise ripple | | | -85 | dBc | | | | 50 kHz noise ripple | | | -89 | dBc | | | | 100 kHz noise ripple | | | -91 | dBc | | | Power Supply Noise Rejection, V <sub>DD</sub> = 1.8 V <sup>(5)</sup> | 500 kHz noise ripple | | | -93 | dBc | | | | 1 MHz noise ripple | | | -94 | dBc | | | | 5 MHz noise ripple | | | -109 | dBc | | | | 10 MHz noise ripple | | | -97 | dBc | | I/O CHA | RACTERISTICS | | | | | | | $V_{IH}$ | Input voltage high | | 2 | | V <sub>DD</sub> + | V | | | | 2-level logic input, V <sub>DD</sub> = 3.3 V ± 10% | 0.0 | | 0.3 | | | V <sub>IL</sub> | Input voltage low | | -0.3 | | 0.8 | V | | $V_{IH}$ | Input voltage high | 0.1 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 2.4 | | V <sub>DD</sub> + 0.3 | V | | $V_{IM}$ | Input voltage mid | 3-level logic input, V <sub>DD</sub> = 3.3 V ± 10% | 1.2 | | 1.8 | V | | $V_{IL}$ | Input voltage low | | -0.3 | | 8.0 | V | | $V_{IH}$ | Input voltage high | 2-level logic input, V <sub>DD</sub> = 1.8 V ± 5% | 1.3 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input voltage low | | -0.3 | | 0.4 | V | | V <sub>IH</sub> | Input voltage high | | 1.3 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IM</sub> | Input voltage mid | 3-level logic input, V <sub>DD</sub> = 1.8 V ± 5% | 0.65 | , | 0.95 | V | | V <sub>IL</sub> | Input voltage low | | -0.3 | , | 0.4 | V | | V <sub>OH</sub> | Output high voltage | SBI_OUT, I <sub>OH</sub> = -2 mA | 2.4 | | V <sub>DD</sub> + 0.3 | V | | V <sub>OL</sub> | Output low voltage | SBI_OUT, I <sub>OL</sub> = 2 mA | | , | 0.4 | V | | | | CLKINx_P | -40 | | 40 | μΑ | | | | CLKINx_N | -40 | | 40 | μA | | I <sub>IN</sub> | Input leakage current | single-ended inputs with internal pulldown | -30 | | 30 | μA | | 'IN | input louridge danient | single-ended inputs without internal pulldown | -5 | | 5 | μΑ | | | | 3-level logic input | -30 | | 30 | μA | | R <sub>PU,PD</sub> | Internal pullup/pulldown resistor for single-ended inputs | | | 120 | | kΩ | | SMBUS | ELECTRICAL CHARACTERISTICS | | | | | | | V <sub>IH</sub> | SMB_CLK, SMB_DATA input high voltage | | 0.8 ×<br>V <sub>DD</sub> | | | V | | V <sub>IL</sub> | SMB_CLK, SMB_DATA input low voltage | | | | 0.3 ×<br>V <sub>DD</sub> | V | | V <sub>HYS</sub> | Hysteresis of Schmitt Trigger Inputs | | 0.05 ×<br>V <sub>DD</sub> | | | V | | | | | | | | | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |-------------------|-----------------------------------|------------------------|-----|--------|--------| | V <sub>OL</sub> | SMB_DATA output low voltage | I <sub>OL</sub> = 4 mA | | 0 | 4 V | | I <sub>LEAK</sub> | SMB_CLK, SMB_DATA input leakage | | -10 | • | 0 μΑ | | C <sub>PIN</sub> | SMB_CLK, SMB_DATA pin capacitance | | | , | 0 pF | - (1) PCIe AC test load - (2) DB2000QL DC test load - (3) First clock edge is used for timing measurements. Clock outputs are muted until stabilized. - (4) For input pins, assertion or deassertion starts when the input voltage reaches the minimum voltage required for a "high" level, or the maximum voltage required for a "low" level - (5) All power supply pins are tied together. A 0.1μF capacitor is placed close to each power supply pin. 50 mVpp ripple is applied before the decoupling capacitors. Measure the spur level at the clock output - (6) DB2000QL AC test load - (7) Slew rate is highly dependent on PCB trace characteristics ### 6.6 SMBus Timing Requirements | | | 100-kHz CLASS | | 400-kHz CLA | SS | UNIT | |-----------------------|-----------------------------------------------------------------|---------------|------|-------------|-----|------| | | | MIN | MAX | MIN | MAX | UNII | | f <sub>SMB</sub> | SMBus Operating Frequency | 10 | 100 | 10 | 400 | kHz | | f <sub>BUF</sub> | Bus free time between STOP and START condition | 4.7 | - | 1.3 | - | μs | | t <sub>HD_STA</sub> | Hold time after (REPEATED) START condition | 4.0 | - | 0.6 | - | μs | | t <sub>SU_STA</sub> | REPEATED START condition setup time | 4.7 | _ | 0.6 | - | μs | | t <sub>SU_STO</sub> | STOP condition setup time | 4.0 | - | 0.6 | - | μs | | t <sub>HD_DAT</sub> | Data hold time | 0 | - | 0 | - | ns | | t <sub>SU_DAT</sub> | Data setup time | 250 | _ | 100 | - | ns | | t <sub>TIMEOUT</sub> | Detect clock low timeout | 25 | 35 | 25 | 35 | ms | | t <sub>LOW</sub> | Clock low period | 4.7 | - | 1.3 | - | μs | | t <sub>HIGH</sub> | Clock high period | 4.0 | 50 | 0.6 | 50 | μs | | t <sub>LOW_SEXT</sub> | Cumulative clock low extend time (secondary device) | _ | 25 | _ | 25 | ms | | t <sub>LOW_PEXT</sub> | Cumulative clock low extend time (primary device) | _ | 10 | _ | 10 | ms | | t <sub>F</sub> | Clock/Data Fall Time | _ | 300 | _ | 300 | ns | | t <sub>R</sub> | Clock/Data Rise Time | _ | 1000 | _ | 300 | ns | | t <sub>SPIKE</sub> | Noise spike suppression time | _ | _ | 0 | 50 | ns | | t <sub>POR</sub> | Time in which a device must be operational after power-on reset | | 500 | | 500 | ms | ### 6.7 SBI Timing Requirements | | | MIN | MAX | UNIT | |---------------------|--------------------------------------------------------------------|-----|-----|--------| | t <sub>PERIOD</sub> | Clock period | 40 | - | ns | | t <sub>SETUP</sub> | SHFT setup to SBI_CLK rising edge | 10 | _ | ns | | t <sub>DSU</sub> | SBI_IN data setup to SBI_CLK rising edge | 5 | _ | ns | | t <sub>DHOLD</sub> | SBI_IN data hold after SBI_CLK rising edge | 2 | _ | ns | | t <sub>DOUT</sub> | SBI_CLK rising edge to SBI_OUT data valid | 2 | - | ns | | t <sub>LD</sub> | CLK rising edge to LD# falling edge | 10 | - | ns | | t <sub>OE</sub> | Delay from LD# falling edge to output enable/disable taking effect | 4 | 10 | clocks | Submit Document Feedback | | | MIN | MAX | UNIT | |-------------------|------------------------------|-----|-----|------| | t <sub>SLEW</sub> | SBI_CLK 20% to 80% slew rate | 0.7 | 4 | V/ns | # **6.8 Timing Diagrams** Figure 6-1. SMBus Timing Diagram Figure 6-2. SBI Timing Diagram # **6.9 Typical Characteristics** ### 7 Parameter Measurement Information Figure 7-1. PCle AC Test Load Figure 7-2. DB2000QL AC Test Load Figure 7-3. DB2000QL DC Test Load ### 8 Detailed Description #### 8.1 Overview LMKDB12xx are PCIe Gen 1 to Gen7 and DB2000QL compliant two input clock muxes that distributes LP-HCSL clocks designed for PCIe Gen 1 through 7 applications. With ultra low additive jitter and ultra low propagation delay, LMKDB12xx devices allow for enough jitter margin for the entire clock path mainly required for PCle Gen 6 and Gen 7 buffer cascading and Ethernet fan out applications. The LMKDB12xx also support both 1.8V and 3.3V supply voltages for better design flexibility. LMKDB12xx have individual OE or group OE controls as mentioned in Section 4 for all outputs, which provides more design flexibility. Each output of each device also has programmable slew rate, programmable output amplitude swing, and automatic output disable. The devices support $100\Omega$ or $85\Omega$ LP-HCSL, denoted by the part number as shown in Section 4, with output frequencies of up to 400MHz. LMKDB12xx devices have ZOUT\_SEL pin to select $100\Omega$ or $85\Omega$ LP-HCSL output impedance. LMKDB12xx have pin mode, SMBus mode, and Side Band Interface (SBI) mode, which can all be used at the same time. The vSMB\_EN pin on LMKDB1204 can be used to select pin mode or SMBus mode. SBI enables or disables output clocks at a much faster speeds (up to 25MHz) as compared to SMBus. Furthermore, because both SBI and SMBus can operate at the same time, SMBus can still be used to take over device control and readback status after power-up. For more details please refer to Section 8.4. Refer to Section 8 for the detailed descriptions of the devices pins and the *Register Map* for more details on the device registers. ### 8.2 Functional Block Diagram 1. LMKDB1204 only. Figure 8-1. LMKDB1204 LMKDB1202 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 Input Features ### 8.3.1.1 Running Input Clocks When Device is Powered Off The device supports running input clocks when power is off. This is different than the fail-safe feature where the input can be pulled to static VDD when device power is off. This is useful if clock inputs are available before power is provided to the clock buffer. #### 8.3.1.2 Fail-Safe Inputs All clock input pins and digital input pins support fail-safe. Fail-safe means a pin can be driven to VDD when device power is off, without causing any leakage or reliability problem. For example, an OE# pin can be driven to VDD before device power is up so that the output stays muted until the OE# pin goes low, sometime after power-up. ### 8.3.1.3 Input Configurations LMKDB12xx devices input buffer stage supports four different configurations: - · DC coupled HCSL inputs. - DC coupled LVDS input signal with external 100Ω termination resistor. - AC coupled inputs with internal self-bias. See AC-Coupled or DC-Coupled Clock Inputs for more details. - Internal 50Ω to ground terminations. See Internal Termination for Clock Inputs for more details. All the devices with two inputs have individual AC coupling and input termination option. To configure each input, refer to register map for configuration bits. Figure 8-2. HCSL Input Interface (PCIe Standard) Figure 8-3. LVDS Input Interface Figure 8-4. External AC-Coupled Input Figure 8-5. Receiver Internal Terminations #### 8.3.1.3.1 Internal Termination for Clock Inputs There is an option to enable $50\Omega$ internal termination for differential clock input. For LP-HCSL input, disable the internal termination. For HCSL input, enable internal termination if external termination is not provided. The internal termination is disabled by default. ### 8.3.1.3.2 AC-Coupled or DC-Coupled Clock Inputs Input clocks can be either AC coupled or DC coupled. If the inputs are DC coupled, the input signal swing levels must match those in Specifications under the CLOCK INPUT REQUIREMENTS. Also, register RX\_EN\_AC\_INPUT must be set to 0 for DC-coupled inputs or set to 1 for AC-coupled inputs. Refer to the Register Map for more information about RX\_EN\_AC\_INPUT. ### 8.3.2 Flexible Power Sequence #### 8.3.2.1 PWRDN# Assertion and Deassertion In the recommended power down sequence, PWRDN# is asserted while input clocks are valid. Make sure to hold the PWRDN# pin at low level for two consecutive rising edges of the input clock cycle. As a result, all clock outputs are muted to low/low (OUTx\_P = Low, OUTx\_N = Low) without a glitch. Following any other sequence brings the device to an undefined mode and can cause glitches or invalid outputs. #### 8.3.2.2 OE# Assertion and Deassertion OE# pins can be asserted and deasserted at anytime, whether: - · Device power supply is on or off - PWRGD/PWRDN# pin is pulled high or low - · Clock input is valid or invalid The OE# pins only take effect if all below conditions are met: - 1. The clock input is valid - 2. The PWRGD/PWRDN# pin is high - 3. The device power is up Otherwise outputs are always muted and OE# assertion and deassertion has no impact. If OE# pins become low in any of the below conditions: - 1. Input clock is invalid - 2. PWRGD/PWRDN# pin is low - 3. Device power is off Then when all below conditions are met: - 1. The clock input is valid - 2. The PWRGD/PWRDN# pin is high - 3. The device power is up Outputs are enabled without any glitch (assuming register OE and SBI OE are active). #### 8.3.2.3 Clock Input and PWRGD/PWRDN# Behaviors When Device Power is Off Input clocks can be running, floating, low/low or pulled to VDD when device power is off, regardless of PWRGD/PWRDN# pin states (low, high, low-to-high transition and high-to-low transition). Table 8-1 shows all the supported sequences; where clock input can be applied before or after VDD is applied. Table 8-1. Flexible Power-up Sequences | VDD | PWRGD/PWRDN# | CLKIN_P/CLKIN_N | | |-------------|--------------|-----------------|--| | | X | Running | | | Not Present | | Floating | | | | | Low / Low | | Table 8-1. Flexible Power-up Sequences (continued) | VDD | PWRGD/PWRDN# | CLKIN_P/CLKIN_N | |---------|--------------|-----------------| | | 0 or 1 | Running | | Present | | Floating | | | | Low / Low | #### 8.3.3 LOS and OE #### 8.3.3.1 Synchronous OE Outputs are enabled and disabled synchronously. Synchronous OE means when an output is enabled or disabled, there is no glitch or runt pulse at the output. #### 8.3.3.2 OE Control OE (Output Enable) can enable or disable a certain output. Three types of OE controls are supported: OE pin, OE register bit through SMBus, and OE control through SBI. The three controls follow the AND logic. An output is enabled only if all three controls enable that output. If any control disables that output, that output is disabled. ### 8.3.3.2.1 OE Mapping The LMKDB12xx have maximum of 8 OE# pins. Below table provides mapping for LMKDB1216 and LMKDB1208. Alternate pin function in the table for LMKDB1216 can be selected through OE#\_ASSIGNMENT registers. Table 8-2. LMKDB1216 and LMKDB1208 OE# Mapping | Pin Name | SBI_EN Pin | LMKDB1216 Default<br>Pin Function | LMKDB1216<br>Alternate Pin<br>Function | LMKDB1208 Default<br>Pin Function | LMKDB1208<br>Alternate Pin<br>Function | | |---------------|--------------|-----------------------------------|----------------------------------------|-----------------------------------|----------------------------------------|--| | OE0# | X | CLK0 OE# | CLK1 OE# | CLK0 OE# | | | | OE1# | X | CLK2 OE# | CLK3 OE# | CLK1 OE# | | | | OE2# | X | CLK4 OE# | CLK5 OE# | CLK2 OE# | | | | OF3#ICDL CLV | 0 (Inactive) | CLK6 OE# | CLK7 OE# | CLK3 OE# | N/A | | | OE3#/SBI_CLK | 1 (Active) | SBI_CLK | N/A | SBI_CLK | | | | OE4#/SDL IN | 0 (Inactive) | CLK8 OE# | CLK9 OE# | CLK4 OE# | | | | OE4#/SBI_IN | 1 (Active) | SBI_IN | N/A | SBI_IN | | | | OE5# | X | CLK10 OE# | CLK11 OE# | CLK5 OE# | | | | OF6#/SUFT_LD# | 0 (Inactive) | CLK12 OE# | CLK13 OE# | CLK6 OE# | | | | OE6#/SHFT_LD# | 1 (Active) | SHFT_LD# | N/A | SHFT_LD# | | | | OE7#/SPLOUT | 0 (Inactive) | CLK14 OE# | CLK15 OE# | CLK7 OE# | | | | OE7#/SBI_OUT | 1 (Active) | SBI_OUT | N/A | SBI_OUT | | | #### 8.3.3.3 Automatic Output Disable Automatic Output Disable (AOD) is enabled by default, and can be disabled through SMBus. When input clock becomes invalid and LOS# is active, output clocks are muted to low/low (OUTx\_P = Low, OUTx\_N = Low). Before LOS# is active and after input clock becomes invalid (because LOS detection takes time), output clocks stay at a steady state following the last input state. For example, if the input clock stopped at low/high, then output clocks first stay at low/high, then muted to low/low once LOS# is active. #### 8.3.3.4 LOS Detection LOS (Loss Of input Signal) detects whether the clock input is valid or not. When input clock is valid, LOS# register bit = 1 and LOS# pin = high. When input clock is invalid, LOS register bit = 0 and LOS# pin = low. Submit Document Feedback At power-up, the LOS# pin is kept low until input is detected valid. Therefore, the LOS# pin can be used for the timing of OE# insertion and other operations. The LOS# signal is only effective if PWRGD/PWRDN# pin is high. If this pin is low, then LOS# is low regardless of input validness ### 8.3.4 Output Features #### 8.3.4.1 Output Banks LMKDB12xx muxes have two output banks that can be used as dual bank buffer mode. Each bank has a dedicated supply pin to avoid cross talk when operating at different frequencies. Refer to Figure 10-2 to minimize noise on the output banks. Below Table 8-3. LMKDB12xx Output Banks | Output Bank | Outputs (P/N) | |-------------|---------------| | 0 | [0:N/2-1] | | 1 | [N/2:N-1] | #### 8.3.4.2 Double Termination For regular PCIe applications, LP-HCSL outputs do not require external termination, but the LMKDB family does support double termination (this is uncommon). In that case, an external $50\Omega$ termination is placed and the swing is halved. This results additional power consumption as well due to $50\Omega$ termination to ground on the output. #### 8.3.4.3 Programmable Output Slew Rate The LMKDB family offers slew rate control options through SMBus and pin modes. The pin mode option is global slew rate control for all the outputs. SMBus slew rate control supports programmable output slew rate for each individual output. The slew rate is heavily dependent on trace characteristics including trace width, copper thickness, substrate height, dielectric constant, and loss tangent. LMKDB slew rate control settings are tested with PCIe test load shown in Figure 7-1. #### 8.3.4.3.1 Slew Rate Control Through SMBus The LMKDB1120 has 16 different slew rates options that can be assigned to the outputs. 0x0 is the fastest slew rate setting and 0xF is the slowest slew rate setting. To set the slew rate of each output, follow these steps: - 1. There are four different registers, SLEWRATE\_OPT#, that can store up to four different slew rates. Select your desired slew rates by assigning a value from 0x0 (fastest) to 0xF (slowest) to each SLEWRATE\_OPT# register. The default values set to each SLEWRATE\_OPT# register can be found in Table 8-4. - a. For example, if you wanted the fastest, second fastest, and the slowest slew rate, assign 0x0, 0x1, and 0xF to registers SLEWRATE\_OPT#. SLEWRATE\_OPT1 = 0x0 (fastest), SLEWRATE\_OPT2 = 0x1 (second fastest), and SLEWRATE\_OPT3 = 0xF (slowest). SLEWRATE\_OPT4 does not have to be assigned, but if you want more than one register set to a slew rate, then SLEWRATE\_OPT4 can be assigned to any of the three previous settings. - 2. Set a slew rate option for each output by using the SLEWRATE\_SEL\_CLKX\_LSB and SLEWRATE\_SEL\_CLKX\_MSB as shown in Table 8-4 or drop-down menus under the Output Slew Rate Control Section in TICSPro. The default SLEWRATE\_OPT# register assignment for all outputs is SLEWRATE\_OPT2, which has a default slew rate of 0x6. The corresponding ranges for the four default slew rates can be found in Section 6 under CLOCK OUTPUT CHARACTERISTICS - 100MHz $85\Omega$ PCIe or CLOCK OUTPUT CHARACTERISTICS - 100MHz $100\Omega$ PCIe for the specification Output slew rate. Table 8-4. LMKDB Default SLEWRATE\_OPT\_# Values | Register Field Name | Default Value | Default Slew Rate | |---------------------|---------------|--------------------------------| | SLEWRATE_OPT_1 | 0x0 | Highest | | SLEWRATE_OPT_2 | 0x6 | High (default for all outputs) | ### Table 8-4. LMKDB Default SLEWRATE\_OPT\_# Values (continued) | Register Field Name | Default Value | Default Slew Rate | |---------------------|---------------|-------------------| | SLEWRATE_OPT_3 | 0xA | Low | | SLEWRATE_OPT_4 | 0xF | Lowest | ### Table 8-5. SLEWRATE\_SEL\_CLKX\_LSB & SLEWRATE\_SEL\_CLKX\_MSB Slew Rate Selection | SLEWRATE_SEL_CLKX_LSB | SLEWRATE_SEL_CLKX_MSB | Slew Rate Option Selection | |-----------------------|-----------------------|----------------------------| | 0 | 0 | SLEWRATE_OPT_4 | | 1 | 0 | SLEWRATE_OPT_3 | | 0 | 1 | SLEWRATE_OPT_2 | | 1 | 1 | SLEWRATE_OPT_1 | To program the slew rate to the desired slew rate, the following sequence needs to be followed: - 1. [Optional]: if the default assignments shown in Table 8-4 for each slew rate speed is not as desired, one of the slew rate options value can be changed to another slew rate. - 2. [LMKDB1108 and 1104 only]: Program SLEWRATE\_CTRL\_MODE register to 1 to select SMBus programming mode for slew rate control. Refer to Section 9 section for LMKDB1108 and LMKDB1104 register bits information. - Program SLEWRATE\_SEL\_CLKX\_MSB and SLEWRATE\_SEL\_CLKX\_LSB to assign clock output X to desired slew rate speed option, as shown in Table 8-5. The default assignments for each option can be found in Table 8-4. ### 8.3.4.4 Programmable Output Swing The LMKDB family supports programmable LP-HCSL swings between a range of 600mV to 975mV. All outputs are programmed to the same output swing via register AMP and AMP\_BANKX for both buffer and mux respectively. To program the outputs to the desired swing refer to the Register Maps. #### 8.3.4.5 Accurate Output Impedance The LMKDB family supports both $100\Omega$ LP-HCSL and $85\Omega$ LP-HCSL. The output impedance is accurately trimmed to $\pm 5\%$ . This helps improve impedance matching and clock signal integrity. #### 8.3.4.6 Programmable Output Impedance The LMKDB12xx pin mode option to select $100\Omega$ or $85\Omega$ LP-HCSL output impedance provides flexibility in design. Output impedance can be selected using ZOUT\_SEL pin on the device as shown in Table 8-6. If left floating, $85\Omega$ output impedance is selected by default through an internal pulldown resistor. **Table 8-6. Programmable Output Impedance** | ZOUT_SEL | Output Impedance | |----------|------------------| | Low | 85Ω | | High | 100Ω | ### 8.4 Device Functional Modes #### 8.4.1 SMBus Mode In SMBus mode, LMKDB11xx device SMBus registers can be written and read through SMBus pins. Pin SADR1 and SADR0 set the SMBus address. | SADR1 | SADR0 | 8-Bit SMBus Address (R/W Bit = 0) | |-------|-------|-----------------------------------| | Low | Low | 0xD8 | | Low | Float | 0xDA | | Low | High | 0xDE | Submit Document Feedback | SADR1 | SADR0 | 8-Bit SMBus Address (R/W Bit = 0) | |-------|-------|-----------------------------------| | Float | Low | 0xC2 | | Float | Float | 0xC4 | | Float | High | 0xC6 | | High | Low | 0xCA | | High | Float | 0xCC | | High | High | 0xCE | **Table 8-7. Command Code Definition** | BIT | DESCRIPTION | |-------|---------------------------------------------------------------------------------------------------------| | 7 | 0 = Block Read or Block Write operation<br>1 = Byte Read or Byte Write operation | | (6:0) | Register address for <i>Byte</i> operations, or starting register address for <i>Block</i> , operations | # Figure 8-6. Generic Programming Sequence Controller-to-Peripheral Transmission Peripheral-to-Controller Transmission # Figure 8-7. Byte Write Protocol Figure 8-8. Byte Read Protocol Figure 8-9. Block Write Protocol Figure 8-10. Block Read Protocol ### 8.4.2 SBI Mode Side-Band Interface (SBI) is a simple 3-wire or 4-wire serial interface which consists of SHFT\_LD#, SBI\_IN, SBI\_CLK and SBI\_OUT (optional) pins. When the SHFT\_LD# pin is high, the rising edge of SBI\_CLK clocks SBI\_IN into a shift register. After shifting data, the falling edge of SHFT\_LD# loads the shift register contents into the output register. SBI registers can be shifted out through SBI\_OUT pin to form daisy chain topology. Enabling SBI mode does not disable SMBus. SBI registers can be accessed while PWRGD/PWRDN# pin is low. LMKDB12xx only supports pin mode and SMBus mode. Figure 8-11. SBI Control Logic Figure 8-12. SBI Star Topology Submit Document Feedback Figure 8-13. SBI Daisy Chain Topology SBI register sequence: ### 8.4.3 Pin Mode If the SMBus or SBI interface is not needed, the SMBus pins or SBI pins can be left floating. The device can operate in pin mode and the outputs can be enabled or disabled by OE# pins. # 9 Register Maps ### 9.1 LMKDB12xx Registers Table 9-1 lists the memory-mapped registers for the LMKDB1204 registers. All register offset addresses not listed in Table 9-1 must be considered as reserved locations and the register contents must not be modified. Table 9-1. LMKDB12xx Registers | Offset | Acronym | Register Name | Section | |--------|---------|--------------------------------------------------------------------------------|----------------| | 0h | R0 | Output Enable Control for CLK2 and CLK3 | Section 9.1.1 | | 1h | R1 | Output Enable Control for CLK0 and CLK1 | Section 9.1.2 | | 2h | R2 | OE Pin Readback for CLK2 and CLK3 | Section 9.1.3 | | 3h | R3 | OE Pin Readback for CLK0 and CLK1 | Section 9.1.4 | | 4h | R4 | CLKIN1 AOD Enable Control | Section 9.1.5 | | 5h | R5 | Device Info | Section 9.1.6 | | 6h | R6 | Device Info (cont.) | Section 9.1.7 | | 7h | R7 | SMBus Byte Counter | Section 9.1.8 | | 11h | R17 | Output Amplitude | Section 9.1.9 | | 12h | R18 | Input Configuration, Save Config in PD, SMB SDATA Monitoring, and LOS Readback | Section 9.1.10 | | 14h | R20 | Output Slew Rate Select MSB for CLK2 and CLK3 | Section 9.1.11 | | 15h | R21 | Output Slew Rate Select MSB for CLK0 and CLK1 | Section 9.1.12 | | 24h | R36 | CLKIN0 AOD Enable Control | Section 9.1.13 | | 26h | R38 | Non-clearable SMBUS Write Lock | Section 9.1.14 | | 27h | R39 | LOS Event Status and Clearable SMBus Write Lock | Section 9.1.15 | | 2Bh | R43 | CLKIN Source Select | Section 9.1.16 | | 5Bh | R91 | Slew Rate Speed Options 1 and 2 Assignments | Section 9.1.17 | | 5Ch | R92 | Slew Rate Speed Options 3 and 4 Assignments | Section 9.1.18 | | 5Dh | R93 | CLKIN0 AC/DC coupled Selection | Section 9.1.19 | | 62h | R98 | Output Slew Rate Select LSB for CLK0 and CLK1 | Section 9.1.20 | | 63h | R99 | Output Slew Rate Select LSB for CLK2 and CLK3 | Section 9.1.21 | Complex bit access types are encoded to fit into small table cells. Table 9-2 shows the codes that are used for access types in this section. Table 9-2. LMKDB12xx Access Type Codes | Table 0 2. Elling B 12xx 700000 Type Could | | | | | | | | | |--------------------------------------------|-----------|----------------------------------------|--|--|--|--|--|--| | Access Type | Code | Description | | | | | | | | Read Type | Read Type | | | | | | | | | R | R | Read | | | | | | | | Write Type | | | | | | | | | | W | W | Write | | | | | | | | W1C | W<br>1C | Write<br>1 to clear | | | | | | | | Reset or Default Value | | | | | | | | | | -n | | Value after reset or the default value | | | | | | | ### 9.1.1 R0 Register (Offset = 0h) [Reset = 28h] R0 is shown in Table 9-3. Submit Document Feedback Return to the Summary Table. Table 9-3. R0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------| | 7:6 | RESERVED | R | 0h | Reserved | | 5 | CLK_EN_1 | R/W | 1h | Output Enable for CLK1 0h = Output Disabled (low/low) 1h = Output Enabled | | 4 | RESERVED | R | 0h | Reserved | | 3 | CLK_EN_0 | R/W | 1h | Output Enable for CLK0 0h = Output Disabled (low/low) 1h = Output Enabled | | 2:0 | RESERVED | R | 0h | Reserved | ### 9.1.2 R1 Register (Offset = 1h) [Reset = 14h] R1 is shown in Table 9-4. Return to the Summary Table. Table 9-4. R1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------| | 7:5 | RESERVED | R | 0h | Reserved | | 4 | CLK_EN_3 | R/W | 1h | Output Enable for CLK3 0h = Output Disabled (low/low) 1h = Output Enabled | | 3 | RESERVED | R | 0h | Reserved | | 2 | CLK_EN_2 | R/W | 1h | Output Enable for CLK2 0h = Output Disabled (low/low) 1h = Output Enabled | | 1:0 | RESERVED | R | 0h | Reserved | ### 9.1.3 R2 Register (Offset = 2h) [Reset = 00h] R2 is shown in Table 9-5. Return to the Summary Table. Table 9-5. R2 Register Field Descriptions | | | | <u> </u> | • | |-----|----------|------|----------|----------------| | Bit | Field | Туре | Reset | Description | | 7:6 | RESERVED | R | 0h | Reserved | | 5 | RB_OEb_1 | R | 0h | Status of OEb1 | | 4 | RESERVED | R | 0h | Reserved | | 3 | RB_OEb_0 | R | 0h | Status of OEb0 | | 2:0 | RESERVED | R | 0h | Reserved | ### 9.1.4 R3 Register (Offset = 3h) [Reset = 00h] R3 is shown in Table 9-6. Table 9-6. R3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------| | 7:5 | RESERVED | R | 0h | Reserved | Table 9-6. R3 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|----------------| | 4 | RB_OEb_3 | R | 0h | Status of OEb3 | | 3 | RESERVED | R | 0h | Reserved | | 2 | RB_OEb_2 | R | 0h | Status of OEb2 | | 1:0 | RESERVED | R | 0h | Reserved | ### 9.1.5 R4 Register (Offset = 4h) [Reset = 10h] R4 is shown in Table 9-7. Return to the Summary Table. Table 9-7. R4 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | RESERVED | R | 0h | Reserved | | 4 | CLKIN1_AOD_ENABLE | R/W | | Enable automatic output disable (AOD) for CLKIN1 to low/low when LOS event is detected. Refer to section "Automatic Output Disable" for more information. 0h = Inactive 1h = Active | | 3:0 | RESERVED | R | 0h | Reserved | # 9.1.6 R5 Register (Offset = 5h) [Reset = 0Ah] R5 is shown in Table 9-8. Return to the Summary Table. ### Table 9-8. R5 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------| | 7:4 | REV_ID | R | 0h | Revision ID | | 3:0 | VENDOR_ID | R | Ah | Vendor ID | ### 9.1.7 R6 Register (Offset = 6h) [Reset = 24h] R6 is shown in Table 9-9. Return to the Summary Table. #### Table 9-9. R6 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------|------|-------|-------------| | 7:0 | DEV_ID | R | 24h | Device ID | # 9.1.8 R7 Register (Offset = 7h) [Reset = 07h] R7 is shown in Table 9-10. Return to the Summary Table. ### Table 9-10, R7 Register Field Descriptions | idble o 10:10; 10:00 | | | | | er i leia Bescriptions | |----------------------|-----|----------|------|-------|-----------------------------| | | Bit | Field | Туре | Reset | Description | | | 7:5 | RESERVED | R | 0h | Reserved | | | 4:0 | SMBUS_BC | R/W | 7h | SMBUS Block Read Byte Count | Submit Document Feedback ### 9.1.9 R17 Register (Offset = 11h) [Reset = 66h] R17 is shown in Table 9-11. Return to the Summary Table. Table 9-11. R17 Register Field Descriptions | | | Table 3-11. | IX II IXEGIS | ter Field Descriptions | |-----|-----------|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7:4 | AMP_BANK1 | R/W | 6h | Global Differential output Control,approximately 0.6V to 1V 25mV/ step (default = 0.75V) 0h = 600mV 1h = 625mV 2h = 650mV 3h = 675mV 4h = 700mV 5h = 725mV 6h = 750mV 7h = 775mV 8h = 800mV 9h = 825mV Ah = 850mV Bh = 875mV Ch = 900mV Dh = 925mV Eh = 950mV Fh = 975mV | | 3:0 | AMP_BANK0 | R/W | 6h | Global Differential output Control,approximately 0.6V to 1V 25mV/ step (default = 0.75V) 0h = 600mV 1h = 625mV 2h = 650mV 3h = 675mV 4h = 700mV 5h = 725mV 6h = 750mV 7h = 775mV 8h = 800mV 9h = 825mV Ah = 850mV Bh = 875mV Ch = 900mV Dh = 925mV Eh = 950mV Fh = 975mV | # 9.1.10 R18 Register (Offset = 12h) [Reset = 0Ah] R18 is shown in Table 9-12. Table 9-12. R18 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|--------------------------------------------------------------------------------------------------------| | 7 | RX_CLKIN1_EN_AC_INP<br>UT | R/W | 0h | Enable receiver bias when CLKIN1 is AC coupled 0h = DC Coupled Input 1h = AC Coupled Input | | 6 | RX_CLKIN1_EN_RTERM | R/W | 0h | Enable termination resistors on CLKIN1 0h = Input termination inactive 1h = Input termination active | | 5 | RX_CLKIN0_EN_RTERM | R/W | 0h | Enable termination resistors on CLKIN0 0h = Input termination inactive 1h = Input termination active | | 4 | RESERVED | R | 0h | Reserved | ### Table 9-12. R18 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------| | 3 | PD_RESTOREB | R | 1h | Save configuration in powerdown 0h = Config Cleared 1h = Config Saved | | 2 | RESERVED | R | 0h | Reserved | | 1 | SDATA_TIMEOUT_EN | R | 1h | Enable SMBus SDATA time out monitoring 0h = Disable SDATA timeout 1h = Enable SDATA timeout | | 0 | LOSb_RB | R | Oh | Real time read back of loss detect block output 0h = LOS Event Detected 1h = LOS Event Not-Detected | ### 9.1.11 R20 Register (Offset = 14h) [Reset = 28h] R20 is shown in Table 9-13. Return to the Summary Table. Table 9-13. R20 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|---------------------------| | 7:6 | RESERVED | R | 0h | Reserved | | 5 | SLEWRATE_SEL_CLK1_<br>MSB | R/W | 1h | MSB CLK1 slew rate select | | 4 | RESERVED | R | 0h | Reserved | | 3 | SLEWRATE_SEL_CLK0_<br>MSB | R/W | 1h | MSB CLK0 slew rate select | | 2:0 | RESERVED | R | 0h | Reserved | # 9.1.12 R21 Register (Offset = 15h) [Reset = 14h] R21 is shown in Table 9-14. Return to the Summary Table. Table 9-14. R21 Register Field Descriptions | | | | | • | |-----|---------------------------|------|-------|---------------------------| | Bit | Field | Туре | Reset | Description | | 7:5 | RESERVED | R | 0h | Reserved | | 4 | SLEWRATE_SEL_CLK3_<br>MSB | R/W | 1h | MSB CLK3 slew rate select | | 3 | RESERVED | R | 0h | Reserved | | 2 | SLEWRATE_SEL_CLK2_<br>MSB | R/W | 1h | MSB CLK2 slew rate select | | 1:0 | RESERVED | R | 0h | Reserved | ### 9.1.13 R36 Register (Offset = 24h) [Reset = 09h] R36 is shown in Table 9-15. Return to the Summary Table. Table 9-15. R36 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------| | 7:4 | RESERVED | R | 0h | Reserved | Submit Document Feedback Table 9-15. R36 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | CLKIN0_AOD_ENABLE | R/W | | Enable automatic output disable (AOD) for CLKIN0 to low/low when LOS event is detected. Refer to section "Automatic Output Disable" for more information. 0h = Inactive 1h = Active | | 2:0 | RESERVED | R | 0h | Reserved | ### 9.1.14 R38 Register (Offset = 26h) [Reset = 00h] R38 is shown in Table 9-16. Return to the Summary Table. Table 9-16. R38 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | RESERVED | R | 0h | Reserved | | 0 | WRITE_LOCK | R | 0h | Non-clearable SMBus Write Lock bit. When written to one, the SMBus control registers cannot be written to. This bit can only be cleared by recycling power. 0h = SMBus Not Locked for Writing 1h = SMBus Locked for Writing | ### 9.1.15 R39 Register (Offset = 27h) [Reset = 00h] R39 is shown in Table 9-17. Return to the Summary Table. Table 9-17. R39 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | RESERVED | R | 0h | Reserved | | 1 | LOS_EVT | R | 0h | LOS Event Status. When high, indicates that a LOS event is detected. Can be cleared by writing a 1. 0h = Not LOS Event Detected 1h = LOS Event Detected | | 0 | WRITE_LOCK_RW1C | R/W1C | 0h | Clearable SMBus Write Lock bit. When written to one, the SMBus control registers can not be written to. This bit can be cleared by writing a 1. 0h = SMBus Not Locked for Writing 1h = SMBus Locked for Writing | ### 9.1.16 R43 Register (Offset = 2Bh) [Reset = 00h] R43 is shown in Table 9-18. Table 9-18. R43 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | RESERVED | R | 0h | Reserved | | 5:4 | CLKIN_SEL | R/W | 0h | CLKIN Source Select 0h = All outputs come from CLKIN0 1h = CLKIN0 inputs go to BANK0 and CLKIN1 inputs go to BANK1 2h = Invalid 3h = All outputs come from CLKIN1 | Table 9-18. R43 Register Field Descriptions (continued) | | | | • | , , | |-----|----------|------|-------|-------------| | Bit | Field | Туре | Reset | Description | | 3:0 | RESERVED | R | 0h | Reserved | ### 9.1.17 R91 Register (Offset = 5Bh) [Reset = 60h] R91 is shown in Table 9-19. Return to the Summary Table. Table 9-19. R91 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | SLEWRATE_OPT_2 | R/W | 6h | There are four register assignments each storing a slew rate value (chosen out of the 16 available slew rate values). This register bits relate to the 2nd option. Go to Programmable Output Slew Rate section for more information. 0h = 0 (fastest) 1h = 1 2h = 2 3h = 3 4h = 4 5h = 5 6h = 6 7h = 7 8h = 8 9h = 9 Ah = 10 Bh = 11 Ch = 12 Dh = 13 Eh = 14 Fh = 15 (slowest) | | 3:0 | SLEWRATE_OPT_1 | R/W | Oh | There are four register assignments each storing a slew rate value (chosen out of the 16 available slew rate values). This register bits relate to the 1st option. Go to Programmable Output Slew Rate section for more information. 0h = 0 (fastest) 1h = 1 2h = 2 3h = 3 4h = 4 5h = 5 6h = 6 7h = 7 8h = 8 9h = 9 Ah = 10 Bh = 11 Ch = 12 Dh = 13 Eh = 14 Fh = 15 (slowest) | # 9.1.18 R92 Register (Offset = 5Ch) [Reset = FAh] R92 is shown in Table 9-20. Table 9-20. R92 Register Field Descriptions | | | Table 9-20. | R92 Regis | ter Field Descriptions | |-----|----------------|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7:4 | SLEWRATE_OPT_4 | R/W | Fh | There are four register assignments each storing a slew rate value (chosen out of the 16 available slew rate values). This register bits relate to the 4th option. Go to Programmable Output Slew Rate section for more information. 0h = 0 (fastest) 1h = 1 2h = 2 3h = 3 4h = 4 5h = 5 6h = 6 7h = 7 8h = 8 9h = 9 Ah = 10 Bh = 11 Ch = 12 Dh = 13 Eh = 14 Fh = 15 (slowest) | | 3:0 | SLEWRATE_OPT_3 | R/W | Ah | There are four register assignments each storing a slew rate value (chosen out of the 16 available slew rate values). This register bits relate to the 3rd option. Go to Programmable Output Slew Rate section for more information. 0h = 0 (fastest) 1h = 1 2h = 2 3h = 3 4h = 4 5h = 5 6h = 6 7h = 7 8h = 8 9h = 9 Ah = 10 Bh = 11 Ch = 12 Dh = 13 Eh = 14 Fh = 15 (slowest) | # 9.1.19 R93 Register (Offset = 5Dh) [Reset = 00h] R93 is shown in Table 9-21. Return to the Summary Table. Table 9-21. R93 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|--------------------------------------------------------------------------------------------| | 7:1 | RESERVED | R | 0h | Reserved | | 0 | RX_CLKIN0_EN_AC_INP<br>UT | R/W | 0h | Enable receiver bias when CLKIN0 is AC coupled 0h = DC Coupled Input 1h = AC Coupled Input | ### 9.1.20 R98 Register (Offset = 62h) [Reset = 00h] R98 is shown in Table 9-22. Table 9-22. R98 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|---------------------------|------|-------|----------------------------|--|--| | 7:6 | RESERVED | R | 0h | Reserved | | | | 5 | SLEWRATE_SEL_CLK2_<br>LSB | R/W | 0h | LSB CLK2 Slew Rate Control | | | | 4 | SLEWRATE_SEL_CLK3_<br>LSB | R/W | 0h | LSB CLK3 Slew Rate Control | | | | 3:0 | RESERVED | R | 0h | Reserved | | | ### 9.1.21 R99 Register (Offset = 63h) [Reset = 00h] R99 is shown in Table 9-23. Return to the Summary Table. Table 9-23. R99 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|----------------------------| | 7 | RESERVED | R | 0h | Reserved | | 6 | SLEWRATE_SEL_CLK0_<br>LSB | R/W | 0h | LSB CLK0 Slew Rate Control | | 5:3 | RESERVED | R | 0h | Reserved | | 2 | SLEWRATE_SEL_CLK1_<br>LSB | R/W | 0h | LSB CLK1 Slew Rate Control | | 1:0 | RESERVED | R | 0h | Reserved | # 10 Application and Implementation ### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 10.1 Application Information The LMKDB12xx devices are a family of ultra-low additive jitter LP-HCSL clock mux. The device can be controlled through SMBus registers, Side Band Interface, and OE# pins. ### 10.2 Typical Application This example shows PCIe and Ethernet clock distribution. Provide multiple copies of PCIe clocks (100MHz) or Ethernet clocks (156.25MHz) based on the given source. Submit Document Feedback Figure 10-1. Typical Application ## 10.2.1 Design Requirements Find two buffers for PCIe clock fan-out and Ethernet clock fan-out separately. Jitter requirements must be met and space must be minimized. Table 10-1. Design Parameters | PARAMETER | VALUE | | | | |---------------------------------------------------|-------------------|--|--|--| | Number of PCIe clocks | 15 | | | | | Number of 156.25MHz Ethernet clocks | 7 | | | | | PCIe architecture | CC (Common Clock) | | | | | PCIe reference clock slew rate | ≥3.5V/ns | | | | | PCIe Gen 5 reference clock jitter | 45fs maximum | | | | | PCIe Gen 5 total jitter | 50fs maximum | | | | | 156.25MHz reference clock slew rate | ≥3.5V/ns | | | | | 156.25MHz reference clock jitter (12kHz to 20MHz) | 90fs maximum | | | | | 156.25MHz total jitter (12kHz to 20MHz) | 100fs maximum | | | | #### 10.2.2 Detailed Design Procedure First of all, calculate the jitter budget for the clock buffer using RMS addition. The maximum allowed additive jitter for the clock buffer is square root of the difference between square of reference clock jitter and square of total clock jitter. The maximum PCIe Gen 5 additive jitter allowed for the buffer is $sqrt(50^2 - 45^2) = 21fs$ . According to the Specifications under the *Electrical Characteristics* table, the additive PCIe Gen 5 jitter under Common Clock and $\geq 3.5V/ns$ input slew rate test condition is 13fs maximum, well below 21fs requirement. Similarly, the maximum 12kHz to 20MHz additive jitter allowed at 156.25MHz is $sqrt(100^2 - 90^2) = 43fs$ . According to the Specifications under the *Electrical Characteristics* table, the 12kHz to 20MHz additive jitter at 156.25MHz is 31fs maximum, well below the 43fs requirement. #### 10.2.3 Application Curves The following plots are example phase noise plots before and after using the LMKDB12xx at 156.25MHz, respectively. The LMKDB clock mux adds a 22fs (typical) jitter from 12kHz to 20MHz. All LMKDB12xx devices have very similar performance. To better understand jitter and how the additive jitter of the LMKDB12xx resulted in 22fs refer to *Timing is Everything: How to measure additive jitter* TI blog post. ## 10.3 Power Supply Recommendations Place a $0.1\mu F$ capacitor close to every power supply pin. To minimize noise on VDDA, , place a $2.2\Omega$ resistor next to the pins. All supply pins can be grouped onto one power rail. TI recommends a Ferrite Bead and a $10\mu F$ capacitor to GND for the entire chip. Figure 10-2 shows an example power schematic. Figure 10-2. Power Supply Recommendation for LMKDB12XX MUX ## 10.4 Layout ## 10.4.1 Layout Guidelines Use a low-inductance ground connection between the device DAP and the PCB. Match PCB trace impedance with device output impedance ( $85\Omega$ or $100\Omega$ differential impedance). Eliminate stubs and reduce discontinuity on the transmission lines. ## 10.4.2 Layout Example Figure 10-3. LMKDB1204 Layout Example - Bottom Layer ## 11 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, LMKDB1120 Evaluation Module, user's guide - Texas Instruments, LMKDB1108 Evaluation Module, user's guide - · Texas Instruments, LMKDB1104 Evaluation Module, user's guide - Texas Instruments, LMKDB1204 Evaluation Module, user's guide - Texas Instruments, LMKDB1102/1202 Evaluation Module, user's guide - Texas Instruments, Timing is Everything: How to measure additive jitter, blog post ## 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 12 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |-------------|----------|-----------------------------------------------------------------| | August 2025 | * | Initial Release | | | | Moved the LMKDB1204 and LMKDB1202 from old data sheet (SNAS855) | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 6-Aug-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | LMKDB1202REYR | Active | Production | VQFN (REY) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | DB1202 | | LMKDB1202REYR.A | Active | Production | VQFN (REY) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | DB1202 | | LMKDB1202REYT | Active | Production | VQFN (REY) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | DB1202 | | LMKDB1202REYT.A | Active | Production | VQFN (REY) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | DB1202 | | LMKDB1204REXR | Active | Production | VQFN (REX) 28 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | LMKDB<br>1204 | | LMKDB1204REXR.A | Active | Production | VQFN (REX) 28 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | LMKDB<br>1204 | | LMKDB1204REXT | Active | Production | VQFN (REX) 28 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | LMKDB<br>1204 | | LMKDB1204REXT.A | Active | Production | VQFN (REX) 28 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | LMKDB<br>1204 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 6-Aug-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated