

## LME49723 Dual High Fidelity Audio Operational Amplifier

Check for Samples: LME49723

#### **FEATURES**

- Easily Drives 600Ω Loads
- · Optimized for Superior Audio Signal Fidelity
- Output Short Circuit Protection
- PSRR and CMRR Exceed 100dB (typ)
- SOIC Package

#### **APPLICATIONS**

- · High Quality Audio Amplification
- High Fidelity Preamplifiers
- High Fidelity Multimedia
- Phono Pre Amps
- High Performance Professional Audio
- High Fidelity Equalization and Crossover Networks
- High Performance Line Drivers
- High Performance Line Receivers
- High Fidelity Active Filters

#### **KEY SPECIFICATIONS**

- Power Supply Voltage Range: ±2.5 to ±17 V
- THD+N (A<sub>V</sub> = 1, V<sub>OUT</sub> = 3V<sub>RMS</sub>, f<sub>IN</sub> = 1kHz)
  - R<sub>L</sub> = 2kΩ: 0.0002 % (typ)
  - R<sub>L</sub> = 600Ω: 0.0002 % (typ)
- Input Noise Density: 3.6 nV/√Hz (typ)
- Slew Rate: ±8 V/µs (typ)
- Gain Bandwidth Product: 17 MHz (typ)
- Open Loop Gain (R<sub>L</sub> = 600Ω): 105 dB (typ)
- Input Bias Current: 200 nA (typ)
- Input Offset Voltage: 0.3 mV (typ)

#### DESCRIPTION

The LME49723 is part of the ultra-low distortion, low noise, high slew rate operational amplifier series optimized and fully specified for high performance, high fidelity applications. Combining advanced leading-edge process technology with state-of-the-art circuit design, the LME49723 audio operational amplifiers deliver superior audio signal amplification for outstanding audio performance. The LME49723 combines extremely low voltage noise density  $(3.6 \text{nV}/\sqrt{\text{Hz}})$  with vanishingly low THD+N (0.0002%)to easily satisfy the most demanding audio applications. To ensure that the most challenging loads are driven without compromise, the LME49723 has a high slew rate of ±20V/µs and an output current capability of ±26mA. Further, dynamic range is maximized by an output stage that drives  $2k\Omega$  loads to within 1V of either power supply voltage and to within 1.4V when driving  $600\Omega$  loads.

The LME49723's outstanding CMRR (100dB), PSRR (100dB), and  $V_{\rm OS}$  (0.3mV) give the amplifier excellent operational amplifier DC performance.

The LME49723 has a wide supply range of ±2.5V to ±17V. Over this supply range the LME49723's input circuitry maintains excellent common-mode and power supply rejection, as well as maintaining its low input bias current. The LME49723 is unity gain stable.

The LME49723 is available in an 8-lead narrow body SOIC package. Demonstration boards are available for each package.

₩.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### TYPICAL APPLICATION



Note: 1% metal film resistors, 5% polypropylene capacitors

Figure 1. Passively Equalized RIAA Phono Preamplifier

#### **CONNECTION DIAGRAM**



Figure 2. SOIC Package See Package Number D0008A



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## ABSOLUTE MAXIMUM RATINGS(1)(2)(3)

| Power Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 36V                            |
|--------------------------------------------------------------------------|--------------------------------|
| Storage Temperature                                                      | −65°C to 150°C                 |
| Input Voltage                                                            | (V-) - 0.7V to (V+) + 0.7V     |
| Output Short Circuit <sup>(4)</sup>                                      | Continuous                     |
| Power Dissipation                                                        | Internally Limited             |
| ESD Susceptibility <sup>(5)</sup>                                        | 800V                           |
| ESD Susceptibility <sup>(6)</sup>                                        | 180V                           |
| Junction Temperature                                                     | 150°C                          |
| Thermal Resistance θ <sub>JA</sub> (SO)                                  | 145°C/W                        |
| Temperature Range T <sub>MIN</sub> ≤ T <sub>A</sub> ≤ T <sub>MAX</sub>   | -40°C ≤ T <sub>A</sub> ≤ 85°C  |
| Supply Voltage Range                                                     | ±2.5V ≤ V <sub>S</sub> ≤ ± 17V |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
- (2) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (4) Amplifier output connected to GND, any number of amplifiers within a package.
- (5) Human body model, 100pF discharged through a 1.5k $\Omega$  resistor.
- (6) Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200pF cap is charged to the specified voltage and then discharged directly into the IC with no external series resistor (resistance of discharge path must be under 50Ω).

## **ELECTRICAL CHARACTERISTICS FOR THE LME49723<sup>(1)(2)</sup>**

The specifications apply for  $V_S = \pm 15V$ ,  $R_L = 2k\Omega$ ,  $f_{IN} = 1kHz$ ,  $T_A = 25^{\circ}C$ , unless otherwise specified.

| Comple ed                                              | Damamatan                                                     | Condit                                                                                      | LME49723          |                        | Units                |                          |
|--------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------|------------------------|----------------------|--------------------------|
| Symbol                                                 | Parameter                                                     | Condit                                                                                      | tions             | Typical <sup>(3)</sup> | Limit <sup>(4)</sup> | (Limits)                 |
| THD+N                                                  | Total Harmonic Distortion +                                   | $A_V = 1$ , $V_{OUT} = 3V_{rms}$                                                            | $R_L = 2k\Omega$  | 0.0002                 |                      | 9/ (may)                 |
| I HD+N                                                 | Noise                                                         |                                                                                             | $R_L = 600\Omega$ | 0.0002                 | 0.0004               | % (max)                  |
| IMD                                                    | Intermodulation Distortion                                    | $A_V = 1$ , $V_{OUT} = 3V_{RMS}$<br>Two-tone, 60Hz & 7kHz 4:1                               |                   | 0.0005                 |                      | %                        |
| GBWP                                                   | Gain Bandwidth Product                                        |                                                                                             |                   | 19                     | 15                   | MHz (min)                |
| SR                                                     | Slew Rate                                                     |                                                                                             |                   | ±8                     | ±6                   | V/µs (min)               |
| FPBW                                                   | Full Power Bandwidth                                          | V <sub>OUT</sub> = 1V <sub>P-P</sub> , -3dB<br>referenced to output magnitu<br>at f = 1kHz  | ıde               | 4                      |                      | MHz                      |
|                                                        | Equivalent Input Noise Voltage                                | $f_{BW} = 20Hz$ to $20kHz$                                                                  |                   | 0.45                   | 0.65                 | μV <sub>RMS</sub> (max)  |
| e <sub>n</sub>                                         | Equivalent Input Noise Density                                | f = 1kHz<br>f = 10Hz                                                                        |                   | 3.2<br>8.5             | 5                    | nV <b>/</b> √Hz<br>(max) |
| i <sub>n</sub>                                         | Current Noise Density                                         | f = 1kHz<br>f = 10Hz                                                                        |                   | 0.7<br>1.3             |                      | pA <b>/</b> √Hz          |
| V <sub>OS</sub>                                        | Offset Voltage                                                |                                                                                             |                   | ±0.3                   | 1                    | mV (max)                 |
| $_{\text{MP}}^{\Delta V_{\text{OS}}/\Delta \text{Te}}$ | Average Input Offset Voltage<br>Drift vs Temperature          | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                               |                   | 0.2                    |                      | μV/°C                    |
| PSRR                                                   | Average Input Offset Voltage<br>Shift vs Power Supply Voltage | $\Delta V_S = 20V^{(5)}$                                                                    |                   | 100                    | 95                   | dB (min)                 |
| ISO <sub>CH-CH</sub>                                   | Channel-to-Channel Isolation                                  | $\begin{split} f_{\text{IN}} &= 1 \text{kHz} \\ f_{\text{IN}} &= 20 \text{kHz} \end{split}$ |                   | 118<br>112             |                      | dB                       |
| I <sub>B</sub>                                         | Input Bias Current                                            | V <sub>CM</sub> = 0V                                                                        |                   | 200                    | 300                  | nA (max)                 |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
- (2) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (3) Typical specifications are specified at +25°C and represent the most likely parametric norm.
- (4) Tested limits are specified to AOQL (Average Outgoing Quality Level).
- (5) PSRR is measured as follows:  $V_{OS}$  is measured at two supply voltages, ±5V and ±15V. PSRR =  $|20\log(\Delta V_{OS}/\Delta V_S)|$ .



## **ELECTRICAL CHARACTERISTICS FOR THE LME49723**(1)(2) (continued)

The specifications apply for  $V_S = \pm 15 V$ ,  $R_L = 2k\Omega$ ,  $f_{IN} = 1 kHz$ ,  $T_A = 25 ^{\circ}C$ , unless otherwise specified.

| Symbol                      | B                                          | O a maltitla ma                                                                | LME4                   | LME49723                    |          |  |  |
|-----------------------------|--------------------------------------------|--------------------------------------------------------------------------------|------------------------|-----------------------------|----------|--|--|
| Symbol                      | Parameter                                  | Conditions                                                                     | Typical <sup>(3)</sup> | Limit <sup>(4)</sup>        | (Limits) |  |  |
| ΔI <sub>OS</sub> /ΔTe<br>mp | Input Bias Current Drift vs<br>Temperature | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                  | 0.1                    |                             | nA/°C    |  |  |
| I <sub>OS</sub>             | Input Offset Current                       | V <sub>CM</sub> = 0V                                                           | 7                      | 100                         | nA (max) |  |  |
| V <sub>IN-CM</sub>          | Common-Mode Input Voltage<br>Range         |                                                                                | ±14                    | (V+) -<br>2.0<br>(V-) + 2.0 | V (min)  |  |  |
| CMRR                        | Common-Mode Rejection                      | -10V <vcm<10v< td=""><td>100</td><td>90</td><td>dB (min)</td></vcm<10v<>       | 100                    | 90                          | dB (min) |  |  |
|                             | Differential Input Impedance               |                                                                                | 30                     |                             | kΩ       |  |  |
| $Z_{IN}$                    | Common Mode Input<br>Impedance             | -10V <vcm<10v< td=""><td>1000</td><td></td><td>МΩ</td></vcm<10v<>              | 1000                   |                             | МΩ       |  |  |
|                             | Open Loop Voltage Gain                     | $-10V$ <vout<10v, r<sub="">L = <math>600\Omega</math></vout<10v,>              | 100                    | 98                          | dB (min) |  |  |
| $A_{VOL}$                   |                                            | $-10V$ <vout<10v, r<sub="">L = <math>2k\Omega</math></vout<10v,>               | 105                    |                             |          |  |  |
|                             |                                            | $-10V$ <vout<10v, r<sub="">L = <math>10</math>k<math>\Omega</math></vout<10v,> | 105                    |                             |          |  |  |
|                             | Maximum Output Voltage<br>Swing            | $R_L = 600\Omega$                                                              | ±13.5                  | ±12.5                       | V (min)  |  |  |
| $V_{OUTMAX}$                |                                            | $R_L = 2k\Omega$                                                               | ±14.0                  |                             |          |  |  |
|                             |                                            | $R_L = 10k\Omega$                                                              | ±14.1                  |                             |          |  |  |
| I <sub>OUT</sub>            | Output Current                             | $R_L = 600\Omega, V_S = \pm 17V$                                               | ±25                    | ±21                         | mA (min) |  |  |
| I <sub>OUT-CC</sub>         | Instantaneous Short Circuit Current        |                                                                                | +53<br>-42             |                             | mA       |  |  |
| R <sub>OUT</sub>            | Output Impedance                           | f <sub>IN</sub> = 10kHz<br>Closed-Loop<br>Open-Loop                            | 0.01<br>13             |                             | Ω        |  |  |
| C <sub>LOAD</sub>           | Capacitive Load Drive<br>Overshoot         | 100pF                                                                          | 16                     |                             | %        |  |  |
| I <sub>S</sub>              | Total Quiescent Current                    | I <sub>OUT</sub> = 0mA                                                         | 6.7                    | 7.5                         | mA (max) |  |  |

Submit Documentation Feedback

Copyright © 2008–2013, Texas Instruments Incorporated



#### TYPICAL PERFORMANCE CHARACTERISTICS







Figure 5.





OUTPUT VOLTAGE (V)

Figure 4.



Figure 6.



Figure 8.









Figure 10.



Figure 11.



Figure 12.



PSRR+ vs Frequency =  $\pm 5V$ , R<sub>L</sub> =  $600\Omega$ , V<sub>RIPPLE</sub> =  $200mV_{PP}$ +0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 -110 -120 -130 -140 10 100 10k 100k

FREQUENCY (Hz)

Figure 14.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued) PSRR+ vs Frequency PSRR+ vs PSRR+ vs PSRR+ vs PSRR+ vs P

+0

-10





Figure 15. Figure 16.











Figure 19.



Figure 20.







Figure 22.



Figure 23.



Figure 24.



CMRR vs Frequency  $V_S = \pm 15V$ ,  $R_L = 600\Omega$ ,  $V_{IN} = 200$ m $V_{PP}$ +0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 -110 -120 10 100 10k 100k FREQUENCY (Hz)

Figure 26.





FREQUENCY (Hz) Figure 27.



Figure 28.



Figure 29.



Figure 30.





Figure 32.









6

8





Figure 35.

SUPPLY VOLTAGE (V)

10 12 16

14

18



Figure 37.



Figure 38.







Figure 39.



Figure 40.



TIME (0.2 µs/DIV) Figure 41.



Figure 42.



Figure 43.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued) Power Bandwidth Equivalent Input Noise vs Frequency





Figure 46.



#### APPLICATION INFORMATION

#### **DISTORTION MEASUREMENTS**

The vanishingly low residual distortion produced by LME49723 is below the capabilities of all commercially available equipment. This makes distortion measurements just slightly more difficult than simply connecting a distortion meter to the amplifier's inputs and outputs. The solution, however, is quite simple: an additional resistor. Adding this resistor extends the resolution of the distortion measurement equipment.

The LME49723's low residual distortion is an input referred internal error. As shown in Figure 47, adding the  $10\Omega$  resistor connected between the amplifier's inverting and non-inverting inputs changes the amplifier's noise gain. The result is that the error signal (distortion) is amplified by a factor of 101. Although the amplifier's closed-loop gain is unaltered, the feedback available to correct distortion errors is reduced by 101, which means that measurement resolution increases by 101. To ensure minimum effects on distortion measurements, keep the value of R1 low as shown in Figure 47.

This technique is verified by duplicating the measurements with high closed loop gain and/or making the measurements at high frequencies. Doing so produces distortion components that are within the measurement equipment's capabilities. This datasheet's THD+N and IMD values were generated using the above described circuit connected to an Audio Precision System Two Cascade.



Figure 47. THD+N and IMD Distortion Test Circuit

The LME49723 is a high speed op amp with excellent phase margin and stability. Capacitive loads up to 100pF will cause little change in the phase characteristics of the amplifiers and are therefore allowable.

Capacitive loads greater than 100pF must be isolated from the output. The most straightforward way to do this is to put a resistor in series with the output. This resistor will also prevent excess power dissipation if the output is accidentally shorted.





Complete shielding is required to prevent induced pick up from external sources. Always check with oscilloscope for power line noise.

Figure 48. Noise Measurement Circuit Total Gain: 115 dB @f = 1 kHz Input Referred Noise Voltage:  $e_n = V0/560,000$  (V)



Figure 49. RIAA Preamp Voltage Gain, RIAA Deviation vs Frequency



Figure 50. Flat Amp Voltage Gain vs Frequency

## **TYPICAL APPLICATIONS**



 $V_0 = V1-V2$ 

Figure 51. Balanced to Single Ended Converter





 $V_0 = V1 + V2 - V3 - V4$ 

Figure 52. Adder/Subtracter



$$t_0 = \frac{1}{2\pi RC}$$

Figure 53. Sine Wave Oscillator



if C1 = C2 = C 
$$R1 = \frac{\sqrt{2}}{2\omega_0C}$$
 
$$R2 = 2 \bullet R1$$
 Illustration is  $f_0 = 1 \text{ kHz}$ 

Figure 54. Second Order High Pass Filter (Butterworth)





$$C1 = \frac{\sqrt{2}}{\omega_0 R}$$

$$C2 = \frac{C1}{2}$$

Illustration is  $f_0 = 1 \text{ kHz}$ 

Figure 55. Second Order Low Pass Filter (Butterworth)



$$\begin{split} f_0 &= \frac{1}{2\pi C 1 R 1}, Q = \frac{1}{2} \left( 1 + \frac{R2}{R0} + \frac{R2}{RG} \right), A_{BP} = Q A_{LP} = Q A_{LH} = \frac{R2}{RG} \end{split}$$
 Illustration is  $f_0 = 1$  kHz,  $Q = 10$ ,  $A_{BP} = 1$ 

Figure 56. State Variable Filter



Figure 57. AC/DC Converter





Figure 58. 2 Channel Panning Circuit (Pan Pot)



Figure 59. Line Driver



$$\begin{split} f_L &= \frac{1}{2\pi R2CI}, f_{LB} = \frac{1}{2\pi R1C1} \\ f_H &= \frac{1}{2\pi R5C2}, f_{HB} = \frac{1}{2\pi (R1 + R5 + 2R3)C2} \\ Illustration is: \\ f_L &= 32 \ Hz, f_{LB} = 320 \ Hz \\ f_H &= 11 \ kHz, f_{HB} = 1.1 \ kHz \end{split}$$





Figure 60. Tone Control



 $\begin{array}{l} A_v = 35 \text{ dB} \\ E_n = 0.33 \text{ } \mu\text{V} \\ \text{S/N} = 90 \text{ dB} \\ \text{f} = 1 \text{ kHz} \\ \text{A Weighted} \\ \text{A Weighted, V}_{\text{IN}} = 10 \text{ mV} \\ \text{@f} = 1 \text{ kHz} \end{array}$ 

Figure 61. RIAA Preamp



If R2 = R5, R3 = R6, R4 = R7  $V0 = \left(1 + \frac{2R2}{R1}\right) \frac{R4}{R3} (V2 - V1)$  Illustration is: V0 = 101 (V2 - V1)

Figure 62. Balanced Input Mic Amp





Figure 63. Band Graphic Equalizer

| fo (Hz) | C <sub>1</sub> | C <sub>2</sub> | R <sub>1</sub> | R <sub>2</sub> |
|---------|----------------|----------------|----------------|----------------|
| 32      | 0.12µF         | 4.7µF          | 75kΩ           | 500Ω           |
| 64      | 0.056µF        | 3.3µF          | 68kΩ           | 510Ω           |
| 125     | 0.033µF        | 1.5µF          | 62kΩ           | 510Ω           |
| 250     | 0.015µF        | 0.82µF         | 68kΩ           | 470Ω           |
| 500     | 8200pF         | 0.39µF         | 62kΩ           | 470Ω           |
| 1k      | 3900pF         | 0.22µF         | 68kΩ           | 470Ω           |
| 2k      | 2000pF         | 0.1µF          | 68kΩ           | 470Ω           |
| 4k      | 1100pF         | 0.056µF        | 62kΩ           | 470Ω           |
| 8k      | 510pF          | 0.022µF        | 68kΩ           | 510Ω           |
| 16k     | 330pF          | 0.012µF        | 51kΩ           | 510Ω           |



## **REVISION HISTORY**

| Rev  | Date     | Description                                         |
|------|----------|-----------------------------------------------------|
| 1.0  | 01/07/08 | Initial release.                                    |
| 1.01 | 02/11/08 | Text edits.                                         |
| В    | 04/04/13 | Changed layout of National Data Sheet to TI format. |

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| LME49723MA/NOPB       | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L49723<br>MA     |
| LME49723MA/NOPB.B     | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L49723<br>MA     |
| LME49723MAX/NOPB      | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L49723<br>MA     |
| LME49723MAX/NOPB.B    | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | L49723<br>MA     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LME49723MAX/NOPB | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Γ | Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Г | LME49723MAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LME49723MA/NOPB   | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LME49723MA/NOPB.B | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated