

SNOS739D-JULY 1997-REVISED MARCH 2013

## LMC6762 Dual MicroPower Rail-To-Rail Input CMOS Comparator with Push-Pull Output

Check for Samples: LMC6762

## FEATURES

- (Typical Unless Otherwise Noted)
- Low Power Consumption (Max): I<sub>s</sub> = 10 μA/comp
- Wide Range of Supply Voltages: 2.7V to 15V
- Rail-To-Rail Input Common Mode Voltage Range
- Rail-To-Rail Output Swing (Within 100 mV of the Supplies, @ V<sup>+</sup> = 2.7V, and I<sub>LOAD</sub> = 2.5 mA)
- Short Circuit Protection: 40 mA
- Propagation Delay (@ V<sup>+</sup> = 5V, 100 mV Overdrive): 4 μs

## **APPLICATIONS**

- Laptop Computers
- Mobile Phones
- Metering Systems
- Hand-Held Electronics
- RC Timers
- Alarm and Monitoring Circuits
- Window Comparators, Multivibrators

## **Connection Diagram**



## DESCRIPTION

The LMC6762 is an ultra low power dual comparator with a maximum supply current of 10  $\mu$ A/comparator. It is designed to operate over a wide range of supply voltages, from 2.7V to 15V. The LMC6762 has ensured specifications at 2.7V to meet the demands of 3V digital systems.

The LMC6762 has an input common-mode voltage range which exceeds both supplies. This is a significant advantage in low-voltage applications. The LMC6762 also features a push-pull output that allows direct connections to logic devices without a pull-up resistor.

A quiescent power consumption of 50  $\mu$ W/amplifier (@ V<sup>+</sup> = 5V) makes the LMC6762 ideal for applications in portable phones and hand-held electronics. The ultra-low supply current is also independent of power supply voltage. Ensured operation at 2.7V and a rail-to-rail performance makes this device ideal for battery-powered applications.

Refer to the LMC6772 datasheet for an open-drain version of this device.

## **Typical Application**



Zero Crossing Detector



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## Absolute Maximum Ratings<sup>(1)(2)</sup>

| ESD Tolerance <sup>(3)</sup>                     | 2 KV                                             |
|--------------------------------------------------|--------------------------------------------------|
| Differential Input Voltage                       | (V <sup>+</sup> )+0.3V to (V <sup>−</sup> )−0.3V |
| Voltage at Input/Output Pin                      | (V <sup>+</sup> )+0.3V to (V <sup>−</sup> )−0.3V |
| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 16V                                              |
| Current at Input Pin                             | ±5 mA                                            |
| Current at Output Pin <sup>(4)(5)</sup>          | ±30 mA                                           |
| Current at Power Supply Pin, LMC6762             | 40 mA                                            |
| Lead Temperature (Soldering, 10 seconds)         | 260°C                                            |
| Storage Temperature Range                        | −65°C to +150°C                                  |
| Junction Temperature <sup>(6)</sup>              | 150°C                                            |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the electrical characteristics.

(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.

(3)

Human body model, 1.5 k $\Omega$  in series with 100 pF. Do not short circuit output to V<sup>+</sup>, when V<sup>+</sup> is greater than 12V or reliability will be adversely affected. (4)

- Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in (5) exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability.
- (6) The maximum power dissipation is a function of T<sub>J(max)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board.

### Operating Ratings<sup>(1)</sup>

| Supply Voltage                       |                            | 2.7 ≤ V <sub>S</sub> ≤ 15V     |  |  |
|--------------------------------------|----------------------------|--------------------------------|--|--|
| Junction Temperature Range           | LMC6762AI, LMC6762BI       | -40°C ≤ T <sub>J</sub> ≤ +85°C |  |  |
| Thermal Resistance ( $\theta_{JA}$ ) | P0008E Package, 8-Pin PDIP | 100°C/W                        |  |  |
|                                      | D0008A Package, 8-Pin SOIC | 172°C/W                        |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the electrical characteristics.

## 2.7V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}$ C, V<sup>+</sup> = 2.7V, V<sup>-</sup> = 0V, V<sub>CM</sub> = V<sup>+</sup>/2. Boldface limits apply at the temperature extremes.

| Symbol            | Parameter                    | Parameter Conditions            |      | LMC6762AI<br>Limit <sup>(2)</sup> | LMC6762BI<br>Limit <sup>(2)</sup> | Units    |
|-------------------|------------------------------|---------------------------------|------|-----------------------------------|-----------------------------------|----------|
| V <sub>OS</sub>   | Input Offset Voltage         |                                 | 3    | 5                                 | 15                                | mV       |
|                   |                              |                                 |      | 8                                 | 18                                | max      |
| TCV <sub>OS</sub> | Input Offset Voltage         |                                 | 2.0  |                                   |                                   | µV/°C    |
|                   | Temperature Drift            |                                 |      |                                   |                                   |          |
|                   | Input Offset Voltage         | See <sup>(3)</sup>              | 3.3  |                                   |                                   | µV/Month |
|                   | Average Drift                |                                 |      |                                   |                                   |          |
| I <sub>B</sub>    | Input Current                |                                 | 0.02 |                                   |                                   | pА       |
| I <sub>OS</sub>   | Input Offset Current         |                                 | 0.01 |                                   |                                   | pА       |
| CMRR              | Common Mode Rejection Ratio  |                                 | 75   |                                   |                                   | dB       |
| PSRR              | Power Supply Rejection Ratio | ±1.35V < V <sub>S</sub> < ±7.5V | 80   |                                   |                                   | dB       |
| A <sub>V</sub>    | Voltage Gain                 | (By Design)                     | 100  |                                   |                                   | dB       |

Typical Values represent the most likely parametric norm. (1)

All limits are specified by testing or statistical analysis. (2)

Input Offset Voltage Average Drift is calculated by dividing the accelerated operating life drift average by the equivalent operational time. (3)The Input Offset Voltage Average Drift represents the input offset voltage change at worst-case input conditions.

2 Submit Documentation Feedback



### 2.7V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ . Boldface limits apply at the temperature extremes.

| Symbol          | Parameter           | Conditions                  | Тур <sup>(1)</sup> | LMC6762AI<br>Limit <sup>(2)</sup> | LMC6762BI<br>Limit <sup>(2)</sup> | Units |
|-----------------|---------------------|-----------------------------|--------------------|-----------------------------------|-----------------------------------|-------|
| V <sub>CM</sub> | Input Common-Mode   | CMRR > 55 dB                | 3.0                | 2.9                               | 2.9                               | V     |
|                 | Voltage Range       |                             |                    | 2.7                               | 2.7                               | min   |
|                 |                     |                             | -0.3               | -0.2                              | -0.2                              | V     |
|                 |                     |                             |                    | 0.0                               | 0.0                               | max   |
| V <sub>OH</sub> | Output Voltage High | $I_{LOAD} = 2.5 \text{ mA}$ | 2.5                | 2.4                               | 2.4                               | V     |
|                 |                     |                             |                    | 2.3                               | 2.3                               | min   |
| V <sub>OL</sub> | Output Voltage Low  | $I_{LOAD} = 2.5 \text{ mA}$ | 0.2                | 0.3                               | 0.3                               | V     |
|                 |                     |                             |                    | 0.4                               | 0.4                               | max   |
| I <sub>S</sub>  | Supply Current      | For Both Comparators        | 12                 | 20                                | 20                                | μA    |
|                 |                     | (Output Low)                |                    | 25                                | 25                                | max   |

#### 5.0V and 15.0V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5.0V$  and 15.0V,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ . Boldface limits apply at the temperature extremes.

| Symbol            | Parameter                    | Conditions                  | Typ <sup>(1)</sup> | LMC6762AI<br>Limit <sup>(2)</sup> | LMC6762BI<br>Limit <sup>(1)</sup> | Units    |
|-------------------|------------------------------|-----------------------------|--------------------|-----------------------------------|-----------------------------------|----------|
| V <sub>OS</sub>   | Input Offset Voltage         |                             | 3                  | 5                                 | 15                                | mV       |
|                   |                              |                             |                    | 8                                 | 18                                | max      |
| TCV <sub>OS</sub> | Input Offset Voltage         | V <sup>+</sup> = 5V         | 2.0                |                                   |                                   | µV/°C    |
|                   | Temperature Drift            | V <sup>+</sup> = 15V        | 4.0                |                                   |                                   |          |
|                   | Input Offset Voltage         | $V^+ = 5V^{(3)}$            | 3.3                |                                   |                                   | µV/Month |
|                   | Average Drift                | $V^+ = 15V^{(3)}$           | 4.0                |                                   |                                   |          |
| I <sub>B</sub>    | Input Current                | V = 5V                      | 0.04               |                                   |                                   | pА       |
| l <sub>os</sub>   | Input Offset Current         | V <sup>+</sup> = 5V         | 0.02               |                                   |                                   | pА       |
| CMRR              | Common Mode                  | V <sup>+</sup> = 5V         | 75                 |                                   |                                   | dB       |
|                   | Rejection Ratio              | V <sup>+</sup> = 15V        | 82                 |                                   |                                   | dB       |
| PSRR              | Power Supply Rejection Ratio | $\pm 2.5V < V_{S} < \pm 5V$ | 80                 |                                   |                                   | dB       |
| A <sub>V</sub>    | Voltage Gain                 | (By Design)                 | 100                |                                   |                                   | dB       |
| V <sub>CM</sub>   | Input Common-Mode            | V <sup>+</sup> = 5.0V       | 5.3                | 5.2                               | 5.2                               | V        |
|                   | Voltage Range                | CMRR > 55 dB                |                    | 5.0                               | 5.0                               | min      |
|                   |                              |                             | -0.3               | -0.2                              | -0.2                              | V        |
|                   |                              |                             |                    | 0.0                               | 0.0                               | max      |
|                   |                              | V <sup>+</sup> = 15.0V      | 15.3               | 15.2                              | 15.2                              | V        |
|                   |                              | CMRR > 55 dB                |                    | 15.0                              | 15.0                              | min      |
|                   |                              |                             | -0.3               | -0.2                              | -0.2                              | V        |
|                   |                              |                             |                    | 0.0                               | 0.0                               | max      |
| V <sub>OH</sub>   | Output Voltage High          | V <sup>+</sup> = 5V         | 4.8                | 4.6                               | 4.6                               | V        |
|                   |                              | $I_{LOAD} = 5mA$            |                    | 4.45                              | 4.45                              | min      |
|                   |                              | V <sup>+</sup> = 15V        | 14.8               | 14.6                              | 14.6                              | V        |
|                   |                              | I <sub>LOAD</sub> = 5 mA    |                    | 14.45                             | 14.45                             | min      |

(1) Typical Values represent the most likely parametric norm.

(2)

All limits are specified by testing or statistical analysis. Input Offset Voltage Average Drift is calculated by dividing the accelerated operating life drift average by the equivalent operational time. (3) The Input Offset Voltage Average Drift represents the input offset voltage change at worst-case input conditions.

## 5.0V and 15.0V Electrical Characteristics (continued)

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5.0V$  and 15.0V,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ . Boldface limits apply at the temperature extremes.

| Symbol          | Parameter             | Parameter Conditions       |     | LMC6762AI<br>Limit <sup>(2)</sup> | LMC6762BI<br>Limit <sup>(1)</sup> | Units |
|-----------------|-----------------------|----------------------------|-----|-----------------------------------|-----------------------------------|-------|
| V <sub>OL</sub> | Output Voltage Low    | V <sup>+</sup> = 5V        | 0.2 | 0.4                               | 0.4                               | V     |
|                 |                       | $I_{LOAD} = 5 \text{ mA}$  |     | 0.55                              | 0.55                              | max   |
|                 |                       | V <sup>+</sup> = 15V       | 0.2 | 0.4                               | 0.4                               | V     |
|                 |                       | $I_{LOAD} = 5 \text{ mA}$  |     | 0.55                              | 0.55                              | max   |
| I <sub>S</sub>  | Supply Current        | For Both Comparators       | 12  | 20                                | 20                                | μA    |
|                 |                       | (Output Low)               |     | 25                                | 25                                | max   |
| I <sub>SC</sub> | Short Circuit Current | Sourcing                   | 30  |                                   |                                   | mA    |
|                 |                       | Sinking, $V_0 = 12V^{(4)}$ | 45  |                                   |                                   |       |

(4) Do not short circuit output to V<sup>+</sup>, when V<sup>+</sup> is greater than 12V or reliability will be adversely affected.

## **AC Electrical Characteristics**

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V_O = V^+/2$ . Boldface limits apply at the temperature extreme.

| Symbol            | Parameter         | C                                                            | Conditions         |     | LMC6762AI<br>Limit <sup>(2)</sup> | LMC6762BI<br>Limit <sup>(2)</sup> | Units |
|-------------------|-------------------|--------------------------------------------------------------|--------------------|-----|-----------------------------------|-----------------------------------|-------|
| t <sub>RISE</sub> | Rise Time         | $f = 10 \text{ kHz}, C_L = 50$<br>Overdrive = 10 mV          | • •                | 0.3 |                                   |                                   | μs    |
| t <sub>FALL</sub> | Fall Time         | $f = 10 \text{ kHz}, C_{L} = 50$ $Overdrive = 10 \text{ mV}$ | pF,                | 0.3 |                                   |                                   | μs    |
| t <sub>PHL</sub>  | Propagation Delay | f = 10 kHz,                                                  | Overdrive = 10 mV  | 10  |                                   |                                   | μs    |
|                   | (High to Low)     | $C_L = 50 \text{ pF}^{(3)(4)}$                               | Overdrive = 100 mV | 4   |                                   |                                   | μs    |
|                   |                   | V <sup>+</sup> = 2.7V,<br>f = 10 kHz,                        | Overdrive = 10 mV  | 10  |                                   |                                   | μs    |
|                   |                   | $C_L = 50 \text{ pF}^{(3)(4)}$                               | Overdrive = 100 mV | 4   |                                   |                                   | μs    |
| t <sub>PLH</sub>  | Propagation Delay | f = 10 kHz,                                                  | Overdrive = 10 mV  | 6   |                                   |                                   | μs    |
|                   | (Low to High)     | $C_L = 50 \text{ pF}^{(3)(4)}$                               | Overdrive = 100 mV | 4   |                                   |                                   | μs    |
|                   |                   | V <sup>+</sup> = 2.7V,<br>f = 10 kHz,                        | Overdrive = 10 mV  | 7   |                                   |                                   | μs    |
|                   |                   | $C_L = 50 \text{ pF}^{(3)(4)}$                               | Overdrive = 100 mV | 4   |                                   |                                   | μs    |

Typical Values represent the most likely parametric norm. (1)

All limits are specified by testing or statistical analysis. (2)

(3) (4)

 $C_L$  includes the probe and jig capacitance. The rise and fall times are measured with a 2V input step. The propagation delays are also measured with a 2V input step.



#### SNOS739D-JULY 1997-REVISED MARCH 2013





 $V^{*}$  = 5V, Single Supply,  $T_{A}$  = 25°C unless otherwise specified











#### SNOS739D-JULY 1997-REVISED MARCH 2013

1.00

0.90

0.80

0.70

0.60

0.50

0.40

0.30

0.20

0.10

0.00

1.40

1.20

1.00

0.40

0.20 0.00

0 2

5

4.9

4.8

4.7

4.6

4.5

4.4

4.3

4.2

0 1

Output Voltage (V)

(mV) 0.80

۵V<sub>OS</sub> 0.60

0

ΔV<sub>OS</sub> (mV)

**Typical Performance Characteristics (continued)**  $V^+$  = 5V, Single Supply,  $T_A$  = 25°C unless otherwise specified ΔV<sub>OS</sub> vs ΔV<sub>CM</sub> ΔV<sub>OS</sub> vs ΔV<sub>CM</sub> 1.00  $V_{S} = 2.7V$  $V_{\rm S} = 5V$ 0.90 0.80 0.70 ΔV<sub>OS</sub> (mV) 0.60 0.50 0.40 0.30 0.20 0.10 0.00 1.5 2.5 0 1.5 2 2.5 3 3.5 4 4.5 5 0.5 2 3 0.5 1 1  $\Delta V_{CM}$  (V) (Referenced to Ground)  $\Delta V_{\mathsf{CM}}$  (V) (Referenced to Ground) Figure 7. Figure 8. ΔV<sub>OS</sub> vs ΔV<sub>CM</sub> Output Voltage vs Output Current (Sourcing) 2.7  $V_{\rm S} = 2.7V$  $V_{S} = 15V$ 2.6 Output Voltage (V) 40°C 2.5 2 2.4 2.3 +85° 2.2 2.1 4 6 8 10 12 14 16 0 0.5 1.5 2 2.5 3 3.5 4 4.5 5 1  $\Delta V_{\mathsf{CM}}$  (V) (Referenced to Ground) Output Current (mA) Figure 9. Figure 10. Output Voltage vs Output Current (Sourcing) Output Voltage vs Output Current (Sourcing) 15 = 15V =5V14.9 14.8 4000 40°C Output Voltage (V) 14.7 14.6 14.5 14.4 85 14.3 +85 14.2 14.1 14 0 1 23 4 56 7 8 9 10 23 4 5 6 7 8 9 10 Output Current (mA) Output Current (mA) Figure 11. Figure 12.

**FEXAS** NSTRUMENTS

www.ti.com



V<sub>S</sub> = 5∨

40°(

+85°C

= 2.7V

۱<sub>5 m</sub>۱

8

7 8 9 10 11 12

+850

Output Voltage vs Output Current (Sinking)

Output Current (mA)

Figure 14.

**Output Short Circuit Current** vs Supply Voltage (Sourcing)

56

Supply Voltage (V) Figure 16.

**Response Time for** Overdrive (t<sub>PLH</sub>)

Input Overdrive

20 m

10 m V

6

4

Overdrive

2

4

Time (µs)

Figure 18.

0

2 3

1

2 3 4 5 6 7 8 9 10

0 1



**Typical Performance Characteristics (continued)** 

#### SNOS739D-JULY 1997-REVISED MARCH 2013



### **Typical Performance Characteristics (continued)**

Submit Documentation Feedback

8



#### **APPLICATION HINTS**

#### Input Common-Mode Voltage Range

At supply voltages of 2.7V, 5V and 15V, the LMC6762 has an input common-mode voltage range which exceeds both supplies. As in the case of operational amplifiers, CMVR is defined by the V<sub>OS</sub> shift of the comparator over the common-mode range of the device. A CMRR ( $\Delta V_{OS}/\Delta V_{CM}$ ) of 75 dB (typical) implies a shift of < 1 mV over the entire common-mode range of the device. The absolute maximum input voltage at V<sup>+</sup> = 5V is 200 mV beyond either supply rail at room temperature.



# Figure 25. An Input Signal Exceeds the LMC6762 Power Supply Voltages with No Output Phase Inversion

A wide input voltage range means that the comparator can be used to sense signals close to ground and also to the power supplies. This is an extremely useful feature in power supply monitoring circuits.

An input common-mode voltage range that exceeds the supplies, 20 fA input currents (typical), and a high input impedance makes the LMC6762 ideal for sensor applications. The LMC6762 can directly interface to sensors without the use of amplifiers or bias circuits. In circuits with sensors which produce outputs in the tens to hundreds of millivolts, the LMC6762 can compare the sensor signal with an appropriately small reference voltage. This reference voltage can be close to ground or the positive supply rail.

#### Low Voltage Operation

Comparators are the common devices by which analog signals interface with digital circuits. The LMC6762 has been designed to operate at supply voltages of 2.7V without sacrificing performance to meet the demands of 3V digital systems.

At supply voltages of 2.7V, the common-mode voltage range extends 200 mV (ensured) below the negative supply. This feature, in addition to the comparator being able to sense signals near the positive rail, is extremely useful in low voltage applications.

| Α4       | (    | ).( | 157  |      | ŧ |      |          |     |          |
|----------|------|-----|------|------|---|------|----------|-----|----------|
|          |      | _   |      | -    | F |      |          |     |          |
| <br>     |      | • • |      | •••• | ŀ | <br> | <b>l</b> | • • | <br>     |
|          |      | 1   |      | -    | Ē |      |          | 1   |          |
|          |      |     |      |      | Ē |      |          |     |          |
| <br>     |      |     |      |      | Ę | <br> |          |     |          |
| <br>++++ | -++- | +   |      |      |   | <br> |          | -   | <br>1111 |
|          |      |     |      |      |   |      |          |     |          |
| <br>     |      |     |      |      |   | <br> |          |     | <br>     |
| 5V       |      | 5   | 00 m | /    |   | 4 20 | 1S       |     |          |

Figure 26. Even at Low-Supply Voltage of 2.7V, an Input Signal which Exceeds the Supply Voltages Produces No Phase Inversion at the Output

At V<sup>+</sup> = 2.7V, propagation delays are  $t_{PLH} = 4 \ \mu s$  and  $t_{PHL} = 4 \ \mu s$  with overdrives of 100 mV. Please refer to the performance curves for more extensive characterization.



## Shoot-Through Current

The shoot-through current is defined as the current surge, above the quiescent supply current, between the positive and negative supplies of a device. The current surge occurs when the output of the device switches states. This transient switching current results in glitches in the supply voltage. Usually, glitches in the supply lines are compensated by bypass capacitors. When the switching currents are minimal, the values of the bypass capacitors can be reduced considerably.



Figure 27. LMC6762 Circuit for Measurement of the Shoot-Through Current



Figure 28. Measurement of the Shoot-Through Current

From Figure 27 and Figure 28 the shoot-through current for the LMC6762 can be approximated to be 0.2 mA (200 mV/1 k $\Omega$ ). The duration of the transient is measured as 1  $\mu$ s. The values needed for the local bypass capacitors can be calculated as follows:



Area of  $\Delta = \frac{1}{2}$  (1 µs × 200 µA)

= 100 pC

If the local bypass capacitor has to provide this charge of 100 pC, the minimum value of the local capacitor to prevent local degradation of  $V_{CC}$  can be calculated. Suppose that the maximum voltage droop that the system can tolerate is 100mV,

$$\Delta \mathbf{Q} = \mathbf{C} * (\Delta \mathbf{V})$$

 $\rightarrow \mathbf{C} = (\Delta Q/\Delta V)$ = 100 pC/100 mV $= 0.001 \text{ }\mu\text{F}$ 

The low internal feedthrough current of the LMC6762 thus requires lower values for the local bypass capacitors. In applications where precision is not critical, this is a significant advantage, as lower values of capacitors result in savings of board space, and cost.



It is worth noting here that the delta shift of the power supply voltage due to the transient currents causes a threshold shift of the comparator. This threshold shift is reduced by the high PSRR of the comparator. However, the value of the PSRR applicable in this instance is the transient PSRR and not the DC PSRR. The transient PSRR is significantly lower than the DC PSRR.

Generally, it is a good goal to reduce the delta voltage on the power supply to a value equal to or less than the hysteresis of the comparator. For example, if the comparator has 50 mV of hysteresis, it would be reasonable to increase the value of the local bypass capacitor to 0.01  $\mu$ F to reduce the voltage delta to 10 mV.

#### **Output Short Circuit Current**

The LMC6762 has short circuit protection of 40 mA. However, it is not designed to withstand continuous short circuits, transient voltage or current spikes, or shorts to any voltage beyond the supplies. A resistor is series with the output should reduce the effect of shorts. For outputs which send signals off PC boards additional protection devices, such as diodes to the supply rails, and varistors may be used.

#### Hysteresis

If the input signal is very noisy, the comparator output might trip several times as the input signal repeatedly passes through the threshold. This problem can be addressed by making use of hysteresis as shown below.



Figure 29. Canceling the Effect of Input Capacitance

The capacitor added across the feedback resistor increases the switching speed and provides more short term hysteresis. This can result in greater noise immunity for the circuit.

#### Spice Macromodel

A Spice Macromodel is available for the LMC6762. The model includes a simulation of:

- Input common-mode voltage range
- Quiescent and dynamic supply current
- Input overdrive characteristics

and many more characteristics as listed on the macromodel disk.

A SPICE macromodel of this and many other op amps is available at no charge from the WEBENCH Design Center Team at http://www.ti.com/ww/en/analog/webench/

## **Typical Applications**

## **One-Shot Multivibrator**



Figure 30. One-Shot Multivibrator

A monostable multivibrator has one stable state in which it can remain indefinitely. It can be triggered externally to another quasi-stable state. A monostable multivibrator can thus be used to generate a pulse of desired width.

The desired pulse width is set by adjusting the values of  $C_2$  and  $R_4$ . The resistor divider of  $R_1$  and  $R_2$  can be used to determine the magnitude of the input trigger pulse. The LMC6762 will change state when  $V_1 < V_2$ . Diode  $D_2$  provides a rapid discharge path for capacitor  $C_2$  to reset at the end of the pulse. The diode also prevents the non-inverting input from being driven below ground.

#### **Bi-Stable Multivibrator**



Figure 31. Bi-Stable Multivibrator

A bi-stable multivibrator has two stable states. The reference voltage is set up by the voltage divider of  $R_2$  and  $R_3$ . A pulse applied to the SET terminal will switch the output of the comparator high. The resistor divider of  $R_1$ ,  $R_4$ , and  $R_5$  now clamps the non-inverting input to a voltage greater than the reference voltage. A pulse applied to RESET will now toggle the output low.

#### **Zero Crossing Detector**



Figure 32. Zero Crossing Detector



A voltage divider of  $R_4$  and  $R_5$  establishes a reference voltage  $V_1$  at the non-inverting input. By making the series resistance of  $R_1$  and  $R_2$  equal to  $R_5$ , the comparator will switch when  $V_{IN} = 0$ . Diode  $D_1$  insures that  $V_3$  never drops below -0.7V. The voltage divider of  $R_2$  and  $R_3$  then prevents  $V_2$  from going below ground. A small amount of hysteresis is setup to ensure rapid output voltage transitions.

#### Oscillator



Figure 33. Square Wave Generator

Figure 33 shows the application of the LMC6762 in a square wave generator circuit. The total hysteresis of the loop is set by  $R_1$ ,  $R_2$  and  $R_3$ .  $R_4$  and  $R_5$  provide separate charge and discharge paths for the capacitor C. The charge path is set through  $R_4$  and  $D_1$ . So, the pulse width  $t_1$  is determined by the RC time constant of  $R_4$  and C. Similarly, the discharge path for the capacitor is set by  $R_5$  and  $D_2$ . Thus, the time  $t_2$  between the pulses can be changed by varying  $R_5$ , and the pulse width can be altered by  $R_4$ . The frequency of the output can be changed by varying both  $R_4$  and  $R_5$ .



SNOS739D-JULY 1997-REVISED MARCH 2013

www.ti.com



Figure 34. Time Delay Generator

The circuit shown above provides output signals at a prescribed time interval from a time reference and automatically resets the output when the input returns to ground. Consider the case of  $V_{IN} = 0$ . The output of comparator 4 is also at ground. This implies that the outputs of comparators 1, 2, and 3 are also at ground. When an input signal is applied, the output of comparator 4 swings high and C charges exponentially through R. This is indicated above.

The output voltages of comparators 1, 2, and 3 switch to the high state when  $V_{C1}$  rises above the reference voltage  $V_A$ ,  $V_B$  and  $V_C$ . A small amount of hysteresis has been provided to insure fast switching when the RC time constant is chosen to give long delay times.



SNOS739D-JULY 1997-REVISED MARCH 2013

### **REVISION HISTORY**

| Ch | nanges from Revision C (March 2013) to Revision D P | age  |
|----|-----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format  | . 14 |



### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6)      |
|-----------------------|---------------|-------------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|--------------------------|
| LMC6762AIM            | Obsolete      | Production        | SOIC (D)   8   | •                     | -                  | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>62AIM           |
| LMC6762AIM.B          | Obsolete      | Production        | SOIC (D)   8   | -                     | -                  | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>62AIM           |
| LMC6762AIM/NOPB       | Obsolete      | Production        | SOIC (D)   8   |                       | -                  | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>62AIM           |
| LMC6762AIMX           | Obsolete      | Production        | SOIC (D)   8   | -                     | -                  | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>62AIM           |
| LMC6762AIMX/NOPB      | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6762AI, LMC67)<br>62AIM |
| LMC6762AIMX/NOPB.A    | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6762AI, LMC67)<br>62AIM |
| LMC6762BIM            | Obsolete      | Production        | SOIC (D)   8   | -                     | -                  | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>62BIM           |
| LMC6762BIM/NOPB       | Obsolete      | Production        | SOIC (D)   8   |                       | -                  | Call TI                       | Call TI                    | -40 to 85    | LMC67<br>62BIM           |
| LMC6762BIMX/NOPB      | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6762BI, LMC67)<br>62BIM |
| LMC6762BIMX/NOPB.A    | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6762BI, LMC67)<br>62BIM |
| LMC6762BIMX/NOPB.B    | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | -                  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | (6762BI, LMC67)<br>62BIM |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



24-Jul-2025

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMC6762AIMX/NOPB            | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LMC6762BIMX/NOPB            | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMC6762AIMX/NOPB | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LMC6762BIMX/NOPB | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated