LM70840-Q1, LM70860-Q1, LM70880-Q1 ZHCSM29A - SEPTEMBER 2023 - REVISED JUNE 2024 # LM708x0-Q1 80V、8A/6A/4A 汽车级高功率密度高效降压转换器 # 1 特性 - 符合面向汽车应用的 AEC-Q100 标准: - 器件温度等级 1: 40°C 至 +125°C 环境工作 温度范围 - 功能安全型 - 可提供有助于功能安全设计的文档 - 具有多功能降压控制器和稳健功率 MOSFET 的同 步直流/直流转换器 - 宽输入电压范围: 4.5V 至 80V - 关断模式电流: 2.3µA - 将 48V 电压调节至 5V 的空载 I<sub>Q</sub>: 8.2μA - 1% 精度、固定 3.3V/5V/12V 或 0.8V 至 55V 可 调输出电压 - 双相运行模式下的输出电流高达 16A - 进行了优化,可满足低 EMI 要求 - 有助于符合 CISPR 25 5 级标准 - 引脚可选式 ±8% 双随机展频可降低峰值发射 - 开关频率: 200kHz 至 2.2MHz - 引脚可配置自动或 FPWM 运行 - 固有保护特性,可实现稳健设计 - 内部断续模式过流保护 - 使能、电源正常和热关断 - 内部或外部环路补偿 - 6mm × 6mm 热优化,符合 RoHS 标准,QFN-29 封装,具有无铅镀层 - 使用 LM708x0-Q1 并借助 WEBENCH® Power Designer 创建定制设计方案 ### 2 应用 - 汽车电子系统 - 高级驾驶辅助系统 (ADAS) - 信息娱乐系统与仪表组 # 3 说明 LM708x0-Q1 是低 $I_Q$ 、宽 $V_{IN}$ 同步降压转换器 系列, 专为 4.5V 至 80V 输入电压范围设计, 在提供高达 8A 输出电流的同时具有 3.3V/5V/12V 固定输出电压或可 调输出电压。 LM708x0-Q1 使用峰值电流模式控制架构,可实现简 单环路补偿、快速瞬态响应和出色的负载和线路调节性 能。一对 LM708x0-Q1 转换器可设置为以交错模式 (并联输出)运行,可实现精确的电流共享,适用于需 要高达 16A 输出电流的应用。 LM708x0-Q1 具有独特的双随机展频 (DRSS) 功能, 能够将低频三角调制与高频逐周期随机调制相结合,在 广泛的频带上提高 EMI 性能。 ## 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | |------------|-------------------|---------------------| | LM70880-Q1 | | | | LM70860-Q1 | RRX ( QFN , 29 ) | 6mm × 6mm | | LM70840-Q1 | | | - 有关更多信息,请参阅 Mechanical, Packaging, and Orderable Information . - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 (2) 典型效率,V<sub>OUT</sub> = 12V,f<sub>SW</sub> = 400kHz # **Table of Contents** | 1 | 特性 | 1 | |---|--------------------------------------|-----| | 2 | 应用 | 1 | | | | | | | 说明(续) | | | | Pin Configuration and Functions | | | | Specifications | | | | 6.1 Absolute Maximum Ratings | | | | 6.2 ESD Ratings | | | | 6.3 Recommended Operating Conditions | | | | 6.4 Thermal Information | | | | 6.5 Electrical Characteristics | 6 | | | 6.6 Typical Characteristics | 9 | | 7 | Detailed Description | | | | 7.1 Overview | | | | 7.2 Functional Block Diagram | .12 | | | 7.3 Feature Description | .13 | | | 7.4 Device Functional Modes | 23 | | 8 Application and Implementation | 24 | |-----------------------------------------|----| | 8.1 Application Information | | | 8.2 Typical Applications | | | 8.3 Power Supply Recommendations | | | 8.4 Layout | 43 | | 9 Device and Documentation Support | | | 9.1 Device Support | 46 | | 9.2 Documentation Support | | | 9.3 接收文档更新通知 | | | 9.4 支持资源 | 47 | | 9.5 Trademarks | | | 9.6 静电放电警告 | 47 | | 9.7 术语表 | 48 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 48 | # 4 说明(续) LM708x0-Q1 的其他特性包括可在轻负载条件下降低电流消耗的用户可选二极管仿真功能、用于故障报告和输出 监控的开漏电源正常标志、精密使能输入、单调启动至预偏置负载、集成 VCC 辅助电源稳压器、2.8ms 内部软启 动时间和带自动恢复功能的热关断保护。 LM708x0-Q1 转换器采用 6mm × 6mm 热优化 29 引脚 QFN 封装。三个裸片连接焊盘 ( VIN、SW 和 PGND ) 提高了热性能和板级可靠性 (BLR)。 # 5 Pin Configuration and Functions 图 5-1. RRX 29-Pin QFN (Top View) 表 5-1. Pin Functions | | PIN | TYPE | DESCRIPTION | |-----|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | (1) | DESCRIPTION | | 1 | VIN4 | Р | Converter input pins to the drain of the high-side power MOSFET and the VCC regulator (VIN6). Connect to | | 2 | VIN5 | Р | the input supply and the input filter capacitors. The path from the VIN pin to the input capacitors must be as | | 3 | VIN6 | Р | short as possible. | | 4 | СВООТ | Р | High-side driver supply for the bootstrap gate drive. Connect a 47nF bootstrap capacitor between the CBOOT and SW4 pins. If VCC = 8V is selected, add a 1 $\Omega$ resistor in series with the bootstrap capacitor. | | 5 | SW4 | Р | Switch pin. Connect a 47nF bootstrap capacitor between the CBOOT and SW4 pins. This pin is internally connected to the switch pins SW1, SW2, and SW3. There is no need to route this pin to the other switch pins on a PCB. | | 6 | BIAS | Р | Optional input for an external bias supply. If configured for 3.3V fixed VOUT, connect the BIAS pin to an external bias supply from 5V to 30V. If configured for 5V fixed VOUT, connect the BIAS pin to the VOUT node or an external bias supply from 5V to 30V. If configured for 12V fixed or an adjustable VOUT, connect the BIAS pin to the VOUT node or an external bias supply from 10V to 30V. If the output voltage is above 30V and no external supply is used, tie the BIAS pin to GND. | | 7 | PG /<br>SYNCOUT | 0 | Power-Good / Sync Output pin. This pin is an open-collector output that goes low if VOUT is outside of the specified regulation window. PG / SYNCOUT can also be used as a synchronization output to synchronize the internal oscillator of the secondary device to the oscillator of the primary device. | # 表 5-1. Pin Functions (续) | | PIN | TYPE | RESCRIPTION | |-------------------------------|-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | (1) | DESCRIPTION | | 8 | PFM /<br>SYNCIN | I | PFM / FPWM mode selection and synchronization input pin. Connect the PFM / SYNCIN pin to VDDA to enable diode emulation mode. Connect the PFM / SYNCIN pin to AGND to operate in Forced PWM (FPWM) mode with continuous conduction at light loads. The PFM / SYNCIN pin can also be used as a synchronization input to synchronize the internal oscillator to an external clock. | | 9 | EN / UVLO | ı | Enable / undervoltage lockout pin. Drive this pin high / low to enable / disable the device. If the enable function is not needed, tie this pin to VIN. Connect an external resistor divider network to set UVLO threshold. | | 10 | NC | Р | No connect pin. Leave floating or tie to GND. | | 11 | ISNS+ | I | Current sense amplifier input. Connect the ISNS+ pin to the inductor side of the external current sense resistor using a low-current Kelvin connection. | | 12 | VOUT | ı | Output voltage sense and the current sense amplifier input. Connect the VOUT pin to the output side of the respective current sense resistor. | | 13 | CONFIG | ı | Configuration pin. Connect a resistor to ground to set primary/secondary, spread spectrum enable/disable, or interleaved operation. | | 14 | RT | I | Frequency programming pin. A resistor from RT to AGND sets the oscillator frequency between 200kHz and 2.2MHz. | | 15 | EXTCOMP | 0 | External compensation pin. This pin is the output of the transconductance amplifier. If used, connect the compensation network from the EXTCOMP pin to AGND. Connect a $100k\Omega$ resistor between the EXTCOMP and VDDA pins to use the internal compensation. | | 16 | FB | I | Feedback pin. Connect a resistor between FB and VDDA to set the output voltage to 3.3V, 5V or 12V. Connect a resistor divider network from VOUT to FB to set the output voltage level between 0.8V to 55V. The voltage reference setpoint is 0.8V. | | 17 | AGND | G | Analog ground pin. Ground return for the internal voltage reference and analog circuits. | | 18 | VDDA | Р | Internal analog bias regulator output pin. Connect a 0.1 $\mu$ F ceramic decoupling capacitor from VDDA to AGND as close as possible to the pins. | | 19 | VCC | Р | VCC bias supply pin. Connect a 4.7 $\upmu$ F ceramic capacitors between VCC and PGND as close as possible to the pins. | | 20 | SW1 | Р | Switch pins. These pins form a switching node that is internally connected to the source terminal of the | | 21 | SW2 | Р | buck switch (high-side MOSFET) and the drain terminal of the synchronous rectifier (low-side MOSFET). | | 22 | SW3 | Р | Connect to the buck inductor. | | 23 | PGND1 | G | | | 24 PGND2 | | G | Power ground pins. These pins form a power ground node for the low-side MOSFET. Connect to the | | 25 | 5 PGND3 G | | system ground on a PCB. Path to CIN must be as short as possible. | | 26 | PGND4 | G | | | 27 VIN1 P Converter input pin | | Р | Converter input pins to the drain of the high-side power MOSFET. Connect to the input supply and the input | | 28 | VIN2 | Р | filter capacitors. The path from the VIN pin to the input capacitors must be as short as possible. | | 29 | VIN3 | Р | | | 30 | PGND | G | Controller power ground pin. Connect to the system ground using multiple vias. | (1) P = Power, G = Ground, I = Input, O = Output. # 6 Specifications ## 6.1 Absolute Maximum Ratings Over the recommended operating junction temperature temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------|-------|------|------| | Pin voltage | VIN to PGND | - 0.3 | 87.5 | V | | Pin voltage | SW to PGND | - 0.3 | 87.5 | V | | Pin voltage | SW to PGND transient < 20ns | - 5 | 90 | V | | Pin voltage | CBOOT to SW | - 0.3 | 10 | V | | Pin voltage | CBOOT to SW, transient < 20ns | - 2 | | V | | Pin voltage | EN/UVLO to PGND | - 0.3 | 87.5 | V | | Pin voltage | VDDA, PG/SYNCOUT, FB, CONFIG, PFM/SYNCIN, RT, EXTCOMP to AGND | - 0.3 | 6.5 | V | | Pin voltage | VCC to AGND | - 0.3 | 10 | V | | Pin voltage | BIAS to AGND | - 0.3 | 32 | V | | Pin voltage | VOUT, ISNS+ to PGND | - 0.3 | 60 | V | | Pin voltage | VOUT to ISNS+ | - 0.3 | 0.3 | V | | Pin voltage | PGND to AGND | - 0.3 | 0.3 | V | | TJ | Operating junction temperature | - 40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - 55 | 150 | °C | <sup>1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------------------------|----------------------------------------------|----------|------| | | | Human body model (HBM), per AEC Q100-002 (1) | ±2000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins (1, 8, 9, 16, 17, 22, 23 and 29) | ±750 | V | | | | | Other pins | 2.23 and | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # **6.3 Recommended Operating Conditions** Over operating junction temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------|----------------------------------|---------------------------------------|-------|-----|---------------------|------| | V <sub>IN</sub> | Input supply voltage range | | 4.5 | | 80 | V | | V <sub>OUT</sub> | Output voltage range | | 0.8 | | 55 | V | | | Pin voltage | VIN, EN/UVLO, SW to PGND | - 0.3 | | 80 | V | | | Pin voltage | CBOOT to SW | - 0.3 | 8 | 8.5 | V | | | Pin voltage | FB, PFM/SYNCIN, PG/SYNCOUT to AGND | - 0.3 | | 80<br>55<br>80 | V | | | Pin voltage | VDDA to PGND | - 0.3 | 5 | 5.25 | V | | | Pin voltage | VCC to PGND (Fixed 3.3V or 5V output) | - 0.3 | 5 | 5.25<br>5.25<br>8.5 | V | | | Pin voltage | VCC to PGND | - 0.3 | 8 | 8.5 | V | | | Pin voltage | BIAS to PGND | - 0.3 | | 30 | V | | | Pin voltage | VOUT, ISNS+ to PGND | - 0.3 | | 55 | V | | | PGND to AGND | | - 0.3 | | 0.3 | V | | I <sub>OUT</sub> | Output current range, LM70880-Q1 | | 0 | | 8 | Α | | I <sub>OUT</sub> | Output current range, LM70860-Q1 | | 0 | | 6 | Α | | I <sub>OUT</sub> | Output current range, LM70840-Q1 | | 0 | | 4 | Α | 提交文档反馈 # 6.3 Recommended Operating Conditions (续) Over operating junction temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|--------------------------------|------|---------|------| | R <sub>S</sub> | Sense resistor, LM70880-Q1 | 5 | | mΩ | | Rs | Sense resistor, LM70860-Q1 | 6 | | mΩ | | Rs | Sense resistor, LM70840-Q1 | 9 | | mΩ | | TJ | Operating junction temperature | - 40 | 150 | °C | ### **6.4 Thermal Information** | | | LM70 | | | |------------------------|------------------------------------------------------------------------|---------------------|---------------------|------| | | THERMAL METRIC <sup>(1)</sup> | JESD 51-7 | LM70880QEVM | UNIT | | | | 29 PINS | 29 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 33.5 <sup>(2)</sup> | 18.6 <sup>(3)</sup> | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 31.6 | (4) | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 11.7 | (4) | °C/W | | ψJT | Junction-to-top characterization parameter (T <sub>case-center</sub> ) | 11.5 | 7.2 | °C/W | | ψJT | Junction-to-top characterization parameter (T <sub>case-max</sub> ) | - | 0.8 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 11.6 | 6.3 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. - (2) The value of R<sub>☉ JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated with a 4-layer JEDEC board. They do not represent the performance obtained in an actual application. For thermal design information please see the Maximum Ambient Temperature section. - (3) Refer to the EVM User's Guide for board layout and additional information. For thermal design information please see the Maximum Ambient Temperature section. - (4) Not applicable to an EVM. ### 6.5 Electrical Characteristics $T_J = -40$ °C to +150°C. Typical values are at $T_J = 25$ °C and $V_{IN} = 12$ V (unless otherwise noted) | - | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | SUPPLY (VIN) | | | | | - | | | | V <sub>IN</sub> shutdown current | Non-switching, $V_{EN}$ = 0V, $V_{FB}$ = $V_{REF}$ + 50mV, $T_{J}$ = 25°C | | 2.3 | 4 | μA | | I <sub>Q-SD</sub> | V <sub>IN</sub> Struttown current | Non-switching, $V_{EN}$ = 0V, $V_{FB}$ = $V_{REF}$ + 50mV, $T_J$ = 125°C | | 2.3 | 8 | μA | | I <sub>Q-SBY</sub> | V <sub>IN</sub> standby current <sup>(1)</sup> | Non-switching, $0.5V \leqslant V_{EN} \leqslant 1V$ , External COMP, $R_{CONFIG} = 29.4k\Omega$ | | 350 | | μA | | I <sub>Q-SLEEP1-48V</sub> | V <sub>IN</sub> sleep current, 3.3V fixed output, no load | $ \begin{vmatrix} V_{EN} = 5V, \ V_{IN} = 48V, \ V_{BIAS} = 0V, \ V_{VOUT} = \\ 3.3V, \ no-load, \ non-switching, \ V_{PFM/SYNCIN} = \\ 5V, \ R_{FB} = 0\Omega \ to \ VDDA $ | | 14.4 | | μА | | I <sub>Q-SLEEP2-48V</sub> | V <sub>IN</sub> sleep current, 5V fixed output, no load | $V_{EN}$ = 5V, $V_{IN}$ = 48V, $V_{BIAS}$ = 5V, $V_{VOUT}$ = 5V, no-load, non-switching, $V_{PFM/SYNCIN}$ = 5V, $R_{FB}$ = 24.9k $\Omega$ to VDDA | | 6.9 | 30 | μА | | I <sub>Q-SLEEP3-48V</sub> | V <sub>IN</sub> sleep current, 12V fixed output, no load | $V_{EN}$ = 5V, $V_{IN}$ = 48V, $V_{BIAS}$ = 12V, $V_{VOUT}$ = 12V, no-load, non-switching, $V_{PFM/SYNCIN}$ = 5V, $R_{FB}$ = 49.9kΩ to VDDA | | 23 | | μА | | ENABLE (EN / U | VLO) | | | | , | | | V <sub>SBY-TH</sub> | Shutdown-to-standby threshold voltage | V <sub>EN/UVLO</sub> rising | | 0.55 | | V | | V <sub>EN-TH</sub> | Enable voltage rising threshold | V <sub>EN/UVLO</sub> rising | 0.95 | 1.0 | 1.05 | V | | V <sub>EN-HYS</sub> | Enable voltage hysteresis | | | 0.1 | | V | | INTERNAL LDO | (VCC) | | | | | | | V <sub>VCC1</sub> | VCC regulation voltage | $I_{VCC}$ = 50mA, $R_{FB}$ = 0Ω or 24.9kΩ | 4.5 | 5 | 5.5 | V | | V <sub>VCC2</sub> | VCC regulation voltage | I <sub>VCC</sub> = 50mA | 7 | 8 | 8.5 | V | Product Folder Links: LM70840-Q1 LM70860-Q1 LM70880-Q1 # 6.5 Electrical Characteristics (续) $T_J$ = -40°C to +150°C. Typical values are at $T_J$ = 25°C and $V_{IN}$ = 12 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------|------|-------|------| | INTERNAL LDO ( | VDDA) | | | | | | | $V_{VDDA}$ | VDDA regulation voltage | I <sub>VDD</sub> = 5mA | 4.75 | 5 | 5.25 | V | | I <sub>VDDA-CL</sub> | VDDA short-circuit current limit | V <sub>DDA</sub> = 4.5V | 10 | 15 | 20 | mA | | EXTERNAL BIAS | (BIAS) | | | | | | | ., | V <sub>IN</sub> to V <sub>BIAS</sub> switchover rising threshold, 12- | D 40.01.0 | 0.0 | 0.4 | 0.0 | | | V <sub>BIAS-TH1</sub> | V fixed or adjustable output | $R_{FB} = 49.9k\Omega$ | 8.8 | 9.1 | 9.3 | V | | V <sub>BIAS-TH2</sub> | $\mbox{V}_{\mbox{\footnotesize{IN}}}$ to $\mbox{V}_{\mbox{\footnotesize{BIAS}}}$ switchover rising threshold, 3.3- $\mbox{V}$ or 5-V fixed output | $R_{FB} = 0\Omega$ or $24.9k\Omega$ | 4.3 | 4.6 | 4.8 | V | | $V_{BIAS-HYS}$ | V <sub>IN</sub> to V <sub>BIAS</sub> switchover hysteresis | | | 550 | | mV | | REFERENCE VO | LTAGE (FB) | | | | | | | V <sub>FB</sub> | Regulated FB voltage | | 794 | 800 | 806 | mV | | OUTPUT VOLTA | GE (VOUT) | | | | ' | | | V <sub>OUT1</sub> | 3.3V output voltage setpoint | $R_{FB} = 0\Omega$ | 3.267 | 3.3 | 3.333 | V | | V <sub>OUT2</sub> | 5V output voltage setpoint | R <sub>FB</sub> = 24.9kΩ | 4.95 | 5.0 | 5.05 | V | | V <sub>OUT3</sub> | 12V output voltage setpoint | $R_{FB} = 49.9k\Omega$ | 11.88 | 12 | 12.12 | V | | ERROR AMPLIFI | ER (EXTCOMP) | | | | | | | g <sub>m-EXTERNAL</sub> | EA transconductance external compensation | FB to COMP | 970 | 1200 | | μS | | g <sub>m-NTERNAL</sub> | EA transconductance internal compensation (1) | FB to COMP, EXTCOMP 100kΩ to VDDA | | 30 | | μS | | I <sub>FB</sub> | Error amplifier input bias current | | | | 75 | nA | | V <sub>COMP-CLAMP</sub> | COMP clamp voltage | V <sub>FB</sub> = 0V | | 2.1 | - | V | | I <sub>COMP-SRC</sub> | EA source current | V <sub>COMP</sub> = 1V, V <sub>FB</sub> = 0.65V | | 170 | | μA | | | EA sink current | $V_{COMP} = 1V$ , $V_{FB} = 0.95V$ | | 170 | | μA | | ICOMP-SINK | NCY MODULATION (PFM/SYNCIN) | VCOMP - IV, VFB - 0.30V | | 170 | | μ/ τ | | V <sub>IL-SYNCIN</sub> | PFM/SYNCIN input threshold low | | 0.8 | | | V | | | · · | | 0.0 | | 1 17 | | | V <sub>IH(SYNCIN)</sub> | PFM/SYNCIN input threshold high | | | | 1.17 | V | | f <sub>SYNC1</sub> | Synchronization frequency range (220kHz) | $R_{RT}$ = 100k $\Omega$ , ±20 % of the nominal oscillator frequency | 176 | | 264 | kHz | | f <sub>SYNC2</sub> | Synchronization frequency range (2.2MHz) | $R_{RT}$ = 10k $\Omega$ , ±20 % of the nominal oscillator frequency | 1.76 | | 2.64 | MHz | | t <sub>SYNC-TON-MIN</sub> | Minimum positive pulse width of external synchronization signal | $R_{RT} = 10k\Omega$ | | | 20 | ns | | t <sub>SYNC-TOFF-MIN</sub> | Minimum negative pulse width of external synchronization signal | $R_{RT} = 10k\Omega$ | | | 200 | ns | | t <sub>SYNCIN-SW</sub> | Delay from PFM falling edge to SW rising edge (1) | | | 35 | | ns | | t <sub>PFM-FILTER</sub> | SYNCIN to PFM mode | | 15 | | 75 | μs | | | SPREAD SPECTRUM (DRSS) | | | | | | | Δf <sub>C</sub> | Distance from the switching frequency | | | 8 | | % | | f <sub>m</sub> | Modulation frequency | | | 10 | | kHz | | SWITCHING FRE | ' ' | | | | | | | f <sub>SW1</sub> | Switching frequency 1 | $R_{RT} = 100 k \Omega$ to AGND | 200 | 220 | 240 | kHz | | _ | Switching frequency 2 | $R_{RT} = 49.9 \text{k} \Omega$ to AGND | 400 | 440 | 480 | kHz | | f <sub>SW2</sub> | | *** | | | | | | t <sub>SW3</sub> | Switching frequency 3 | R <sub>RT</sub> = 22.1k Ω to AGND | 0.85 | 0.95 | 1.05 | MHz | | f <sub>SW4</sub> | Switching frequency 4 | $R_{RT} = 9.09 k \Omega$ to AGND | 2 | 2.2 | 2.4 | MHz | | t <sub>ON-MIN</sub> | Minimum on-time <sup>(1)</sup> | | | 25 | | ns | | t <sub>OFF-MIN</sub> | Minimum off-time | | | 88 | 126 | ns | | POWER GOOD (F | PG) | | | | | | | V <sub>PG-UV</sub> | Power-Good UV trip level | Falling with respect to the regulated voltage | 90 % | 92 % | 94% | | 提交文档反馈 1 # 6.5 Electrical Characteristics (续) $T_J$ = $-40^{\circ}$ C to +150°C. Typical values are at $T_J$ = 25°C and $V_{IN}$ = 12 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------|------------------------------------------------------------------------------------|-------|-------|-------|--------| | V <sub>PG-OV</sub> | Power-Good OV trip level | Rising with respect to the regulation voltage | 108 % | 110 % | 112 % | | | V <sub>PG-UV-HYST</sub> | Power-Good UV hysteresis | Falling with respect to the regulated output | | 3.4 % | | | | V <sub>PG-OV-HYST</sub> | Power-Good OV hysteresis | Raising with respect to the regulated output | | 3.4 % | | | | t <sub>PG-DEGLITCH</sub> | Power-Good deglitch filter time | V <sub>OUT</sub> falling or rising | | 25 | | μs | | V <sub>OL-PG</sub> | Power-Good voltage | Open collector, I <sub>PG</sub> = 2mA | | | 0.4 | V | | SYNCHRONIZATI | ON OUTPUT (SYNCOUT) | | | | | | | V <sub>SYNCOUT-LTH</sub> | SYNCOUT low state voltage threshold | $R_{CONFIG}$ = 54.9kΩ or 71.5 Ω, $I_{SYNCOUT}$ = 2mA | | | 0.4 | V | | V <sub>SYNCOUT-HTH</sub> | SYNCOUT high state voltage threshold | R <sub>CONFIG</sub> = 54.9 $\Omega$ or 71.5 $\Omega$ , I <sub>SYNCOUT</sub> = -2mA | 2.0 | | | V | | STARTUP (SOFT | START) | | | | | | | t <sub>SS</sub> | Internal fixed soft-start time | | 1.9 | 2.8 | 4.4 | ms | | INTERNAL HICCU | JP MODE | | | | | | | t <sub>HIC-DLY</sub> | HICCUP mode activation delay | V <sub>ISNS+</sub> - V <sub>VOUT</sub> > 60mV | | 512 | | CYCLES | | t <sub>HIC-DURATION</sub> | HICCUP mode fault duration | V <sub>ISNS+</sub> - V <sub>VOUT</sub> > 60mV | | 16384 | | CYCLES | | OVERCURRENT | PROTECTION (OCP) | | | | | | | V <sub>CS-TH</sub> | CS voltage threshold | Measured from ISNS+ to VOUT | 50 | 56 | 62 | mV | | t <sub>DELAY-CS</sub> | CS delay to output | | | 75 | | ns | | G <sub>CS</sub> | CS amplifier gain <sup>(1)</sup> | | | 10 | | V/V | | I <sub>BIAS-CS</sub> | CS amplifier input bias current (1) | | | 0.35 | | μA | | V <sub>CS-TH-NEG</sub> | CS negative voltage threshold | | | 30 | | mV | | THERMAL SHUTI | DOWN (TSD) | | | | | | | T <sub>J-SD</sub> | Thermal shutdown threshold <sup>(1)</sup> | Temperature rising | | 175 | | °C | | T <sub>J-HYS</sub> | Thermal shutdown hysteresis (1) | | | 15 | | °C | <sup>(1)</sup> Specified by design. Not production tested. # **6.6 Typical Characteristics** $V_{IN}$ = 12V, $T_J$ = 25°C, unless otherwise stated. English Data Sheet: SNVSBX7 9 # 7 Detailed Description ### 7.1 Overview The LM708x0-Q1 is a family of multi-die DC/DC converters that features high-side and low-side power MOSFETs and a versatile buck controller with all functions necessary to implement a high-efficiency synchronous buck regulator operating over a wide input voltage range from 4.5V to 80V. The LM708x0-Q1 is configured to provide a fixed 3.3V, 5V, or a 12V output, or an adjustable output between 0.8V and 55V. Current-mode control using a shunt resistor provides inherent line feedforward, cycle-by-cycle peak current limiting, and easy loop compensation. The device also supports a wide duty cycle range for high input voltage and low dropout applications as well as when a high-voltage conversion ratio (for example, 10-to-1) is required. The oscillator frequency is user-programmable between 200kHz to 2.2MHz. The LM708x0-Q1 can be synchronized to an external clock applied on the PFM / SYNC pin. An external bias supply can be connected to the BIAS pin to maximize efficiency in high input voltage applications. A user-selectable diode emulation feature enables discontinuous conduction mode (DCM) operation to further improve efficiency and reduce power dissipation during light-load conditions. Fault protection features include current limiting, thermal shutdown, UVLO and remote shutdown capability. The LM708x0-Q1 incorporates features to simplify the compliance with various EMI standards including CISPR 25 Class 5 that defines automotive EMI requirements. Dual Random Spread Spectrum (DRSS) technique reduces the peak harmonic EMI signature. LM708x0-Q1 is provided in a 29-pin QFN package with the exposed VIN, SW, and PGND pads to maximize thermal dissipation. 11 # 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Input Voltage Range (V<sub>IN</sub>) The LM708x0-Q1 operational input voltage range is from 4.5V to 80V. The device is intended for step-down conversions from 12V, 24V and 48V automotive supply rails. The LM708x0-Q1 uses internal LDOs to provide an 8V or 5V VCC bias rail and a 5V VDDA rail for the gate drive and control circuits. In high input voltage applications, make sure that the VIN and SW pins do not exceed the absolute maximum voltage rating of 87.5V during line or load transient events. Voltage excursions that exceed the absolute maximum ratings of these pins can damage the IC. Follow PCB board layout recommendations and use highquality input bypass capacitors to minimize voltage overshoot and ringing. As V<sub>IN</sub> approaches V<sub>OLIT</sub>, the LM708x0-Q1 skips t<sub>OFF</sub> cycles to allow the controller to extend the duty cycle up to approximately 99%. Refer to Dropout Mode Operation. When in dropout, the output voltage tracks the input voltage and the peak current mode control is open loop. As a result, larger output voltage perturbations due to line and load transients are possible. Additonal output capacitance and more aggressive external compensation can improve the output response. Use 方程式 1 to calculate when the LM708x0-Q1 enters dropout mode. $$V_{\rm IN} = V_{\rm OUT} \times \left(\frac{t_{\rm P}}{t_{\rm P} - t_{\rm OFF}}\right) \tag{1}$$ - t<sub>P</sub> is the oscillator period - t<sub>OFF</sub> is the minimum off time, typical 88ns 图 7-1. Dropout Mode Operation ## 7.3.2 High-Voltage Bias Supply Regulator (VCC, BIAS, VDDA) The LM708x0-Q1 contains an internal high-voltage VCC bias regulator that provides the bias supply for the gate drivers for the power MOSFETs. The input voltage pin (VIN) can be connected directly to an input voltage source up to 80V. However, when the input voltage is below the VCC setpoint level, the VCC voltage tracks VIN minus a small voltage drop. If configured for a 3.3V fixed output, the VCC bias regulator output voltage is 5V to allow connecting the BIAS pin to an external supply from 5V to 30V. Similarly, if configured for a 5V fixed output, the VCC bias regulator output voltage is 5V to allow connecting the BIAS pin to the VOUT node or an external supply from 5V to 30V. For a 12V fixed output or an adjustable output, the VCC bias regulator output voltage is 8V to allow connecting the BIAS pin to the VOUT node or an external supply from 10V to 30V. 13 At power up, the VCC regulator sources current into the capacitor connected to the VCC pin (if EN pin is connected to a voltage greater than 2V). When the VCC voltage exceeds 4.3V, the output is enabled and the soft-start sequence begins. The output remains active unless the VCC voltage falls below the VCC falling UVLO threshold of 4V (typical) or the EN is driven below 900mV (typical). TI recommends that a $4.7\mu\text{F}$ capacitor is connected from the VCC pin to PGND and placed as close as possible to the device pins. Internal power dissipation of the VCC regulator can be minimized by connecting the BIAS pin to VOUT or an external supply. If the BIAS voltage is above 9.1V (typical), the input to the VCC regulator switches over from VIN to BIAS. If configured for a 3.3V fixed or a 5V fixed output, the switchover happens at 4.6V (typical). Tie the BIAS pin to AGND if it is unused. Never connect the BIAS pin to a voltage greater than 32V. If an external supply is connected to the BIAS pin to power the LM708x0-Q1, V<sub>IN</sub> must be greater than the external bias voltage under all conditions to avoid damage to the device. An internal 5V linear regulator generates the VDDA bias supply from the VCC bias supply. Bypass VDDA with a 100nF ceramic capacitor to achieve a low-noise internal bias rail. Normally VDDA is 5V, however when configured for a fixed 3.3V or a fixed 5V VOUT, the VDDA regulator is disabled in sleep mode while the circuitry, normally powered by the VDDA, is switched over to VOUT as the power source. ## 7.3.3 Enable (EN) The EN/UVLO pin can be connected to a voltage as high as 80V. The LM708x0-Q1 has a precision enable. When the EN pin is greater than 1V, the output is enabled. If the EN pin is pulled below 0.55V (typical), the LM708x0-Q1 is in shutdown with an $I_Q$ of $2.3~\mu$ A (typical) current draw from $V_{IN}$ . When the enable voltage is between 0.55V (typical) and 1V (typical), the LM708x0-Q1 is in standby mode. When in standby mode, the VCC regulator is enabled, the device is not switching, and the $I_Q$ current is 350 $\mu$ A (typical). Users can also enable the LM708x0-Q1 with standard CMOS logic drivers. A voltage greater than 2.0V enables the LM708x0-Q1, and a voltage less than 0.4V disables the LM708x0-Q1. However, many applications benefit from using a resistor divider $R_{UV1}$ and $R_{UV2}$ as shown in $\frac{1}{2}$ 7-2 to establish a precision UVLO threshold. TI recommends setting the input voltage turn-on threshold at 4.5V or higher when the rise time of the input supply to the LM708x0-Q1 is significantly slower than the internal soft-start time. TI does not recommend leaving the EN pin floating. Use 方程式 2 and 方程式 3 to calculate the UVLO resistors given the required input turn-on voltage. $$R_{UV1} = \left(\frac{V_{IN(on)}}{V_{EN-TH}} - 1\right) \times R_{UV2}$$ (2) $$R_{UV1} = \left(\frac{V_{IN(on)}}{V_{FN-TH}} - 1\right) \times R_{UV2}$$ (3) 图 7-2. Programmable Input Voltage UVLO Turn-on and Turn-off #### 7.3.4 Power-Good Monitor (PG) The LM708x0-Q1 includes an output voltage monitoring signal for V<sub>OUT</sub> to simplify sequencing and supervision. The power-good function can be used to enable circuits that are supplied by the corresponding voltage rail or to turn on sequenced supplies. The power-good output (PG) switches to a high impedance open-drain state when the output voltage is in regulation. The PG output switches low when the corresponding output voltage drops below the lower power-good threshold (92% typical) or rises above the upper power-good threshold (110% typical). If the upper PG threshold is exceeded when operating in standalone configuration mode, the high-side switch is turned off immediately and the low-side switch is turn on to prevent overvoltage and discharge the output. A 25µs deglitch filter prevents false tripping of the power-good signal during transients. TI recommends a pull-up resistor of 100 k Ω (typical) from PG to the relevant logic rail. PG is asserted low during soft-start and when the buck regulator is disabled via the EN input. When the LM708x0-Q1 is configured as a primary device, the PG pin is converted to a synchronization clock output for the secondary device. The synchronization signal has logic levels and is 180° out of phase (lagging) with the internal high-side gate driver output of the primary device. ## 7.3.5 Switching Frequency (RT) The LM708x0-Q1 oscillator is programmed by a resistor between RT and AGND to set an oscillator frequency between 200kHz and 2.2MHz. Calculate the RT resistance for a given switching frequency using 方程式 4. $$R_{RT}[k\Omega] = \frac{\frac{10^6}{F_{SW}[kHz]} - 53}{45}$$ (4) Under low V<sub>IN</sub> conditions when the high-side MOSFET on-time exceeds the programmed oscillator period, the LM708x0-Q1 extends the switching period of that channel until the PWM latch is reset by the current sense ramp exceeding the controller compensation voltage. In such an event, the oscillators operate independently and asynchronously until the channel can maintain output regulation at the programmed frequency. The approximate input voltage level where this occurs is given by 方程式 5, where t<sub>SW</sub> is the switching period and t<sub>OFF(min)</sub> is the minimum off-time of 88ns. $$V_{IN(min)} = V_{OUT} \times \left(\frac{t_{SW}}{t_{SW} - t_{OFF(min)}}\right)$$ (5) # 7.3.6 Dual Random Spread Spectrum (DRSS) The LM708x0-Q1 provides a Dual Random Spread Spectrum (DRSS) function which reduces the EMI of the power supply over a wide frequency range. The DRSS function combines a low-frequency triangular modulation profile with a high frequency cycle-by-cycle random modulation profile. The low frequency triangular modulation improves performance in the lower radio frequency bands, while the high frequency random modulation improves performance in the higher radio frequency bands. Spread spectrum works by converting a narrowband signal into a wideband signal which spreads the energy over multiple frequencies. Industry standards require different spectrum analyzer resolution bandwidth (RBW) settings for different frequency bands. The RBW has an impact on the spread spectrum performance. For example, the CISPR-25 requires 9kHz RBW for the 150kHz to 30MHz frequency band. For frequencies greater than 30 MHz, the required RBW is 120kHz. DRSS is able to simultaneously improve the EMI performance in the high and low RBWs with the low-frequency triangular modulation and high-frequency cycle-by-cycle random modulation as shown in \( \begin{aligned} \frac{7}{3} \end{aligned} \]. In the low-frequency band (150kHz -30MHz), the DRSS function can reduce the conducted emissions by as much as 15dB µV, and in the high-frequency band (30MHz - 108MHz) by as much as 5dB μ V. The DRSS function can be enabled by connecting either a 41.2k $\Omega$ or 71.5k $\Omega$ resistor from the CONFIG pin to AGND. The DRSS function is disabled when an external clock is applied to the PFM / SYNCIN pin. 15 图 7-3. Dual Random Spread Spectrum Implementation #### 7.3.7 Soft Start The LM708x0-Q1 has an internal 2.8ms soft-start timer (typical). The soft-start feature allows the regulator to gradually reach the steady-state operating point, thus reducing start-up stresses and surges. ### 7.3.8 Output Voltage Setpoint (FB) The LM708x0-Q1 outputs can be independently configured for one of the three fixed output voltages with no external feedback resistors, or adjusted to the desired voltage using an external resistor divider network. The output can be configured as a 3.3V output by connecting the FB pin to VDDA, a 5V output by connecting FB through a 24.9k $\Omega$ resistor to VDDA, or 12V by connecting the FB pin through a 49.9k $\Omega$ resistor to VDDA. With the output voltage selection, the VCC bias regulator output level is selected as well as shown in $\Re$ 7-1. The configuration settings are latched and cannot be changed until the input voltage to the LM708x0-Q1 is recycled. 表 7-1. Output Voltage and VCC Voltage Selection | FB Pin | Output Voltage | VCC Voltage | |--------------------------|----------------|-------------| | Short to VDDA | 3.3V | 5V | | 24.9k Ω to VDDA | 5.0V | 5V | | 49.9k Ω to VDDA | 12V | 8V | | Resistor divider to VOUT | 0.8V to 55V | 8V | Alternatively, the output voltage can be set using external resistive dividers from the output to the FB pin. The output voltage adjustment range is between 0.8V and 55V. The voltage reference setpoint is 0.8V ( $V_{REF}$ ). Use $\pi$ 6 to calculate the upper and lower feedback resistors, designated $R_{FB1}$ and $R_{FB2}$ respectively. $$R_{FB1} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_{FB2} \tag{6}$$ The recommended starting value for $R_{FB2}$ is between $10k\Omega$ and $20k\Omega$ . If a low $I_Q$ mode is required, be careful when selecting the external resistors. The extra current drawn from the external divider is added to the LM708x0-Q1 $I_{Q-SLEEP}$ current. The divider current reflected to $V_{IN}$ is divided down by the ratio of $V_{OUT}/V_{IN}$ . #### 7.3.9 Minimum Controllable On-Time There are two limitations to the minimum output voltage adjustment range: the LM708x0-Q1 voltage reference of 0.8V and the minimum controllable switch-node pulse width, $t_{ON(min)}$ . $$\frac{V_{OUT}}{V_{IN}} > t_{ON(min)} \times F_{SW}$$ (7) where - t<sub>ON(min)</sub> is 25ns (typical). - F<sub>SW</sub> is the switching frequency. If the desired voltage conversion ratio does not meet the above condition, the LM708x0-Q1 transitions from a fixed switching frequency operation mode to a pulse-skipping mode to maintain output voltage regulation. For wide $V_{IN}$ applications and low output voltages, an alternative is to reduce the LM708x0-Q1 switching frequency to meet the requirement of $5\pi$ 2. ### 7.3.10 Error Amplifier and PWM Comparator (FB, EXTCOMP) The LM708x0-Q1 has a high-gain transconductance amplifier that generates an error current proportional to the difference between the feedback voltage and an internal precision reference (0.8V). The control loop compensation can be configured in two ways. The first is using the internal compensation amplifier, which has a gain of $30\mu S$ . To use the internal compensation network connect the EXTCOMP through a $100k\Omega$ resistor to the VDDA pin. If a $100k\Omega$ resistor is not detected, the LM708x0-Q1 defaults to the external loop compensation network. The external loop compensation network is latched and cannot be re-configured easily. When using the external compensation network, the gain of the transconductance amplifier is $1200\mu S$ . Typically if higher performance is required to meet a stringent transient response requirement, TI advises to use external compensation configuration. To re-configure the compensation (internal or external) power must be recycled and VCC must be allowed to drop below the VCC<sub>UVLO</sub> threshold. TI generally recommends a type-II compensation network for peak current-mode control. If no external compensation impedance is detected on power up, the fixed internal compensation network is used. #### 7.3.11 Slope Compensation The LM708x0-Q1 provides internal slope compensation for stable operation with peak current-mode control and a duty cycle greater than 50%. Calculate the buck inductance to provide a slope compensation contribution equal to one times the inductor downslope using 方程式 8. $$L_{O(sc)} = \frac{V_{OUT}[V] \times R_{S}[m\Omega]}{24 \times F_{SW}[MHz]}$$ (8) - A lower inductance value increases the peak-to-peak inductor current, which typically minimizes size and cost, and improves transient response at the cost of reduced light-load efficiency due to higher cores losses and peak currents. - A higher inductance value decreases the peak-to-peak inductor current, which typically increases the full-load efficiency by reducing switch peak and RMS currents at the cost of requiring larger output capacitors to meet load-transient specifications. #### 7.3.12 Shunt Current Sensing If the peak differential current signal sensed from ISNS+ to VOUT exceeds the current limit threshold of 56mV, the current limit comparator immediately terminates the high-side gate driver output for cycle-by-cycle current limiting. Calculate the shunt resistance using 方程式 9. 17 $$R_{S} = \frac{V_{CS(TH)}}{I_{OUT(CL)} + \frac{\Delta I_{L}}{2}}$$ (9) #### where - V<sub>CS(TH)</sub> is current sense threshold of 56mV. - I<sub>OUT(CL)</sub> is the overcurrent setpoint that is set higher than the maximum load current to avoid tripping the overcurrent comparator during load transients. - △ I<sub>I</sub> is the peak-to-peak inductor ripple current. 图 7-4. Shunt Current Sensing Implementation The typical current sense delay ( $t_{DELAY(CS)}$ ) is 75ns. Calculate the resultant inductor current overshoot above the overcurrent threhold using 方程式 10. $$I_{L(overshoot)} = \frac{(V_{IN} - V_{OUT}) \times t_{DELAY(CS)}}{L_O}$$ (10) The respective SS voltage is clamped 150mV above FB during an overcurrent condition. 16 overcurrent events must occur before the SS clamp is enabled. This requirement make sure that SS can be pulled low during brief overcurrent events, preventing output voltage overshoot during recovery. ### 7.3.13 Hiccup Mode Current Limiting The LM708x0-Q1 includes an internal hiccup mode protection function. When an overload condition occurs, a 512-cycle counter starts counting consecutive cycle-by-cycle current limit incidents after the internal soft-start sequence is completed. The 512-cycle counter is reset if four consecutive switching cycles occur without exceeding the current limit threshold. If $V_{FB} > 400 \text{mV}$ after 512-cycle counts are completed, the counter is restarted. When $V_{FB} < 400 \text{mV}$ and 512-cycle counts are completed, the internal soft-start output is pulled low and the internal high-side and low-side drivers are disabled. Then, a 16384 counter is enabled. After the counter reaches 16384, the internal soft-start circuit is enabled, and the output re-starts. Note: the Hiccup mode current limit is not enabled during the soft-start time and until the feedback voltage exceeds 0.4V. ### 7.3.14 Device Configuration (CONFIG) The LM708x0-Q1 can be configured for operation in Standalone Mode (single device) or for operation in single output interleaved mode (two devices) for paralleling the outputs of two devices for high-current applications. When operating in interleaved mode, one of the two devices has to be configured as a primary device while the other device has to be configured as a secondary device. There is also the option to enable or disable the DRSS function as detailed in $\frac{1}{8}$ 7-2. During device startup, the CONFIG pin is sampled and latched. The configuration cannot be changed "on the fly". The LM708x0-Q1 input voltage must be recycled or EN pin toggled before the device can be reconfigured. 1 7-5 shows the configuration timing diagram. When the DRSS function is enabled, the LM708x0-Q1 cannot be synchronized to an external clock. | 表 /-2. Config | uration | Modes | |---------------|---------|-------| | | | | | Mode | Function | DRSS | | | |-------------|-----------------------------------------------|-----------------------------------------------------------------------|--|--| | Standalone | N/A | Disabled | | | | Standalone | N/A | Enabled | | | | Interleaved | Primary | Disabled | | | | Interleaved | Primary | Enabled | | | | Interleaved | Secondary | N/A | | | | | Standalone Standalone Interleaved Interleaved | Standalone N/A Standalone N/A Interleaved Primary Interleaved Primary | | | 图 7-5. Configuration Timing ## 7.3.15 Single-Output Dual-phase Operation For single-output, dual-phase operation, two LM708x0-Q1 devices are required. Additional phases cannot be added. Configure the first device as a primary and the second device as a secondary per 表 7-2. This action disables the feedback error amplifier of the secondary device and places it into a high-impedance state. Connect EXTCOMP pins of the primary and secondary devices together with minimal trace length. Add an external compensation network near the primary device. Internal compensation feature is not supported when operating in dual-phase configuration. The PG / SYNCOUT pin of the primary device must be connected to the PFM / SYNCIN pin of the secondary device. The SYNCOUT of the primary device is 180° out-of-phase and facilitates the interleaved operation. RT pin is not used for the oscillator when the LM708x0-Q1 is configured as a secondary device but instead is used for the slope compensation. RT resistance on the secondary device needs to be the same value as RT resistance on the primary device to make sure of correct operation. The oscillator frequency is derived from the primary device. When operating in Interleaved mode, both devices need to be enabled at the exact same time for start-up. After the regulator has started, pull the secondary EN pin low (< 0.8V) for phase shedding if needed at light load to increase the efficiency. Configure PFM mode by connecting both the PFM/SYNC pin of the primary and the FB pin of the secondary to the VDDA pin as shown in $\boxed{8}$ 7-6. 图 7-6. Simplified Schematic for Single-Output Dual-Phase Operation in PFM Mode Configure FPWM mode by applying an external synchronization signal to the PFM/SYNCIN pin of the primary or connecting the pin to the AGND and connecting the FB pin of the secondary to the AGND pin as shown in \$\mathbb{E}\$ 7-7. 图 7-7. Simplified Schematic for Single-Output Dual-Phase Operation in FPWM Mode #### 备注 While in interleaved mode, if an external SYNCIN signal is applied after the start-up, there is a 2 clock cycle delay before the LM708x0-Q1 locks onto the external sync signal. In PFM mode, while the primary device is pulse skipping to reduce the I<sub>O-SLEEP</sub> current, the primary device disables the synchronization clock output, therefore the phase shedding is not supported. Phase shedding is only supported in FPWM. When operating in PFM mode under light load conditions, either primary device or secondary device or both devices can switch. In FPWM mode, the secondary device can be disabled to reduce the I<sub>Q-SLEEP</sub> current, and then the device can be enabled to support higher load currents when needed. When the secondary device enable is recycled the internal soft-start is pulled low, and then the LM708x0-Q1 goes through a normal soft-start turn-on. During the secondary soft-start time (2.8ms typical) there is a phase current imbalance until the soft-start is done. The phase current imbalance is also possible when in dropout as there is no control over the current. Matching the impedance of the outputs of the primary and secondary devices minimizes the phase current imbalance. For more information, see Benefits of a Multiphase Buck Converter and Multiphase Buck Design From Start to Finish. #### 7.3.16 Pulse Frequency Modulation (PFM) / Synchronization The LM708x0-Q1 provides a diode emulation feature that can be enabled to prevent reverse (drain-to-source) current flow in the low-side MOSFET. When configured for diode emulation (DEM), the low-side MOSFET is switched off when reverse current flow is detected by sensing of the SW voltage using a zero-cross comparator. The benefit of this configuration is lower power loss during light load operation. Note: configuring the device for DEM has an effect of slower response to load transients during light load operation. The diode emulation feature is configured with the PFM / SYNCIN pin. To enable diode emulation and thus achieve discontinuous conduction mode (DCM) operation at light loads, connect PFM / SYNCIN to VDDA. Note that diode emulation is automatically engaged to prevent reverse current flow during a prebias start-up in PFM. During start up, when the output voltage approaches the regulation set point a gradual change from DCM to CCM occurs, preventing the output voltage overshoot. If forced pulse-width modulation (FPWM) or continuous conduction mode (CCM) operation is desired, tie PFM / SYNCIN to AGND. Note that the LM708x0-Q1 transitions from PFM to FPWM mode whenever LM708x0-Q1 is reset. The time to transition to FPWM operation is dependent on the output load current. In a typical application, 21 the transition from PFM to FPWM operation occurs in less than 1ms if the output current is greater than 100mA. Similarly, for the output currents of around 1mA, the transition generally occurs in tens of milliseconds. To synchronize the LM708x0-Q1 to an external source, apply a logic-level clock (greater than 1.17V) to the PFM / SYNCIN pin. The LM708x0-Q1 can be synchronized to $\pm 20\%$ of the programmed frequency up to a maximum of 2.2MHz. If there is an RT resistor and a synchronization signal, the LM708x0-Q1 ignores the RT resistor and synchronizes to the external clock. Under low $V_{IN}$ conditions when the minimum off-time is reached, the synchronization signal is ignored, allowing the switching frequency to be reduced to maintain output voltage regulation. When in FPWM mode, the time for the LM708x0-Q1 to be synchronized to an external clock frequency is approximately $100~\mu$ s. If an external clock is applied after startup while operating in PFM mode, the time to synchronize the switching frequency is dependent on the load. In a typical application, switch synchronization and FPWM operation occurs in less than 1ms if the output current exceeds 100mA. Similarly, for the output currents of around 1mA, the synchronization generally occurs in tens of milliseconds. ### 7.3.17 Thermal Shutdown (TSD) The LM708x0-Q1 includes an internal junction temperature monitor that operates while the device is in active mode. If the temperature exceeds 175°C (typical), thermal shutdown occurs. When entering thermal shutdown, the device: - 1. Turns off the high-side and low-side MOSFETs. - 2. Pulls SS and PG pins low. - 3. Turns off the VCC regulator. - 4. Initiates a soft-start sequence when the die temperature decreases by the thermal shutdown hysteresis of 15°C (typical). This protection is a non-latching protection, therefore, the device cycles into and out of thermal shutdown if the fault persists. #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Mode The EN / UVLO pin provides ON / OFF control for the LM708x0-Q1. When V<sub>EN</sub> is below 0.55V (typical), the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 2.3 \( \mu \) A (typical). The LM708x0-Q1 also includes undervoltage (UV) protection of the internal bias LDO. If the internal bias supply voltage is below the UV threshold level, the switching regulator remains off. ### 7.4.2 Standby Mode The internal bias LDO has a lower enable threshold than the switching regulator. When V<sub>FN</sub> is above 0.55V (typical) and below the precision enable threshold of 1V (typical), the internal LDO is on and regulating. The precision enable circuitry is turned on if the LDO output is above the bias rail UV threshold. The switching and output voltage regulation are disabled in standby mode. #### 7.4.3 Active Mode The LM708x0-Q1 is in active mode when V<sub>FN</sub> is above the precision enable threshold and the internal bias rail is above the UV threshold level. In active mode, the device operates in one of two modes depending on the load current, input voltage, output voltage, and PFM / SYNCIN pin configuration: - 1. Forced pulse width modulation (FPWM) mode. This mode of operation is configured by tying the PFM / SYNCIN pin to GND or driving it with an external clock source. The device operates in continuous conduction mode (CCM) with fixed switching frequency regardless of the load current. - 2. Pulse frequency modulation (PFM) mode. This mode of operation is configured by tying the PFM / SYNCIN pin to VDDA. The device operates in discontinuous conduction mode (DCM) if the load current is less than half of the peak-to-peak inductor current, otherwise it operates in continuous conduction mode (CCM). The transition between CCM and DCM is automatic. #### 7.4.4 Sleep Mode The LM708x0-Q1 operates with peak current-mode control such that the compensation voltage is proportional to the peak inductor current. During no-load or light-load conditions, the output capacitor discharges very slowly. As a result, the compensation voltage goes low and the switching is stopped. When the LM708x0-Q1 controller detects 16 missed switching cycles, the LM708x0-Q1 controller enters sleep mode and switches to a low I<sub>O-SI FEP</sub> state to reduce the current drawn from the input. For the LM708x0-Q1 to go into sleep mode, the device must be programmed for PFM mode. English Data Sheet: SNVSBX7 23 # 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information #### 8.1.1 Power Train Components A comprehensive understanding of the buck regulator power train components is critical to successfully completing a synchronous buck regulator design. The following section discuss the output inductor, input and output capacitors, and EMI input filter. #### 8.1.1.1 Buck Inductor For most applications, choose a buck inductance such that the inductor ripple current, $\Delta I_L$ , is between 30% to 50% of the maximum DC output current at nominal input voltage. Choose the inductance using 方程式 11 based on a peak inductor current given by 方程式 12. $$L_{O} = \frac{V_{OUT}}{\Delta I_{L} \times F_{SW}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ (11) $$I_{L(PK)} = I_{OUT} + \frac{\Delta I_L}{2}$$ (12) Check the inductor data sheet to make sure that the saturation current of the inductor is well above the peak inductor current of a particular design. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can then concentrate on copper loss and preventing saturation. Low inductor core loss is evidenced by reduced no-load input current and higher light-load efficiency. However, ferrite core materials exhibit a hard saturation characteristic and the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current, higher output voltage ripple, not to mention reduced efficiency and compromised reliability. Note that the saturation current of an inductor generally decreases as the core temperature increases. Of course, accurate overcurrent protection is key to avoiding inductor saturation. #### 8.1.1.2 Output Capacitors Ordinarily, the output capacitor energy store of the regulator combined with the control loop response are prescribed to maintain the integrity of the output voltage within the dynamic (transient) tolerance specifications. The usual boundaries restricting the output capacitor in power management applications are driven by finite available PCB area, component footprint and profile, and cost. The capacitor parasitics—equivalent series resistance (ESR) and equivalent series inductance (ESL)—take greater precedence in shaping the load transient response of the regulator as the load step amplitude and slew rate increase. The output capacitor, $C_{OUT}$ , filters the inductor ripple current and provides a reservoir of charge for step-load transient events. Typically, ceramic capacitors provide extremely low ESR to reduce the output voltage ripple and noise spikes, while tantalum and electrolytic capacitors provide a large bulk capacitance in a relatively compact footprint for transient loading events. Based on the static specification of peak-to-peak output voltage ripple denoted by $\Delta V_{OUT}$ , choose an output capacitance that is larger than that given by 52 $\pm$ 3. $$C_{OUT} \ge \frac{\Delta I_{L}}{8 \times F_{SW} \sqrt{\Delta V_{OUT}^{2} + (R_{ESR} \times \Delta I_{L})^{2}}}$$ (13) 8-1 conceptually illustrates the relevant current waveforms during both load step-up and step-down transitions. As shown, the large-signal slew rate of the inductor current is limited as the inductor current ramps to match the new load-current level following a load transient. This slew-rate limiting exacerbates the deficit of charge in the output capacitor, which must be replenished as rapidly as possible during and after the load stepup transient. Similarly, during and after a load step-down transient, the slew rate limiting of the inductor current adds to the surplus of charge in the output capacitor that must be depleted as quickly as possible. 图 8-1. Load Transient Response Representation Showing C<sub>OUT</sub> Charge Surplus or Deficit In a typical regulator application of 12V input to low output voltage (for example, 3.3V), the load-off transient represents the worst case in terms of output voltage transient deviation. In that conversion ratio application, the steady-state duty cycle is approximately 28% and the large-signal inductor current slew rate when the duty cycle collapses to zero is approximately - V<sub>OLIT</sub>/L. Compared to a load-on transient, the inductor current takes much longer to transition to the required level. The surplus of charge in the output capacitor causes the output voltage to significantly overshoot. In fact, to deplete this excess charge from the output capacitor as quickly as possible, the inductor current must ramp below the nominal level following the load step. In this scenario, a large output capacitance can be advantageously employed to absorb the excess charge and minimize the voltage overshoot. To meet the dynamic specification of output voltage overshoot during such a load-off transient (denoted as $\triangle$ V<sub>OVERSHOOT</sub> with step reduction in output current given by $\triangle$ I<sub>OUT</sub>), the output capacitance must be larger than: $$C_{\text{OUT}} \ge \frac{L_{\text{O}} \times \Delta I_{\text{OUT}}^2}{\left(V_{\text{OUT}} + \Delta V_{\text{OVERSHOOT}}\right)^2 - V_{\text{OUT}}^2} \tag{14}$$ The ESR of a capacitor is provided in the manufacturer data sheet either explicitly as a specification or implicitly in the impedance vs frequency curve. Depending on type, size and construction, electrolytic capacitors have significant ESR, $5m\Omega$ and above, and relatively large ESL, 5nH to 20 nH. PCB traces contribute some parasitic resistance and inductance as well. Ceramic output capacitors have low ESR and ESL contributions at the switching frequency, and the capacitive impedance component dominates. However, depending on package and voltage rating of the ceramic capacitor, the effective capacitance can drop quite significantly with applied DC voltage and operating temperature. 25 Ignoring the ESR term in 方程式 13 gives a quick estimation of the minimum ceramic capacitance necessary to meet the output ripple specification. Two to four 47 $\mu$ F, 10V, X7R capacitors in 1206 or 1210 footprint is a common choice for a 5V output. Use 方程式 14 to determine if additional capacitance is necessary to meet the load-off transient overshoot specification. A composite implementation of ceramic and electrolytic capacitors highlights the rationale for paralleling capacitors of dissimilar chemistries yet complementary performance. The frequency response of each capacitor is accretive in that each capacitor provides desirable performance over a certain portion of the frequency range. While the ceramic provides excellent mid- and high-frequency decoupling characteristics with the low ESR and ESL to minimize the switching frequency output ripple, the electrolytic device with the large bulk capacitance provides low-frequency energy storage to cope with load transient demands. #### 8.1.1.3 Input Capacitors Input capacitors are necessary to limit the input ripple voltage to the buck power stage due to switching-frequency AC currents. TI recommends using X7S or X7R dielectric ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the drain of the high-side MOSFET and the source of the low-side MOSFET. The input capacitor RMS current for a single-channel buck regulator is given by 方程式 15. $$I_{CIN(rms)} = \sqrt{D \times \left(I_{OUT}^2 \times (1 - D) + \frac{\Delta I_L^2}{12}\right)}$$ (15) The highest input capacitor RMS current occurs at D = 0.5, at which point the RMS current rating of the input capacitors must be greater than half the output current. Ideally, the DC component of input current is provided by the input voltage source and the AC component by the input filter capacitors. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{OUT} - I_{IN}$ ) during the D interval and sinks $I_{IN}$ during the 1–D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, the peak-to-peak ripple voltage amplitude is given by $$\Delta V_{\rm IN} = \frac{I_{\rm OUT} \times D \times (1 - D)}{F_{\rm SW} \times C_{\rm IN}} + I_{\rm OUT} \times R_{\rm ESR}$$ (16) The input capacitance required for a particular load current, based on an input voltage ripple specification of $\Delta V_{IN}$ , is given by 方程式 17. $$C_{\text{IN}} \ge \frac{D \times (1 - D) \times I_{\text{OUT}}}{F_{\text{SW}} \times (\Delta V_{\text{IN}} - R_{\text{ESR}} \times I_{\text{OUT}})}$$ (17) Low-ESR ceramic capacitors can be placed in parallel with higher valued bulk capacitance to provide optimized input filtering for the regulator and damping to mitigate the effects of input parasitic inductance resonating with high-Q ceramics. One bulk capacitor of sufficiently high current rating and two 4.7 $\mu$ F X7R ceramic decoupling capacitors are usually sufficient for most applications. Select the input bulk capacitor based on the ripple current rating and operating temperature range. Of course, a two-channel buck regulator with 180° out-of-phase interleaved switching provides input ripple current cancellation and reduced input capacitor current stress. The above equations represent valid calculations when one output is disabled and the other output is fully loaded. #### 8.1.1.4 EMI Filter Switching regulators exhibit negative input impedance, which is lowest at the minimum input voltage. An underdamped LC filter exhibits a high output impedance at the resonant frequency of the filter. For stability, the filter output impedance must be less than the absolute value of the converter input impedance. $$Z_{IN} = \left| -\frac{V_{IN(\min)}^2}{P_{IN}} \right| \tag{18}$$ The EMI filter design steps are as follows: - Calculate the required attenuation of the EMI filter at the switching frequency, where C<sub>IN</sub> represents the existing capacitance at the input of the switching converter. - Input filter inductor L<sub>IN</sub> is usually selected between 1 μ H and 10 μ H, but it can be lower to reduce losses in a high-current design. - Calculate input filter capacitor C<sub>F</sub>. 图 8-2. Buck Regulator With π-Stage EMI Filter By calculating the first harmonic current from the Fourier series of the input current waveform and multiplying it by the input impedance (the impedance is defined by the existing input capacitor $C_{IN}$ ), a formula is derived to obtain the required attenuation as shown by 5 5 19. $$Attn = 20log \left( \frac{I_{L(PEAK)}}{\pi^2 \times F_{SW} \times C_{IN}} \times sin(\pi \times D_{MAX}) \times \frac{1}{1\mu V} \right) - V_{MAX}$$ (19) where - $V_{MAX}$ is the allowed dB $\mu$ V noise level for the applicable conducted EMI specification, for example CISPR 25 Class 5. - C<sub>IN</sub> is the existing input capacitance of the buck regulator. - D<sub>MAX</sub> is the maximum duty cycle. - I<sub>PEAK</sub> is the peak inductor current. For filter design purposes, the current at the input can be modeled as a square-wave. Determine the EMI filter capacitance $C_F$ from 方程式 20. $$C_{\rm F} = \frac{1}{L_{\rm IN}} \left( \frac{10 \frac{|\text{Attn}|}{40}}{2\pi \times F_{\rm SW}} \right)^2 \tag{20}$$ Adding an input filter to a switching regulator modifies the control-to-output transfer function. The output impedance of the filter must be sufficiently small such that the input filter does not significantly affect the loop gain of the buck converter. The impedance peaks at the filter resonant frequency. The resonant frequency of the filter is given by 方程式 21. $$f_{\text{res}} = \frac{1}{2\pi \times \sqrt{L_{\text{IN}} \times C_{\text{F}}}} \tag{21}$$ The purpose of $R_D$ is to reduce the peak output impedance of the filter at the resonant frequency. Capacitor $C_D$ blocks the DC component of the input voltage to avoid excessive power dissipation in $R_D$ . Capacitor $C_D$ must have lower impedance than $R_D$ at the resonant frequency with a capacitance value greater than that of the input capacitor $C_{IN}$ . This prevents $C_{IN}$ from interfering with the cutoff frequency of the main filter. Added damping is needed when the output impedance of the filter is high at the resonant frequency (Q of filter formed by $L_{IN}$ and $C_{IN}$ is too high). An electrolytic capacitor $C_D$ can be used for damping with a value given by $\frac{1}{5}$ $$C_{\rm D} \ge 4 \times C_{\rm IN} \tag{22}$$ Select the damping resistor $R_D$ using 方程式 23. $$R_{\rm D} = \sqrt{\frac{L_{\rm IN}}{C_{\rm IN}}} \tag{23}$$ ## 8.1.2 Error Amplifier and Compensation A Type-II compensator using a transconductance error amplifier (EA) is shown in $\[ \]$ 8-3. The dominant pole of the EA open-loop gain is set by the EA output resistance, $R_{OEA}$ , and effective bandwidth-limiting capacitance, $C_{BW}$ as shown by 方程式 24. $$G_{\text{EA(openloop)}}(s) = -\frac{g_m \cdot R_{\text{O-EA}}}{1 + s \cdot R_{\text{O-EA}} \cdot C_{\text{BW}}}$$ (24) $$G_{EA(openloop)}(s) = -\frac{g_{m} \times R_{OEA}}{1 + s \times R_{OEA} \times C_{BW}}$$ (25) The EA high-frequency pole is neglected in the above expression. The compensator transfer function from output voltage to COMP node, including the gain contribution from the (internal or external) feedback resistor network, is calculated in 方程式 26. $$G_{c}(s) = \frac{\hat{v}_{c}(s)}{\hat{v}_{out}(s)} = -\frac{V_{REF}}{V_{OUT}} \times \frac{g_{m} \times R_{OEA} \times \left(1 + \frac{s}{\omega_{z1}}\right)}{\left(1 + \frac{s}{\omega_{p1}}\right) \times \left(1 + \frac{s}{\omega_{p2}}\right)}$$ (26) where - V<sub>REF</sub> is the feedback voltage reference of 0.8V - g<sub>m</sub> is the EA gain transconductance of 1200μS - $R_{O-EA}$ is the error amplifier output impedance of $64M\Omega$ $$\omega_{\rm z1} = \frac{1}{R_{\rm COMP} \times C_{\rm COMP}} \tag{27}$$ $$\omega_{\rm p1} = \frac{1}{R_{\rm OEA} \times (C_{\rm COMP} + C_{\rm HF} + C_{\rm RW})} \cong \frac{1}{R_{\rm OEA} \times C_{\rm COMP}} \tag{28}$$ $$\omega_{p2} = \frac{1}{R_{COMP} \times (C_{COMP} \mid | (C_{HF} + C_{BW}))} \cong \frac{1}{R_{COMP} \times C_{HF}}$$ (29) The EA compensation components create a pole close to the origin, a zero, and a high-frequency pole. Typically, $R_{COMP} \ll R_{O-EA}$ and $C_{COMP} \gg C_{BW}$ and $C_{HF}$ , so the approximations are valid. 8-3 circles the poles in red and the zero in blue. 图 8-3. Error Amplifier and Compensation Network #### 8.1.3 Maximum Ambient Temperature As with any power conversion device, the LM708x0-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient temperature. The internal die temperature (T<sub>.l</sub>) is a function of the following: - Ambient temperature - Power loss - Effective thermal resistance, R <sub>θ JA</sub>, of the device - PCB layout The maximum internal die temperature for the LM708x0-Q1 must be limited to 150°C. This limit establishes a limit on the maximum device power dissipation and, therefore, the load current. 方程式 30 shows the relationships between the important parameters. Larger ambient temperatures (TA) and larger values of R , JA reduce the maximum available output current. The converter efficiency can be estimated by using the LM708x0-Q1 Quickstart Calculator tool. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. $$I_{OUT}|_{MAX} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \times \frac{\eta}{(1 - \eta)} \times \frac{1}{V_{OUT}}$$ (30) where - η = efficiency - $T_A$ = ambient temperature - $T_J$ = junction temperature - $R_{\theta JA}$ = the effective thermal resistance of the IC junction to the air, mainly through the PCB The correct value of R , IA is more difficult to estimate. As stated in the Semiconductor and IC Package Thermal Metrics Application Report, the JESD 51-7 value of R , JA given in Thermal Information is not valid for design purposes and must not be used to estimate the thermal performance of the device in a real application. The English Data Sheet: SNVSBX7 29 JESD 51-7 values reported in Thermal Information were measured under a specific set of conditions that are rarely obtained in an actual application. The effective R $_{\theta}$ JA is a critical parameter and depends on many factors. The following are the most critical parameters: - Power dissipation - Air temperature - Airflow - PCB area - Copper heat-sink area - · Number of thermal vias under or near the package - · Adjacent component placement Typical curves of maximum output current versus ambient temperature are shown in Derating Curves for a good thermal layout. Use Thermal Design Resources as a guide for thermal PCB design and estimating R $_{\theta}$ JA for a given application environment. ### 8.1.3.1 Derating Curves The data in this section was taken on the LM70880QEVM evaluation board with a device and PCB combination, giving an R $_{\theta}$ JA of about 19°C/W. Note that the data given in these graphs are for illustration purposes only and the actual performance in any given application depends on all of the previously mentioned factors. 图 8-4. Maximum Output Current versus Ambient Temperature 图 8-5. Maximum Output Current versus Ambient Temperature www.ti.com.cn 10 Output Configuration 12V-ADJ or 12V-Fixed 9 8 Maximum Output Current (A) 6 5 4 3 2 0 20 60 100 120 160 Ambient Temperature (°C) $V_{OUT} = 12V$ $V_{IN} = 48V$ $f_{\rm SW}$ = 400kHz R $_{\theta}$ JA = 18.6°C/W 图 8-6. Maximum Output Current versus Ambient Temperature 图 8-7. Maximum Output Current versus Ambient Temperature ## 8.2 Typical Applications For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation and test results of an LM70880-Q1-powered implementation, see *TI Designs* reference design library. ## 8.2.1 Design 1 - High Efficiency, Wide Input, 400-kHz Synchronous Buck Regulator 8-8 shows the schematic diagram of a single-output synchronous buck regulator with the output voltage of 5V and a rated load current of 8A. In this example, the target half-load and full-load efficiencies are 89.9% and 90.5%, respectively, based on a nominal input voltage of 48V that ranges from 8V to 60V. The switching frequency is set at 400kHz by resistor $R_{RT}$ . An output voltage of 3.3V is also feasible simply by connecting FB to VDDA. 图 8-8. Application Circuit 1 With LM70880-Q1 Buck Regulator at 400kHz #### 备注 This and subsequent design examples are provided herein to showcase the LM70880-Q1 converter in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor can be required at the input to make sure of stability, particularly at low input voltage and high output current operating conditions. See † 8.3 for more detail. #### 8.2.1.1 Design Requirements 表 8-1 shows the intended input, output, and performance parameters for this automotive design example. 表 8-1. Design Parameters | DESIGN PARAMETER | VALUE | |------------------------------------------|-----------| | Input voltage range (steady-state) | 8V to 60V | | Min transient input voltage (cold crank) | 5.5V | | Max transient input voltage (load dump) | 72V | | Output voltage | 5V | | Output current | 8A | | Switching frequency | 400kHz | | Output voltage regulation | ±1% | | Active current, no load | 10μΑ | | Shutdown current | 2.2µA | | Soft-start time | 3ms | The switching frequency is set at 400kHz by resistor $R_{RT}$ . In terms of control loop performance, the target loop crossover frequency is 30kHz with a phase margin greater than 50 $^{\circ}$ . The selected buck regulator powertrain components are cited in 表 8-2, and many of the components are available from multiple vendors. This design uses a low-DCR, metal-powder composite inductor, and ceramic output capacitor implementation. 表 8-2. List of Materials for Application Circuit 1 | REFERENCE<br>DESIGNATOR | QTY | SPECIFICATION | MANUFACTURER | PART NUMBER | |-------------------------|-----|-------------------------------------------------------------|-------------------|----------------------| | C <sub>IN</sub> | 4 | 4.7 μ F, 100V, X7S, 1210, ceramic | Murata | GCM32DC72A475KE02L | | | - | | TDK | CGA6M3X7S2A475K200 | | Co | 4 | 47μF, 6.3V, X7R, 1210, ceramic, AEC-Q200 | Murata | GCM32ER70J476KE19L | | | | | Taiyo Yuden | JMK325B7476KMHTR | | | | 47μF, 10V, X7S, 1210, ceramic, AEC-Q200 | TDK | CGA6P1X7S1A476M250AC | | L <sub>0</sub> 1 | 1 1 | 3.3μH, 5.9m $\Omega$ , 10.1A, 6.71 × 6.51 × 6.1mm, AEC-Q200 | Coilcraft | XGL6060-332MEC | | | | 3.3μH, 10.8m Ω , 15A, 6.45 × 6.65 × 5.8mm, AEC-Q200 | Würth Electronik | 74439346033 | | R <sub>S</sub> | 1 | Shunt, $5m\Omega$ , 0508, 1W, AEC-Q200 | Susumu | KRL3216T4A-M-R005 | | U <sub>1</sub> | 1 | LM70880-Q1 80V buck converter, AEC-Q100 | Texas Instruments | LM70880QRRXRQ1 | #### 8.2.1.2 Detailed Design Procedure #### 8.2.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM708x0-Q1 device with the WEBENCH Power Designer. - Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.1.2.2 Custom Design With Excel Quickstart Tool Select components based on the regulator specifications using the LM708x0-Q1 Quickstart Calculator tool available for download from the LM708x0-Q1 product folder. #### 8.2.1.2.3 Buck Inductor 1. Use 方程式 31 to calculate the required buck inductance based on a 40% inductor ripple current at nominal input voltages. $$L_{O} = \frac{V_{OUT}}{\Delta I_{LO} \times F_{SW}} \times \left(1 - \frac{V_{OUT}}{V_{IN(nom)}}\right) = \frac{5V}{3.2A \times 400kHz} \times \left(1 - \frac{5V}{48V}\right) = 3.5\mu H$$ (31) 2. Select a standard inductor value of 3.3µH. Use 方程式 32 to calculate the peak inductor currents at maximum steady-state input voltage. Subharmonic oscillation occurs with a duty cycle greater than 50% for peak current-mode control. For design simplification, the LM70880-Q1 has an internal slope compensation ramp proportional to the switching frequency that is added to the current sense signal to damp any tendency toward subharmonic oscillation. $$I_{LO(PK)} = I_{OUT} + \frac{\Delta I_{LO}}{2} = I_{OUT} + \frac{V_{OUT}}{2 \times L_0 \times F_{SW}} \times \left(1 - \frac{V_{OUT}}{V_{IN(max)}}\right) = 8A + \frac{5V}{2 \times 3.3\mu H \times 400 kHz} \times \left(1 - \frac{5V}{60V}\right) = 9.74A$$ (32) 3. Based on 方程式 8,use 方程式 33 to cross-check the inductance to set a slope compensation close to the ideal one times the inductor current downslope. The selected 3.3µH has less downslope and be adequate. $$L_{O(sc)} = \frac{V_{OUT} \times R_{S}}{24 \times F_{SW}} = \frac{5V \times 5m\Omega}{24^{*}0.4MHz} = 2.6\mu H$$ (33) #### 8.2.1.2.4 Current-Sense Resistance Calculate the current-sense resistance based on a maximum peak current capability of at least 25% higher than the peak inductor current at full load to provide sufficient margin during start-up and load-on transients. Calculate the current sense resistances using 方程式 34. $$R_{S} = \frac{V_{CS(TH)}}{1.25 \times I_{LO(PK)}} = \frac{56mV}{1.25 \times 9.74} = 4.6m\Omega$$ (34) where - V<sub>CS(TH)</sub> is the 56mV current limit threshold. - 2. Select a standard resistance value of $5m\Omega$ for the shunt. A 0508 footprint component with wide aspect ratio termination design provides 1-W power rating, low parasitic series inductance, and compact PCB layout. Copyright © 2024 Texas Instruments Incorporated Carefully observe the *Layout Guidelines* to make sure that noise and DC errors do not corrupt the differential current-sense voltages measured at the ISNS+ and VOUT pins. - 3. Place the shunt resistor close to the inductor. - 4. Use Kelvin-sense connections, and route the sense lines differentially from the shunt to the LM70880-Q1. - 5. The ISNS-to-output propagation delay (related to the current limit comparator, internal logic and power MOSFET gate drivers) causes the peak current to increase above the calculated current limit threshold. For a total propagation delay t<sub>ISNS(delay)</sub> of 40 ns, use 方程式 35 to calculate the worst-case peak inductor current with the output shorted. $$I_{LOPK(SC)} = \frac{V_{CS(TH)}}{R_S} + \frac{V_{IN(max)} \times t_{ISNS(delay)}}{L_O} = \frac{56mV}{5m\Omega} + \frac{60V \times 45ns}{3.3\mu H} = 11.9A$$ (35) 6. Based on this result, select an inductor with saturation current greater than 12A across the full operating temperature range. #### 8.2.1.2.5 Output Capacitors 1. Use 方程式 36 to estimate the output capacitance required to manage the output voltage overshoot during a load-off transient (from full load to no load) assuming a load transient deviation specification of 5% (250mV for a 5V output). $$C_{OUT} \ge \frac{L_O \times \Delta I_{OUT}^2}{(V_{OUT} + \Delta V_{OVERSHOOT})^2 - V_{OUT}^2} = \frac{3.3 \mu H \times (8A)^2}{(5V + 250 mV)^2 - 5V^2} = 82 \mu F$$ (36) - 2. Noting the voltage coefficient of ceramic capacitors where the effective capacitance decreases significantly with applied voltage, select four 47μF, 10V, X7S, 1210 ceramic output capacitors. Generally, when sufficient capacitance is used to satisfy the load-off transient response requirement, the voltage undershoot during a no-load to full-load transient is also satisfactory. - 3. Use 方程式 37 to estimate the peak-peak output voltage ripple at nominal input voltage. $$\Delta V_{OUT} = \sqrt{\left(\frac{\Delta I_{LO}}{8 \times F_{SW} \times C_{OUT}}\right)^2 + \left(R_{ESR} \times \Delta I_{LO}\right)^2} = \sqrt{\left(\frac{3.2A}{8 \times 400 \text{kHz} \times 82 \mu F}\right)^2 + \left(1 \text{m}\Omega \times 3.2A\right)^2} = 12.6 \text{mV}$$ (37) where - R<sub>ESR</sub> is the effective equivalent series resistance (ESR) of the output capacitors. - 82µF is the total effective (derated) ceramic output capacitance at 5V. - 4. Use 方程式 38 to calculate the output capacitor RMS ripple current using and verify that the ripple current is within the capacitor ripple current rating. $$I_{CO(RMS)} = \frac{\Delta I_{LO}}{\sqrt{12}} = \frac{3.2A}{\sqrt{12}} = 0.92A$$ (38) #### 8.2.1.2.6 Input Capacitors A power supply input typically has a relatively high source impedance at the switching frequency. Good-quality input capacitors are necessary to limit the input ripple voltage. As mentioned earlier, dual-channel interleaved operation significantly reduces the input ripple amplitude. In general, the ripple current splits between the input capacitors based on the relative impedance of the capacitors at the switching frequency. - 1. Select the input capacitors with sufficient voltage and RMS ripple current ratings. - Use 方程式 39 to calculate the input capacitor RMS ripple current assuming a worst-case duty-cycle operating point of 50%. $$I_{CIN(rms)} = I_{OUT} \times \sqrt{D \times (1 - D)} = 8A \times \sqrt{0.5 \times (1 - 0.5)} = 4A$$ (39) 3. Use 方程式 40 to find the required input capacitance. $$C_{IN} \ge \frac{D \times (1 - D) \times I_{OUT}}{F_{SW} \times (\Delta V_{IN} - R_{ESR} \times I_{OUT})} = \frac{0.5 \times (1 - 0.5) \times 8A}{400 \text{kHz} \times (480 \text{mV} - 2 \text{m}\Omega \times 8A)} = 10.8 \mu F \tag{40}$$ where - $\triangle V_{IN}$ is the input peak-to-peak ripple voltage specification. - R<sub>ESR</sub> is the input capacitor ESR. - 4. Recognizing the voltage coefficient of ceramic capacitors, select two 4.7µF, 100V, X7R, 1210 ceramic input capacitors. Place these capacitors adjacent to the VIN and PGND pins. - 5. Use a 10nF, 100V, X7R, 0603 ceramic capacitor near the VIN and PGND pins to supply the high di/dt current during MOSFET switching transitions. Such capacitors offer high self-resonant frequency (SRF) and low effective impedance above 100MHz. The result is lower power loop parasitic inductance, thus minimizing switch-node voltage overshoot and ringing for lower conducted and radiated EMI signature. Refer to #8.4.1 for more detail. #### 8.2.1.2.7 Frequency Set Resistor Calculate the RT resistance for a switching frequency of 400kHz using 方程式 41. Choose the nearest standard E96 value of $54.9k\Omega$ . $$R_{RT}[k\Omega] = \frac{\frac{10^6}{F_{SW}[kHz]} - 53}{\frac{45}{45}} = \frac{\frac{10^6}{400} - 53}{45} = 54.4k\Omega$$ (41) #### 8.2.1.2.8 Feedback Resistors If an output voltage setpoint other than 3.3V or 5V is required (or to measure a bode plot when using either of the fixed output voltage options), determine the feedback resistances using 方程式 42. $$R_{FB2} = \frac{R_{FB1}}{\left(\frac{V_{OUT}}{V_{REF}}\right) - 1} = \frac{100k\Omega}{\left(\frac{5V}{0.8V}\right) - 1} = 19.05k\Omega$$ (42) #### 8.2.1.2.9 Compensation Components Choose compensation components for a stable control loop using the procedure outlined as follows. 1. Based on a specified loop gain crossover frequency, f<sub>C</sub>, of 40kHz, use 方程式 43 to calculate R<sub>COMP</sub>, assuming an effective output capacitance of 82 $\mu$ F. Choose a standard value for R<sub>COMP</sub> of 5.36 $k\Omega$ . $$R_{COMP} = 2 \times \pi \times f_C \times \frac{V_{OUT}}{V_{DEF}} \times \frac{R_S \times G_{CS}}{gm} \times C_{OUT} = 2 \times \pi \times 40 \text{kHz} \times \frac{5V}{0.8V} \times \frac{5m\Omega \times 10}{1200uS} \times 82\mu\text{F} = 5.37\text{k}\Omega \tag{43}$$ 2. To provide adequate phase boost at crossover while also allowing a fast settling time during a load or line transient, select C<sub>COMP</sub> to place a zero at the higher of (1) one tenth of the crossover frequency, or (2) the load pole. Choose a standard value for C<sub>COMP</sub> of 6.8nF. $$C_{COMP} = \frac{10}{2 \times \pi \times f_C \times R_{COMP}} = \frac{10}{2 \times \pi \times 40 \text{kHz} \times 5.36 \text{k}\Omega} = 7.42 \text{nF}$$ (44) Such a low capacitance value also helps to avoid output voltage overshoot when recovering from dropout (when the input voltage is less than the output voltage setpoint and $V_{COMP}$ is railed high). 3. Calculate C<sub>HF</sub> to create a pole at the ESR zero and to attenuate high-frequency noise at COMP. C<sub>BW</sub> is the bandwidth-limiting capacitance of the error amplifier. Select a standard value for C<sub>HF</sub> of 47pF. $$C_{HF} = \frac{1}{2 \times \pi \times f_{ESR} \times R_{COMP}} - C_{BW} = \frac{1}{2 \times \pi \times 500 \text{kHz} \times 5.36 \text{k}\Omega} - 38 \text{pF} = 21 \text{pF}$$ (45) 备注 Set a fast loop with high R<sub>COMP</sub> and low C<sub>COMP</sub> values to improve the response when recovering from operation in dropout. #### 8.2.1.3 Application Curves ### 8.2.2 Design 2 - High Efficiency 48V to 12V 400kHz Synchronous Buck Regulator 8-19 shows the schematic diagram of a single-output synchronous buck regulator with the output voltage of 12V and a rated load current of 8A. In this example, the target half-load and full-load efficiencies are 95.2% and 95.6%, respectively, based on a nominal input voltage of 48V that ranges from 24V to 60V. The switching frequency is set at 400kHz by resistor R<sub>RT</sub>. 图 8-19. Application Circuit 2 With LM70880-Q1 Buck Regulator at 400kHz #### 8.2.2.1 Design Requirements 表 8-3 shows the intended input, output, and performance parameters for this automotive design example. 表 8-3. Design Parameters | DESIGN PARAMETER | VALUE | |------------------------------------------|------------| | Input voltage range (steady-state) | 24V to 60V | | Min transient input voltage (cold crank) | 15V | | Max transient input voltage (load dump) | 72V | | Output voltage | 12V | | Output current | 8A | | Switching frequency | 400kHz | | Output voltage regulation | ±1% | | Active current, no load | 12μΑ | | Shutdown current | 2.2µA | | Soft-start time | 3ms | The switching frequency is set at 400kHz by resistor R<sub>RT</sub> The selected buck regulator powertrain components are cited in 表 8-4, and many of the components are available from multiple vendors. This design uses a low-DCR, metal-powder composite inductor, and ceramic output capacitor implementation. 表 8-4. List of Materials for Application Circuit 2 | REFERENCE<br>DESIGNATOR | QTY | SPECIFICATION | MANUFACTURER | PART NUMBER | |-------------------------|-----|------------------------------------------------|-------------------|--------------------| | C <sub>IN</sub> | 4 | 4.7 μ F, 100V, X7S, 1210, ceramic | Murata | GCM32DC72A475KE02L | | | | | TDK | CGA6M3X7S2A475K200 | | C <sub>O</sub> | 4 | 22μF, 25V, X7R, 1210, ceramic, AEC-Q200 | Murata | GCM32EC71E226KE36 | | | | | TDK | CGA6P3X7R1E226M | | 1 - | 1 | 6.8μH, 6.2m Ω, 16A, 11.3 × 10 × 10mm, AEC-Q200 | Coilcraft | XGL1010-682MEC | | L <sub>O</sub> | | 6.5 μ H, 10.5m Ω , 13A, 10.5 × 10.0 × 4.5mm | Würth Electronik | 784325065 | | R <sub>S</sub> | 1 | Shunt, $5m \Omega$ , 0508, 1W, AEC-Q200 | Susumu | KRL3216T4A-M-R005 | | U <sub>1</sub> | 1 | LM70880-Q1 80V buck converter, AEC-Q100 | Texas Instruments | LM70880QRRXRQ1 | ## 8.2.2.2 Detailed Design Procedure See 节 8.2.1.2. English Data Sheet: SNVSBX7 #### 8.2.2.3 Application Curves ## 8.3 Power Supply Recommendations The LM708x0-Q1 is designed to operate from a wide input voltage range of 4.5V to 80V. The input supply must be capable of delivering the required input current to the fully-loaded regulator. Estimate the average input current with 方程式 46. $$I_{IN} = \frac{P_{OUT}}{V_{IN} \times \eta} \tag{46}$$ where #### η is the efficiency If the device is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. A capacitance in the range of 10µF to 47µF is usually sufficient to provide parallel input damping and helps to hold the input voltage steady during large load transients. An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The application report Simple Success with Conducted EMI for DC-DC Converters (SNVA489) provides helpful suggestions when designing an input filter for any switching regulator. ## 8.4 Layout ### 8.4.1 Layout Guidelines Proper PCB design and layout is important in high-current, fast-switching converter circuits (with high current and voltage slew rates) to achieve reliable device operation and design robustness. Furthermore, the EMI performance of the converter depends to a large extent on PCB layout. The high-frequency power loop of a buck regulator power stage is denoted in red in 🛚 8-28. The topological architecture of a buck regulator means that particularly high di/dt current flows in the components of the shaded loop, and it becomes mandatory to reduce the parasitic inductance of this loop by minimizing the effective loop area. 8-28. 图 8-28. Input Current Loop 43 English Data Sheet: SNVSBX7 - Place the input capacitors as close as possible to the input power pins: The VIN and PGND pins are close together (with a gap in between to increase clearance), thus simplifying input capacitor placement. - Use low-ESR ceramic capacitors with X7R or X7S dielectric from VIN to PGND. Place an 0402 capacitor close to VIN for high-frequency bypass as shown in 8-29. Use additional 1206 or 1210 capacitors for bulk capacitance. - Ground return paths for both the input and output capacitors must consist of localized top-side planes that connect to the PGND pins. - Use a solid ground plane on the PCB layer beneath the top layer with the IC: This plane acts as a noise shield and a heat dissipation path. Using the PCB layer directly below the IC minimizes the magnetic field associated with the currents in the switching loops, thus reducing parasitic inductance and switch voltage overshoot and ringing. Use numerous thermal vias near PGND for heatsinking to the inner ground planes. - Make the VIN, VOUT, and GND bus connections as wide as possible: These paths must be wide and direct as possible to reduce any voltage drops on the input or output paths of the converter, thus maximizing efficiency. - Locate the buck inductor close to the SW1, SW2, and SW3 pins: Use a short, wide connection trace from the converter SW pins to the inductor. At the same time, minimize the length (and area) of this high-dv/dt surface to help reduce capacitive coupling and radiated EMI. Connect the dotted terminal of the inductor to the SW pins. - Place the VCC and BOOT capacitors close to the respective pins: The VCC and BOOT capacitors represent the supplies for the internal low-side and high-side MOSFET gate drivers, respectively, and thus carry highfrequency currents. Locate C<sub>VCC</sub> close to the VCC pin and place a GND via at the return terminal to connect to the GND plane and thus back to IC GND at the exposed pad. Connect C<sub>BOOT</sub> close to the CBOOT and SW4 pins. - Place the feedback divider as close as possible to the FB pin: Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. This reduces the FB trace length and related noise coupling. The FB pin is the input to the voltage-loop error amplifier and represents a high-impedance node sensitive to noise. The connection to V<sub>OUT</sub> can be somewhat longer. However, this latter trace must not be routed near any noise source (such as the switch node) that can capacitively couple into the feedback path of the converter. - Provide enough PCB area for proper heatsinking: Use sufficient copper area to achieve a low thermal impedance commensurate with the maximum load current and ambient temperature conditions. Provide adequate heatsinking for the LM70880-Q1 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pad (GND) of the package to the PCB ground plane. If the PCB has multiple copper layers, connect these thermal vias to inner-layer ground planes. Make the top and bottom PCB layers preferably with two-ounce copper thickness (and no less than one ounce). #### 8.4.2 Thermal Design and Layout For a DC/DC converter to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The LM70880-Q1 is available in a small 6-mm × 6-mm 29-pin QFN integrated circuit package to cover a range of application requirements. *Thermal Design and Layout* summarizes the thermal metrics of this package. Numerous vias with a 0.3-mm diameter connected from the thermal pads to the internal and solder-side plane or planes are vital to help dissipation. In a multi-layer PCB design, a solid GND plane is typically placed on the PCB layer below the power components. Not only does this action provide a plane for the power stage currents to flow but this action also represents a thermally conductive path away from the heat generating devices. ## 8.4.3 Layout Example Place high-frequency $C_{VIN}$ close to the VIN and PGND pins. Place VIN and GND vias close to the IC pins for heat spreading Place $C_{\text{BOOT}}$ and $R_{\text{BOOT}}$ close to the CBOOT and SW4 pins Maximize VIN and GND copper areas for heat spreading Place inductor close to the SW pins 图 8-29. PCB Top Layer - High Density, Single-sided Design English Data Sheet: SNVSBX7 45 ## 9 Device and Documentation Support ## 9.1 Device Support ## 9.1.1 Development Support For development support see the following: - LM708x0-Q1 Quickstart Calculator tool - LM708x0-Q1 Simulation Models - For TI's reference design library, visit TI Designs - For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center - TI Designs: - ADAS 8-Channel Sensor Fusion Hub Reference Design with Two 4-Gbps Quad Deserializers - Automotive EMI and Thermally Optimized Synchronous Buck Converter Reference Design - Automotive High Current, Wide V<sub>IN</sub> Synchronous Buck Controller Reference Design Featuring LM5141-Q1 - 25W Automotive Start-Stop Reference Design Operating at 2.2 MHz - Synchronous Buck Converter for Automotive Cluster Reference Design - 137W Holdup Converter for Storage Server Reference Design - Automotive Synchronous Buck With 3.3V @ 12.0A Reference Design - Automotive Synchronous Buck Reference Design - Wide Input Synchronous Buck Converter Reference Design With Frequency Spread Spectrum - Automotive Wide V<sub>IN</sub> Front-end Reference Design for Digital Cockpit Processing Units - · Technical articles: - High-Density PCB Layout of DC/DC Converters - Synchronous Buck Controller Solutions Support Wide V<sub>IN</sub> Performance and Flexibility - How to Use Slew Rate for EMI Control #### 9.1.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM708x0-Q1 device with the WEBENCH Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: - Application notes: - Texas Instruments, Improve High-current DC/DC Regulator Performance for Free with Optimized Power Stage Layout Application Report - Texas Instruments, AN-2162 Simple Success with Conducted EMI from DC-DC Converters - Texas Instruments, Maintaining Output Voltage Regulation During Automotive Cold-Crank with LM5140-Q1 Dual Synchronous Buck Controller - Analog design journal: - Texas Instruments, Reduce Buck Converter EMI and Voltage Stress by Minimizing Inductive Parasitics - · White papers: - Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies - Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies - Texas Instruments, Valuing Wide V<sub>IN</sub>, Low EMI Synchronous Buck Circuits for Cost-driven, Demanding Applications #### 9.2.1.1 PCB Layout Resources - · Application notes: - Texas Instruments, Improve High-current DC/DC Regulator Performance for Free with Optimized Power Stage Layout - Texas Instruments, AN-1149 Layout Guidelines for Switching Power Supplies - Texas Instruments, AN-1229 Simple Switcher PCB Layout Guidelines - Texas Instruments, Low Radiated EMI Layout Made SIMPLE with LM4360x and LM4600x - · Seminars: - Texas Instruments, Constructing Your Power Supply Layout Considerations #### 9.2.1.2 Thermal Design Resources - Application notes: - Texas Instruments, AN-2020 Thermal Design by Insight, Not Hindsight - AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages - Texas Instruments, Semiconductor and IC Package Thermal Metrics - Texas Instruments, Thermal Design Made Simple with LM43603 and LM43602 - Texas Instruments, PowerPAD™Thermally Enhanced Package - Texas Instruments, PowerPAD Made Easy - Texas Instruments, Using New Thermal Metrics ### 9.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 9.4 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 9.5 Trademarks PowerPAD™ and TI E2E™ are trademarks of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 9.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 47 ### 9.7 术语表 TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。 # **10 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Cha | anges from Revision * (September 2023) to Revision A (June 2024) | Page | |-----|------------------------------------------------------------------|------| | • | 将文档状态从"预告信息"更改为"量产数据" | 1 | | • | 首次公开发布的完整数据表 | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages show mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: LM70840-Q1 LM70860-Q1 LM70880-Q1 # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司