







LM5168-Q1, LM5169-Q1

ZHCSN09A - JUNE 2021 - REVISED SEPTEMBER 2022

LM5169-Q1、LM5168-Q1 具有 Fly-Buck<sup>™</sup> 转换器功能的 0.65A/0.3A、120V 汽车类 降压转换器

## 1 特性

ŦF

**TEXAS** 

INSTRUMENTS

- 符合面向汽车应用的 AEC-Q100 标准
  - 器件温度等级 1: 40°C 至 +125°C 的环境温 度范围
  - 专为在严苛的应用中实现可靠性而设计
    - 6V 至 120V 的宽输入电压范围
    - 结温范围: 40°C 至 +150°C
    - 固定 3ms 内部软启动计时器
    - 峰值和谷值电流限制保护
    - 输入 UVLO 和热关断保护
- 适用于可扩展的汽车 HEV/EV 电源
  - 最短导通时间和关闭时间低至 50ns
  - 高达 1MHz 的可调节开关频率
  - 可实现高轻负载效率的二极管仿真
  - 自动模式下具有低静态电流 (< 10μA)
  - FPWM 模式支持 Fly-Buck 转换器功能
  - 3µA 关断静态电流
  - 与 LM5164-Q1、LM5163-Q1、LM5017、 LM5013-Q1 和 LM34927 引脚对引脚兼容
- 通过集成技术减小解决方案尺寸,降低成本
  - COT 模式控制架构
  - 集成式 1.9 Ω NFET 降压开关
  - 集成 0.71 Ω NFET 同步整流器
  - 1.2V 内部电压基准
  - 无环路补偿组件
  - 内部 V<sub>CC</sub> 偏置稳压器和自举二极管
  - 开漏电源正常状态指示器
  - SOIC PowerPAD™ 集成电路封装

## 2 应用

- 通信 砖型电源模块
- 工业电池组 (≥10节)
- 电池组 电动自行车/电动踏板车/LEV
- HEV/EV 电池管理系统 ٠

#### Lo VIN Vout VIN sw П C. $\mathsf{R}_\mathsf{A}$ CRST R<sub>FB</sub> EN/UVLO BST ~~~~ ≶ COUT CB RT FB R- $R_{FB2}$ ≶ PGOOD GND 典型降压应用电路

## 3 说明

LM5169-Q1 和 LM5168-Q1 同步降压转换器用于在宽 输入电压范围内进行调节,从而更大限度地减少对外部 浪涌抑制元件的需求。50ns 的最短可控导通时间有助 于实现较大的降压转换比,支持从 48V 标称输入到低 电压轨的直接降压转换,从而降低系统的复杂性并减少 解决方案成本。LM516x-Q1 在输入电压突降至 6V 时,能够根据需要以接近100%的占空比工作,非常 适合具有宽输入电源电压范围的工业和高电芯数电池包 应用。

凭借集成式高侧和低侧功率 MOSFET, LM5169-Q1 可 提供高达 0.65A 的输出电流, LM5168-Q1 可提供高达 0.3A 的输出电流。恒定导通时间 (COT) 控制架构可提 供几乎恒定的开关频率,具有出色的负载和线路瞬态响 应。LM516x-Q1 能够以 FPWM 或自动模式运行。 FPWM 模式在整个负载范围内实现强制 CCM 运行, 支持隔离式 Fly-Buck 转换器应用。自动模式可实现超 低 Io 和二极管仿真模式运行,从而在轻负载下实现高 效率。

**哭**件信息

| 器件型号      | 封装 <sup>(1)</sup> | 封装尺寸(标称值)           |  |  |  |
|-----------|-------------------|---------------------|--|--|--|
| LM5169-Q1 | SO PowerPAD (8)   | 1 80mm x 3 00mm     |  |  |  |
| LM5168-Q1 | SO FOWEIFAD (0)   | 4.091111 ~ 3.901111 |  |  |  |

(1)如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。







## **Table of Contents**

| 1 | 特性                                   | 1 |
|---|--------------------------------------|---|
| 2 | 应用                                   | 1 |
| 3 | 说明                                   | 1 |
| 4 | Revision History                     | 2 |
| 5 | Device Comparison Table              | 3 |
| 6 | Pin Configuration and Functions      | 3 |
| 7 | Specifications                       | 4 |
|   | 7.1 Absolute Maximum Ratings         | 4 |
|   | 7.2 ESD Ratings                      | 4 |
|   | 7.3 Recommended Operating Conditions | 4 |
|   | 7.4 Thermal Information              | 5 |
|   | 7.5 Electrical Characteristics       | 5 |
|   | 7.6 Typical Characteristics          | 7 |
| 8 | Detailed Description                 | 8 |
|   | 8.1 Overview                         | 8 |
|   | 8.2 Functional Block Diagram         | 9 |
|   | 8.3 Feature Description              | 9 |

| 8.4 Device Functional Modes                             | 14 |
|---------------------------------------------------------|----|
| 9 Application and Implementation                        | 15 |
| 9.1 Application Information                             | 15 |
| 9.2 Typical Fly-Buck <sup>™</sup> Converter Application | 16 |
| 9.3 Typical Buck Application                            |    |
| 9.4 Power Supply Recommendations                        | 32 |
| 9.5 Layout                                              | 32 |
| 10 Device and Documentation Support                     |    |
| 10.1 Device Support                                     | 38 |
| 10.2 Documentation Support                              | 38 |
| 10.3 接收文档更新通知                                           |    |
| 10.4 支持资源                                               |    |
| 10.5 Trademarks                                         |    |
| 10.6 Electrostatic Discharge Caution                    |    |
| 10.7 术语表                                                | 39 |
| 11 Mechanical, Packaging, and Orderable                 |    |
| Information                                             |    |
|                                                         |    |

## **4 Revision History**

| CI | hanges fro | m Revision | * (June | 2021) to Re | evision A (September 2022) | Page |
|----|------------|------------|---------|-------------|----------------------------|------|
| •  | 将状态从       | "预告信息"     | 更改为     | "量产数据"      |                            | 1    |



## **5** Device Comparison Table

| DEVICE NUMBER | DESCRIPTION                  | OUTPUT<br>CURRENT | LIGHT<br>LOAD<br>MODE | CURRENT LIMIT     |
|---------------|------------------------------|-------------------|-----------------------|-------------------|
| LM5168PQDDAR  | 0.3 A, Buck, AUTO, No-hiccup | 0.3 A             | PFM                   | 0.42 A, No-hiccup |
| LM5168FQDDAR  | 0.3 A, Buck, FPWM, Hiccup    | 0.3 A             | FPWM                  | 0.42 A, Hiccup    |
| LM5169PQDDAR  | 0.65 A, Buck, AUTO, Hiccup   | 0.65 A            | PFM                   | 0.84 A, Hiccup    |
| LM5169FQDDAR  | 0.65 A, Buck, FPWM, Hiccup   | 0.65 A            | FPWM                  | 0.84 A, Hiccup    |

## **6** Pin Configuration and Functions



# 图 6-1. 8-Pin SO PowerPAD<sup>™</sup> Integrated Circuit Package (Top View)

## 表 6-1. Pin Functions

| PIN |         | <b>UO</b> (1) | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|-----|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME    |               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 1   | GND     | G             | Ground connection for internal circuits                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 2   | VIN     | P/I           | Regulator supply input pin to the high-side power MOSFET and internal bias regulator. Connect directly to the input supply of the buck converter with short, low impedance paths.                                                                                                                                                                                                                             |  |  |
| 3   | EN/UVLO | I             | Precision enable and undervoltage lockout (UVLO) programming pin. If the EN/UVLO rising voltage is below 1.1 V, the converter is in shutdown mode with all functions disabled. If the UVLO voltage is greater than 1.1 V and below 1.5 V, the converter is in standby mode with the internal VCC regulator operational and no switching. If the EN/UVLO voltage is above 1.5 V, the start-up sequence begins. |  |  |
| 4   | RT      | I             | On-time programming pin. A resistor between this pin and GND sets the buck switch on time.                                                                                                                                                                                                                                                                                                                    |  |  |
| 5   | FB      | I             | Feedback input of voltage regulation comparator                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 6   | PGOOD   | 0             | Power-good indicator. This pin is an open-drain output pin. Connect to a source voltage through an external pullup resistor between 10 k $\Omega$ to 100 k $\Omega$ . Connect to GND if the PGOOD feature is not needed.                                                                                                                                                                                      |  |  |
| 7   | BST     | P/I           | Bootstrap gate-drive supply. Required to connect a high-quality 2.2-nF X7R ceramic capacitor between BST and SW to bias the internal high-side gate driver.                                                                                                                                                                                                                                                   |  |  |
| 8   | SW      | Р             | Switching node that is internally connected to the source of the high-side NMOS buck switch and the drain of the low-side NMOS synchronous rectifier. Connect to the switching node of the power inductor.                                                                                                                                                                                                    |  |  |
| _   | EP      |               | Exposed pad of the package. No internal electrical connection. Solder the EP to the GND pin and connect to a large copper plane to reduce thermal resistance.                                                                                                                                                                                                                                                 |  |  |

(1) G = Ground, I = Input, O = Output, P = Power



## 7 Specifications

## 7.1 Absolute Maximum Ratings

Over operating junction temperature range (unless otherwise noted) (1)

|                                       |                                | MIN   | MAX   | UNIT |
|---------------------------------------|--------------------------------|-------|-------|------|
|                                       | VIN                            | - 0.3 | 120   |      |
|                                       | SW, DC                         | - 1.5 | 120   |      |
|                                       | SW, transient < 20 ns          | - 3   |       |      |
|                                       | BST                            | - 0.3 | 125.5 |      |
| Pin voltage                           | BST - SW                       | - 0.3 | 5.5   | V    |
|                                       | EN                             | - 0.3 | 120   |      |
|                                       | FB                             | - 0.3 | 5.5   |      |
|                                       | RT                             | - 0.3 | 5.5   |      |
|                                       | PGOOD                          | - 0.3 | 14    |      |
| Bootstrap<br>Capacitor <sup>(2)</sup> | External BST to SW capacitance |       | 2.5   | nF   |
| TJ                                    | Operating junction temperature | - 40  | 150   | °C   |
| T <sub>stg</sub>                      | Storage temperature            | - 65  | 150   | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Specification applies to FPWM and fly-buck operation.

## 7.2 ESD Ratings

|                    |                         |                                                                                           |                                | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------------|--------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC-Q100-002 <sup>(1)</sup><br>HBM ESD classification level 2 |                                | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011                                              | All pins except 1, 4, 5, and 8 | ±500  | V    |
|                    |                         | CDM ESD classification level C4B                                                          | Pins 1,4,5, and 8              | ±750  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 7.3 Recommended Operating Conditions

Over operating junction temperature range (unless otherwise noted)

|                                      |                                |           | MIN | NOM  | MAX  | UNIT |
|--------------------------------------|--------------------------------|-----------|-----|------|------|------|
| V <sub>IN</sub>                      | Pin voltage                    | VIN       | 6   |      | 115  | V    |
| V <sub>EN</sub>                      | Pin voltage                    | EN        |     |      | 115  | V    |
| I <sub>OUT</sub> Output current rang |                                | LM5169    |     | 0.65 |      | А    |
|                                      |                                | LM5168    |     | 0.3  |      | А    |
| C <sub>BST</sub>                     | External BST to SW capacitance | FPWM Mode |     | 2.2  |      | nF   |
| F <sub>SW</sub>                      | Switching frequency            |           | 100 |      | 1000 | kHz  |



## 7.4 Thermal Information

|                        |                                                                      | LM516x-Q1  |      |
|------------------------|----------------------------------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                                        | DDA (SOIC) | UNIT |
|                        |                                                                      | 8 PINS     |      |
| R <sub>0 JA(EVM)</sub> | Junction-to-ambient thermal resistance for LM5168PEVM <sup>(2)</sup> | 22         | °C/W |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance                               | 38.9       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance                            | 51.7       | °C/W |
| ΨJT                    | Junction-to-top characterization parameter                           | 2.9        | °C/W |
| R <sub>0JB</sub>       | Junction-to-board thermal resistance                                 | 14.1       | °C/W |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter                         | 14.1       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance                         | 3.3        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics

(2) This value is obtained on the LM5168PEVM with approximaetly 49 cm<sup>2</sup> of copper area. See Thermal considerations section for more information.

## 7.5 Electrical Characteristics

| $T_J = -40^{\circ}C$ to +150°C, $V_{IN} = 4.5 V f$ | o 120 V. Typical values | are at T <sub>J</sub> = 25°C and V <sub>I</sub> | IN = 24 V (unless otherwise noted |
|----------------------------------------------------|-------------------------|-------------------------------------------------|-----------------------------------|
|----------------------------------------------------|-------------------------|-------------------------------------------------|-----------------------------------|

|                         | PARAMETER                                                     | TEST CONDITIONS                                   | MIN   | TYP   | MAX   | UNIT |
|-------------------------|---------------------------------------------------------------|---------------------------------------------------|-------|-------|-------|------|
| SUPPLY                  |                                                               |                                                   |       |       |       |      |
|                         |                                                               | V <sub>EN</sub> = 2.5 V, PWM Operation            |       | 420   | 880   | μA   |
| IQ(VIN)                 | Vin quescent current                                          | V <sub>EN</sub> = 2.5 V, PFM Operation            |       | 10    | 25    | μA   |
| I <sub>Q(STANDBY)</sub> | VIN standby current - LDO only                                | V <sub>EN</sub> = 1.25 V                          |       | 17    | 35    | μA   |
| I <sub>SD(VIN)</sub>    | VIN shutdown supply current                                   | V <sub>EN</sub> = 0 V, Tj=25°C                    |       | 3     | 6     | μA   |
| ENABLE                  |                                                               |                                                   |       |       |       |      |
| V <sub>EN(R)</sub>      | EN voltage rising threshold                                   | EN rising, enable switching                       | 1.45  | 1.5   | 1.55  | V    |
| V <sub>EN(F)</sub>      | EN voltage falling threshold                                  | EN falling, disable switching                     | 1.35  | 1.4   | 1.44  | V    |
| V <sub>SD(R)</sub>      | EN standby rising threshold                                   | EN rising, enable internal LDO, no switching.     |       |       | 1.1   | V    |
| V <sub>SD(F)</sub>      | EN standby falling threshold                                  | EN falling, disable internal LDO.                 | 0.45  |       |       | V    |
| REFERENCE VO            | LTAGE                                                         |                                                   |       |       | •     |      |
| V <sub>FB</sub>         | FB voltage                                                    | V <sub>FB</sub> falling                           | 1.181 | 1.2   | 1.218 | V    |
| STARTUP                 |                                                               |                                                   |       |       | •     |      |
| t <sub>SS</sub>         | Internal fixed soft-start time                                |                                                   | 1.75  | 3     | 4.75  | ms   |
| POWER STAGE             |                                                               |                                                   |       |       | •     |      |
| R <sub>DSON(HS)</sub>   | High-side MOSFET on-resistance                                | I <sub>SW</sub> = - 100 mA                        |       | 1.91  |       | Ω    |
| R <sub>DSON(LS)</sub>   | Low-side MOSFET on-resistance                                 | I <sub>SW</sub> = 100 mA                          |       | 0.74  |       | Ω    |
| t <sub>ON(min)</sub>    | Minimum ON pulse width                                        |                                                   |       | 50    |       | ns   |
| t <sub>ON(1)</sub>      | On-time1                                                      | V <sub>VIN</sub> = 6 V, R <sub>RT</sub> = 75 k Ω  |       | 5000  |       | ns   |
| t <sub>ON(2)</sub>      | On-time2                                                      | V <sub>VIN</sub> = 6 V, R <sub>RT</sub> = 25 k Ω  |       | 1650  |       | ns   |
| t <sub>ON(3)</sub>      | On-time3                                                      | V <sub>VIN</sub> = 12 V, R <sub>RT</sub> = 75 k Ω |       | 2550  |       | ns   |
| t <sub>ON(4)</sub>      | On-time4                                                      | V <sub>VIN</sub> = 12 V, R <sub>RT</sub> = 25 k Ω |       | 830   |       | ns   |
| t <sub>OFF(min)</sub>   | Minimum OFF pulse width                                       |                                                   |       | 50    |       | ns   |
| BOOT CIRCUIT            | ·                                                             | ·                                                 |       |       |       |      |
| VBOOT-SW(UV_R)          | BOOT-SW UVLO rising threshold                                 | V <sub>BOOT-SW</sub> rising                       |       | 2.6   | 3.4   | V    |
| OVERCURRENT             | PROTECTION                                                    | ·                                                 |       |       |       |      |
| 1                       | High aide peak aurrent limit                                  | LM5168                                            | 0.356 | 0.42  | 0.484 | А    |
| HS_PK(OC)               |                                                               | LM5169                                            | 0.71  | 0.84  | 0.94  | А    |
| 1                       | Low eide peak ourrent limit                                   | LM5168                                            | 0.356 | 0.42  | 0.484 | А    |
| LS_PK(OC)               |                                                               | LM5169                                            | 0.71  | 0.84  | 0.94  | А    |
|                         | Min of I <sub>HS PK(OC)</sub> or I <sub>LS PK(OC)</sub> minus | LM5168                                            |       | 0.084 |       | А    |
|                         | ILS_V(OC)                                                     | LM5169                                            |       | 0.168 |       | А    |
|                         |                                                               |                                                   |       |       |       |      |

Copyright © 2022 Texas Instruments Incorporated



## 7.5 Electrical Characteristics (continued)

## $T_J = -40^{\circ}C$ to +150°C, $V_{IN} = 4.5$ V to 120 V. Typical values are at $T_J = 25^{\circ}C$ and $V_{IN} = 24$ V (unless otherwise noted)

| PARAMETER             |                                            | TEST CONDITIONS                                   | MIN   | TYP   | MAX   | UNIT |  |
|-----------------------|--------------------------------------------|---------------------------------------------------|-------|-------|-------|------|--|
| I <sub>LS(NOC)</sub>  | Low side pogative current limit            | LM5169                                            | 1.05  | 1.5   | 1.90  | А    |  |
|                       |                                            | LM5168                                            | 0.4   | 0.75  | 1.1   | А    |  |
| I <sub>LS_V(OC)</sub> | Low side valley current limit              | LM5169 Low-side valley current limit on LS<br>FET | 0.569 | 0.672 | 0.775 | А    |  |
|                       |                                            | LM5168 Low-side valley current limit on LS FET    | 0.27  | 0.336 | 0.42  | А    |  |
| I <sub>ZC</sub>       | Zero-cross detection current threshold     |                                                   |       | 0     |       | Α    |  |
| Tw                    | Hiccup time before re-start                |                                                   |       | 64    |       | ms   |  |
| POWER GOOD            |                                            |                                                   |       |       |       |      |  |
| V <sub>PGTH</sub>     | Power Good threshold                       | FB falling, PG high to low                        | 1.055 | 1.08  | 1.1   | V    |  |
|                       |                                            | FB rising, PG low to high                         | 1.105 | 1.14  | 1.175 | V    |  |
| R <sub>PG</sub>       | Power Good threshold                       | VFB = 1 V                                         |       | 7     |       | Ω    |  |
| THERMAL SHUTDOWN      |                                            |                                                   |       |       |       |      |  |
| T <sub>J(SD)</sub>    | Thermal shutdown threshold <sup>(1)</sup>  | Temperature rising                                |       | 175   |       | °C   |  |
| T <sub>J(HYS)</sub>   | Thermal shutdown hysteresis <sup>(1)</sup> |                                                   |       | 10    |       | °C   |  |

(1) Specified by design, not product tested



## 7.6 Typical Characteristics

Unless otherwise specified the following conditions apply: At  $T_A = 25^{\circ}C$ ,  $V_{IN} = 24 V$ 





## 8 Detailed Description

## 8.1 Overview

The LM5169-Q1 and LM5168-Q1 are easy-to-use, ultra-low I<sub>Q</sub> constant on-time (COT) synchronous step-down buck regulators. With integrated high-side and low-side power MOSFETs, the LM516x-Q1 is a low-cost, highly efficient buck converter that operates from a wide input voltage of 6 V to 120 V, delivering up to 0.65-A or 0.3-A DC load current. The LM516x-Q1 is available in an 8-pin SO PowerPAD<sup>™</sup> integrated circuit package with 1.27-mm pin pitch for adequate spacing in high-voltage applications. This constant on-time (COT) converter is ideal for low-noise, high-current, and fast load transient requirements, operating with a predictive on-time switching pulse. Over the input voltage range, input voltage feed-forward is employed to achieve a quasi-fixed switching frequency. A controllable on time as low as 50 ns permits high step-down ratios and a minimum forced off time of 50 ns provides extremely high duty cycles. This enables fixed frequency operation as VIN drops close to VOUT. After the forced off time of 50 ns is reached, the device enters frequency fold-back operation to maintain a constant output voltage. The LM516x-Q1 implements a smart peak and valley current limit detection circuit to ensure robust protection during output short circuit conditions. Control loop compensation is not required for this regulator, reducing design time and external component count.

The LM5169-Q1 and LM5168-Q1 are pre-programmed to operate in auto mode or FPWM mode. When configured to operate in auto mode, at light loads, the device transitions into an ultra-low  $I_Q$  mode to maintain high efficiency and prevent draining battery cells connected to the input when the system is in standby. When configured in FPWM mode, at light loads, the device maintains CCM operation, enabling fly-buck converter operation. The fly-buck converter configuration can be used to generate both a non-isolated primary output and an isolated secondary output.

The LM5169-Q1 and LM5168-Q1 incorporates additional features for comprehensive system requirements, including an open-drain power-good circuit for the following:

- Power-rail sequencing and fault reporting
- Internally fixed soft start
- Monotonic start-up into prebiased loads
- Precision enable for programmable line undervoltage lockout (UVLO)
- · Smart cycle-by-cycle current limit for optimal inductor sizing
- · Thermal shutdown with automatic recovery

The LM5169-Q1 and LM5168-Q1 support a wide range of end equipment requiring a regulated output from a high input supply where the transient voltage deviates from its DC level. Examples of such end equipment systems are the following:

- 48-V automotive systems
- High cell-count battery-pack systems
- 24-V industrial systems
- 48-V telecom and PoE voltage ranges

The pin arrangement is designed for a simple layout that requires only a few external components.



## 8.2 Functional Block Diagram



## 8.3 Feature Description

## 8.3.1 Control Architecture

The LM516x-Q1 step-down switching converter employs a constant on-time (COT) control scheme. The COT control scheme sets a fixed on time,  $t_{ON}$ , of the high-side FET using a timing resistor ( $R_T$ ).  $t_{ON}$  is adjusted as  $V_{IN}$  changes and is inversely proportional to the input voltage to maintain a fixed frequency when in continuous conduction mode (CCM). After expiration of  $t_{ON}$ , the high-side FET remains off until the feedback pin is equal or below the reference voltage of 1.2 V. To maintain stability, the feedback comparator requires a minimal ripple voltage that is in-phase with the inductor current during the off time. Furthermore, this change in feedback voltage during the off time must be large enough to dominate any noise present at the feedback node. The minimum recommended ripple voltage is 20 mV. In some cases more ripple voltage can be needed for robust operation. This is especially true when there is excessive coupling from the SW pin or the BST pin to the FB pin. The Type 1 ripple generation method is more susceptible to noise injection than the other methods. See  $\frac{1}{K}$  8-1 for different types of ripple injection schemes that ensure stability over the full input voltage range.

During a rapid start-up or a positive load step, the regulator operates with minimum off times until regulation is achieved. This feature enables extremely fast load transient response with minimum output voltage undershoot. When regulating the output in steady-state operation, the off time automatically adjusts itself to produce the SW pin duty cycle required for output voltage regulation to maintain a fixed switching frequency. In CCM, the switching frequency  $F_{SW}$  is programmed by the  $R_T$  resistor.

Copyright © 2022 Texas Instruments Incorporated





8-1 presents three different methods for generating appropriate voltage ripple at the feedback node. The Type-1 ripple generation method uses a single resistor, R<sub>ESR</sub>, in series with the output capacitor. The generated voltage ripple has two components: capacitive ripple caused by the inductor ripple current charging and discharging the output capacitor and resistive ripple caused by the inductor ripple current flowing into the output capacitor and through series resistance R<sub>ESR</sub>. The capacitive ripple component is out-of-phase with the inductor current and does not decrease monotonically during the off time. The resistive ripple must exceed the capacitive ripple at V<sub>OUT</sub> for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters, with multiple on-time bursts in close succession followed by a long off time. The equations under Type 1 define the value of the series resistance R<sub>ESR</sub> to ensure sufficient in-phase ripple at the feedback node.

Type 2 ripple generation uses a  $C_{FF}$  capacitor in addition to the series resistor. As the output voltage ripple is directly AC-coupled by  $C_{FF}$  to the feedback node, the  $R_{ESR}$  and ultimately the output voltage ripple, are reduced by a factor of  $V_{OUT} / V_{FB}$ .

Type 3 ripple generation uses an RC network consisting of  $R_A$  and  $C_A$ , and the switch node voltage to generate a triangular ramp that is in-phase with the inductor current. This triangular wave is then AC-coupled into the feedback node with capacitor  $C_B$ . Because this circuit does not use output voltage ripple, it is suited for applications where low output voltage ripple is critical. See the *Related Documentation* section for more details about COT control methods.

Light load mode operation can be set to PFM and DEM operation or FPWM operation as a factory option. Diode emulation mode (DEM) prevents negative inductor current, and pulse skipping maintains the highest efficiency at light load currents by decreasing the effective switching frequency. DEM operation occurs when the synchronous power MOSFET switches off as inductor valley current reaches zero. Here, the load current is less than half of the peak-to-peak inductor current ripple in CCM. Turning off the low-side MOSFET at zero current reduces switching loss, and prevents negative current conduction reduces conduction loss. Power conversion efficiency is higher in a DEM converter than an equivalent forced-PWM CCM converter. With DEM operation, the duration that both power MOSFETs remain off progressively increases as load current decreases. When this idle duration exceeds 15  $\mu$  s, the converter transitions into an ultra-low l<sub>Q</sub> mode, consuming only 10-  $\mu$  A quiescent current from the input. In FPWM operation, the DEM feature is turned off. This means that the device remains in CCM under light loads, and the device is capable of operating in a Fly-Buck converter configuration.

## 8.3.2 Internal VCC Regulator and Bootstrap Capacitor

The LM516x-Q1 contains an internal linear regulator that is powered from VIN with a nominal output of 5 V, eliminating the need for an external capacitor to stabilize the linear regulator. The internal VCC regulator supplies current to internal circuit blocks, including the synchronous FET driver and logic circuits. The input pin (VIN) can be connected directly to line voltages up to 120 V. Because the power MOSFET has a low total gate charge, use a low bootstrap capacitor value to reduce the stress on the internal regulator. It is required to select



a high-quality 2.2-nF X7R ceramic bootstrap capacitor as specified in the *Absolute Maximum Ratings*. Selecting a higher value capacitance stresses the internal VCC regulator and may damage the device. An internal diode connects from the VCC regulator to the BST pin to replenish the charge in the high-side gate drive bootstrap capacitor when the SW voltage is low.

#### 8.3.3 Internal Soft Start

The LM516x-Q1 employs an internal soft-start control ramp that allows the output voltage to gradually reach a steady-state operating point, thereby reducing start-up stresses and current surges. The soft-start feature produces a controlled, monotonic output voltage start-up. The soft-start time is internally set to 3 ms.

#### 8.3.4 On-Time Generator

The on time of the LM516x-Q1 high-side FET is determined by the R<sub>T</sub> resistor and is inversely proportional to the input voltage, V<sub>IN</sub>. The inverse relationship with V<sub>IN</sub> results in a nearly constant frequency as V<sub>IN</sub> is varied. Use  $\beta$ 程式 1 to calculate the on time, where R<sub>T</sub> is in k  $\Omega$ .

$$T_{\rm ON} = \frac{R_{\rm T}}{2.5 \cdot V_{\rm IN}} \ [\mu s] \tag{1}$$

Use 方程式 2 to determine the  $R_T$  resistor to set a specific switching frequency in CCM, where  $F_{SW}$  is in kHz.

$$R_{\rm T} = \frac{2500 \cdot V_{\rm OUT}}{F_{\rm SW}} \ [k\Omega] \tag{2}$$

Select  $R_T$  for a minimum on time (at maximum  $V_{IN}$ ) greater than 50 ns for proper buck operation and greater than 100 ns for proper fly-buck converter operation. In addition to this minimum on time, the maximum frequency for this device is limited to 1 MHz.

#### 8.3.5 Current Limit

The LM5168P-Q1 manages overcurrent conditions with cycle-by-cycle current limiting of the peak inductor current. The current sensed in the high-side MOSFET is compared every switching cycle to the current limit threshold (0.42 A typical). To protect the converter from potential current runaway conditions, the LM5168P-Q1 includes a fold-back valley current limit feature, set at 0.34 A, that is enabled if a peak current limit is detected. As shown in 🛛 8-1, if the peak current in the high-side MOSFET exceeds 0.42 A for the LM5168P-Q1 (typical), the present cycle is immediately terminated regardless of the programmed on time ( $t_{ON}$ ), the high-side MOSFET is turned off and the fold-back valley current limit is activated. The low-side MOSFET remains on until the inductor current drops below this fold-back valley current limit, after which the next on-pulse is initiated. This method folds back the switching frequency to prevent overheating and limits the average output current to less than 0.3 A for LM5168P-Q1 to ensure proper short-circuit and heavy-load protection.



图 8-1. Current Limit Timing Diagram



Current is sensed after a leading-edge blanking time following the high-side MOSFET turn-on transition. The propagation delay of the current limit comparator is 100 ns. During high step-down conditions when the on time is less than 100 ns, a backup peak current limit comparator in the low-side FET also set at 0.84 A or 0.42 A, enables the foldback valley current limit set at 0.67 A or 0.34 A. This innovative current limit scheme enables ultra-low duty-cycle operation, permitting large step-down voltage conversions while ensuring robust protection of the converter.

The LM5168F-Q1, LM5169F-Q1, and LM5169P-Q1 implement a current limit off-timer and hiccup protection. If the current in the high-side MOSFET exceeds  $I_{HS_PK(OC)}$ , the high-side MOSFET is immediately turned off and a non-resettable off-timer is initiated. The length of the off time is controlled by the feedback voltage and the input voltage. The off-timer ensures safe short circuit operation in a fly-buck converter configuration. An overload current on the secondary output can result in the secondary voltage collapsing while the primary voltage remains in regulation. This action results in a possible condition where the secondary output voltage does not recover after the overload condition. Hiccup protection makes sure a soft-start counter enables both the secondary and primary output voltages to recover properly after an overcurrent event is detected for 16 consecutive current limit cycles. After four consecutive cycles without current limit detection, restart the hiccup protection counter. These devices attempt soft start after a "hiccup period" of 64 ms.

## 8.3.6 N-Channel Buck Switch and Driver

The LM516x-Q1 integrates an N-channel buck switch and associated floating high-side gate driver. The gatedriver circuit works in conjunction with an external bootstrap capacitor and an internal high-voltage bootstrap diode. A high-quality ceramic capacitor connected between the BST and SW pins provides the voltage to the high-side driver during the buck switch on time. See  $\ddagger 8.3.2$  for limitations. During the off time, the SW pin is pulled down to approximately 0 V, and the bootstrap capacitor charges from the internal VCC through the internal bootstrap diode. The minimum off-timer, set to 50 ns (typical), ensures a minimum time each cycle to recharge the bootstrap capacitor. When the on time is less than 300 ns, the minimum off-timer is forced to 250 ns to ensure that the BST capacitor is charged in a single cycle. This is vital during wakeup from sleep mode when the BST capacitor is most likely discharged.

## 8.3.7 Synchronous Rectifier

The LM516x-Q1 provides an internal low-side synchronous rectifier N-channel MOSFET. This MOSFET provides a low-resistance path for the inductor current to flow when the high-side MOSFET is turned off.

The synchronous rectifier operates in a diode emulation mode. Diode emulation enables the regulator to operate in a pulse-skipping mode during light load conditions. This mode leads to a reduction in the average switching frequency at light loads. Switching losses and FET gate driver losses, both of which are proportional to switching frequency, are significantly reduced at very light loads and efficiency is improved. This pulse-skipping mode also reduces the circulating inductor current and losses associated with conventional CCM at light loads.

## 8.3.8 Enable, Undervoltage Lockout (EN/UVLO)

The LM516x-Q1 contains a dual-level EN/UVLO circuit. When the EN/UVLO voltage is below 0.45 V (typical), the converter is in a low-current shutdown mode and the input quiescent current ( $I_Q$ ) is dropped down to 3 µA. When the voltage is greater than 1.1 V but less than 1.5 V (typical), the converter is in standby mode. In standby mode, the internal bias regulator is active while the control circuit is disabled. When the voltage exceeds the rising threshold of 1.5 V (typical), normal operation begins. Install a resistor divider from VIN to GND to set the minimum operating voltage of the regulator. If the user wishes to implement an input voltage UVLO, refer to 图 8-2, 方程式 3, and 方程式 4 for details. Typically, the user will choose a value for  $R_{UV1}$  and calculate the value of  $R_{UV2}$  using 方程式 3 based on a desired  $V_{ON}$ . Reasonable values for  $R_{UV1}$  are in the 1-M  $\Omega$  range. 方程式 4 is then used to calculate the resulting  $V_{OFF}$ .  $V_{ON}$  and  $V_{OFF}$  are the input voltages where the device will turn on and off, respectively.



图 8-2. Input UVLO Connections

$$R_{UV2} = R_{UV1} \cdot \left(\frac{V_{EN(R)}}{V_{ON} - V_{EN(R)}}\right)$$
(3)

$$V_{OFF} = V_{EN(F)} \cdot \left(1 + \frac{R_{UV1}}{R_{UV2}}\right)$$
(4)

If input UVLO is not required, the user can either drive EN/UVLO as an enable input driven by a logic signal or connect it directly to VIN. If EN/UVLO is directly connected to VIN, the regulator begins switching as soon as the internal bias rails are active; about 4.5 V at VIN.

## 8.3.9 Power Good (PGOOD)

The LM516x-Q1 provides a PGOOD flag pin to indicate when the output voltage is within the regulation level. Use the PGOOD signal for start-up sequencing of downstream converters or for fault protection and output monitoring. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 14 V. The typical range of pullup resistance is 10 k $\Omega$  to 100 k $\Omega$ . If necessary, use a resistor divider to decrease the voltage from a higher voltage pullup rail. When the FB voltage exceeds 95% of the internal reference V<sub>REF</sub>, the internal PGOOD switch turns off and PGOOD can be pulled high by the external pullup. If the FB voltage falls below 90% of V<sub>REF</sub>, an internal 7- $\Omega$  PGOOD switch turns on and PGOOD is pulled low to indicate that the output voltage is out of regulation. The rising edge of PGOOD has a built-in deglitch delay of 5 µs.

## 8.3.10 Thermal Protection

The LM516x-Q1 includes an internal junction temperature monitor to protect the device in the event of higher than normal junction temperature. If the junction temperature exceeds 175°C (typical), thermal shutdown occurs to prevent further power dissipation and temperature rise. The LM516x-Q1 initiates a restart sequence when the junction temperature falls to 165°C, based on a typical thermal shutdown hysteresis of 10°C. This protection is a non-latching protection, so the device cycles into and out of thermal shutdown if the fault persists.



## 8.4 Device Functional Modes

## 8.4.1 Shutdown Mode

EN/UVLO provides ON and OFF control for the LM516x-Q1. When  $V_{EN/UVLO}$  is below approximately 0.45 V, the device is in shutdown mode. Both the internal linear regulator and the switching regulator are off. The quiescent current in shutdown mode drops to 3  $\mu$ A at  $V_{IN}$  = 24 V. The LM516x-Q1 also employs internal bias rail undervoltage protection. If the input voltage is below about 4.5 V, the regulator remains off.

#### 8.4.2 Active Mode

The LM516x-Q1 is in active mode when  $V_{EN/UVLO}$  is above the precision enable threshold and the internal bias rail is above its UV threshold. In COT active mode, the LM516x-Q1 is in one of the following modes depending on the load current:

- 1. CCM with fixed switching frequency when load current is above half of the peak-to-peak inductor current ripple
- 2. Auto mode (P device designator) light load operation: Pulse skipping and diode emulation mode (DEM) when the load current is less than half of the peak-to-peak inductor current ripple in CCM operation.
- 3. FPWM mode (F device designator) light load operation: Continuous conduction mode (CCM) throughout the entire load current range, including when the load current is lower than half of the inductor current ripple
- 4. Current limit CCM with peak and valley current limit protection when an over-current condition is applied at the output

#### 8.4.3 Sleep Mode

*Control Architecture* gives a brief introduction to the LM516x-Q1 diode emulation (DEM) feature. The converter enters DEM during light-load conditions when the inductor current decays to zero and the synchronous MOSFET is turned off to prevent negative current in the system. In the DEM state, the load current is lower than half of the peak-to-peak inductor current ripple and the switching frequency decreases when the load is further decreased as the device operates in a pulse skipping mode. A switching pulse is set when V<sub>FB</sub> drops below 1.2 V.

As the frequency of operation decreases and  $V_{FB}$  remains above 1.2 V ( $V_{REF}$ ) with the output capacitor sourcing the load current for greater than 15 µs, the converter enters an ultra-low  $I_Q$  sleep mode to prevent draining the input power supply. The input quiescent current ( $I_Q$ ) required by the LM516x-Q1 decreases to 10 µA in sleep mode, improving the light-load efficiency of the regulator. In this mode, all internal controller circuits are turned off to ensure very low current consumption by the device. Such low  $I_Q$  renders the LM516x-Q1 as the best option to extend operating lifetime for off-battery applications. The FB comparator and internal bias rail are active to detect when the FB voltage drops below the internal reference  $V_{REF}$  and the converter transitions out of sleep mode into active mode. There is a 9-µs wake-up delay from sleep to active states.



## **9** Application and Implementation

## 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 9.1 Application Information

The LM516x-Q1 requires only a few external components to create a buck converter to step down from a wide range of supply voltages to a fixed output voltage. Several features are integrated in the device to meet system design requirements, including the following:

- Precision enable
- Input voltage UVLO
- Internal soft start
- Programmable switching frequency
- A PGOOD indicator

To expedite and streamline the process of designing a LM516x-Q1-based converter, a comprehensive LM516x-Q1 quick-start calculator tool is available for download to assist the designer with component selection for a given application.



# 9.2 Typical Fly-Buck<sup>™</sup> Converter Application

The LM516xF-Q1 is designed for fly-buck converter applications by operating in FPWM mode. 89-1 shows the schematic for a 10-V output fly-buck regulator with a 10-V auxiliary output, capable of delivering 300 mA from each output, used as an example application for the LM5169F-Q1. Note that the secondary output ground can be floating with respect to the input supply ground. See 39-1 for a description of fly-buck converter terminology used in this example.



图 9-1. Example Fly-Buck<sup>™</sup> Converter Application Circuit

| TERM              | DESCRIPTION                                                                                                                                                                              |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OUT1</sub> | Primary output voltage, as for a buck regulator. This output is tightly regulated by the LM516x-Q1.                                                                                      |
| V <sub>OUT2</sub> | Secondary output voltage from couple inductor secondary winding.<br>This voltage is not tightly regulated, but depends on parasitic voltage<br>drops on the primary and secondary sides. |
| I <sub>OUT1</sub> | Primary output current, as for a buck regulator                                                                                                                                          |
| I <sub>OUT2</sub> | Secondary output current from coupled inductor secondary winding                                                                                                                         |

## 备注

In this data sheet, the *effective* value of capacitance is defined as the actual capacitance under D.C. bias and temperature, not the rated or nameplate values. Use high-quality, low ESR, ceramic capacitors with an X5R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under D.C. bias, the capacitance drops considerably. Large case sizes and higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum *effective* capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank must be made to ensure that the minimum value of *effective* capacitance is provided.

#### 9.2.1 Design Requirements

表 9-2 lists the design requirements for a typical fly-buck converter application using the LM5169F-Q1.

| DESIGN PARAMETER         | EXAMPLE VALUE                       |  |  |  |  |  |
|--------------------------|-------------------------------------|--|--|--|--|--|
| Nominal input voltage    | 24 V                                |  |  |  |  |  |
| Input voltage range      | 20 V to 60 V (operational to 115 V) |  |  |  |  |  |
| Primary output voltage   | 10 V                                |  |  |  |  |  |
| Secondary output voltage | 10 V                                |  |  |  |  |  |
| Primary output current   | 0.3 A                               |  |  |  |  |  |
| Secondary output current | 0.3 A                               |  |  |  |  |  |
| Switching frequency      | 750 kHz                             |  |  |  |  |  |

#### 表 9-2. Detailed Design Parameters

#### 9.2.2 Detailed Design Procedure

## 9.2.2.1 Switching Frequency (R<sub>T</sub>)

The switching frequency of the LM516x-Q1 is set by the on-time programming resistor connected to the RT pin.  $\overline{ au}$ RT as used to calculate RT based on the desired switching frequency. For this example of 750 kHz, 33.2 kis used.

$$R_{\rm T}(K\Omega) = \frac{V_{\rm OUT} \cdot 2500}{F_{\rm SW} \, (\rm kHz)}$$
(5)

Note that at very low duty cycles, the 50-ns minimum controllable on time of the high-side MOSFET,  $t_{ON(min)}$ , limits the maximum switching frequency. In CCM,  $t_{ON(min)}$  limits the voltage conversion step-down ratio for a given switching frequency. Use au6 to calculate the minimum controllable duty cycle.

$$D_{MIN} = t_{ON(min)} \cdot F_{SW}$$

Ultimately, the choice of switching frequency for a given output voltage affects the available input voltage range, solution size, and efficiency. Use 方程式 7 to calculate the maximum supply voltage for a given  $t_{ON(min)}$  to maintain the full switching frequency.

$$V_{IN(max)} = \frac{V_{OUT}}{t_{ON(min)} \cdot F_{SW}}$$
(7)

#### 9.2.2.2 Transformer Selection

For this fly-buck converter application, a coupled inductor (sometimes called a transformer) is required. The first step is to decide upon the turns ratio. In a fly-buck converter, the secondary output voltage is slightly less than the reflected primary output voltage scaled by the turns ratio. 方程式 8 can be used to calculate the turns ratio for a given  $V_{OUT1}$  and  $V_{OUT2}$ . The nearest integer ratio must be selected.  $V_{OUT2}$  will be slightly less than calculated due to the secondary diode drop and other parasitic voltage drops in the secondary. Also, keep in mind that the secondary voltage is not fed back to the controller, and is, therefore, not well regulated. For this example,  $V_{OUT2}$  is equal to  $V_{OUT1}$ , therefore, use a 1:1 turns ratio.

$$\frac{V_{OUT2}}{V_{OUT1}} \cong \frac{N2}{N1}$$
(8)

Next, the primary inductance must be calculated. This is the same as calculating the inductance for an ordinary buck regulator, and is based on the desired primary ripple current. Typically, a ripple current of between 20% and 40% of the primary current is used. 5程式 9 gives the primary current in a fly-buck converter and 5程式 10

(6)

Copyright © 2022 Texas Instruments Incorporated



gives the required primary inductance. Using an input voltage of 24 V and the other parameters in  $\mathbb{R}$  9-2, the user arrives at a value of 38  $\mu$  H. A standard value of 33  $\mu$  H for this example is selected. Although the inductance can be selected based on the maximum input voltage and lower values of K, a somewhat smaller value of inductance is used in this example to save space on the PCB.

$$I_{PRI} = I_{OUT1} + I_{OUT2} \cdot \frac{N2}{N1}$$

$$L = \frac{(V_{IN} - V_{OUT1})}{K \cdot I_{PRI} \cdot F_{SW}} \cdot \frac{V_{OUT1}}{V_{IN}}$$
(9)
(10)

where

• K = ripple current factor = 20% to 40%

Finally, the maximum currents in the transformer must be checked. A transformer with a saturation current equal to or greater than the device current limit must be selected. Also, the maximum primary current, and, therefore, the output current, is limited by the current limit of the device. 方程式 11 can be used to calculate the maximum output current for a given inductance and application parameters.

The magnitude of the ripple current and peak current in the transformer are required to select the output capacitors. These are calculated using 5程式 12 and 5程式 13, respectively.

$$I_{PRI-max} = I_{CL} - \frac{1}{2} \cdot \frac{(V_{IN} - V_{OUT1})}{L \cdot F_{SW}} \cdot \frac{V_{OUT1}}{V_{IN}}$$
(11)

where

I<sub>CL</sub> = device current limit = I<sub>HS\_PK(OC)</sub>

$$\Delta I = \frac{(V_{IN} - V_{OUT1})}{L \cdot F_{SW}} \cdot \frac{V_{OUT1}}{V_{IN}}$$
(12)

$$I_{PK} = I_{PRI} + \frac{(V_{IN} - V_{OUT1})}{L F_{SW}} \cdot \frac{V_{OUT1}}{V_{IN}}$$
(13)

#### 9.2.2.3 Output Capacitor Selection

The primary output capacitor,  $C_{OUT1}$ , can be selected using either 5程式 14 or 5程式 15. For this design, an output voltage ripple of 5 mV and a load transient of 0.2 V is used. From this, a ripple current of 0.34 A at 60-V input, and a peak transformer current of 0.77 A at full load is calculated. The two output capacitor equations give values of 11  $\mu$  F and 5  $\mu$  F. Because of the large derating of ceramic capacitors,  $C_{OUT1} = 1 \times 22 \ \mu$  F is used. Keep in mind that the equations give the minimum capacitance value and in no case should the capacitance of  $C_{OUT1}$  be less than 2.2  $\mu$  F. More output capacitance can be used to improve load transient response. Also note that when using type 3 ripple injection, the actual ripple voltage appearing on the output can be kept small.

$$C_{OUT} > \frac{I_{PK}^2 L}{2 V_{OUT1} \Delta V_0}$$
(14)

where

- I<sub>PK</sub> = peak transformer current from 方程式 13
- $\Delta V_0$  = output voltage load transient

. .

where

- △I = ripple current from 方程式 12
- V<sub>ripple</sub> = ripple voltage on primary output

 $C_{OUT2}$  is selected using  $\beta R rac{16}{2}$  16. In this case, a ripple voltage on the secondary otuput of 20 mV is chosen. The minimum input voltage must be used in this equation. A value of 10  $\mu$  F is calculated and 1 × 22  $\mu$  F for  $C_{OUT2}$  is selected. Again, the equation gives the minimum capacitance value and in no case should the capacitance of  $C_{OUT2}$  be less than 2.2  $\mu$  F.

$$C_{OUT2} > \frac{I_{OUT2} \cdot V_{OUT1}}{V_{ripple2} \cdot V_{IN} \cdot F_{SW}}$$
(16)

Both output capacitors should be X7R ceramics in a 1206 or 1210 case size, and rated for at least twice the output voltage.

## 9.2.2.4 Secondary Output Diode

$$V_{R} > V_{IN} \cdot \frac{N2}{N1} + V_{OUT2}$$
 (17)

## 9.2.2.5 Setting Output Voltage

The LM516x-Q1 voltage regulation loop regulates the output voltage by maintaining the FB voltage equal to the internal reference voltage,  $V_{REF} = 1.2 \text{ V}$  (typical). A resistor divider programs the ratio from the output voltage  $V_{OUT1}$  to  $V_{REF}$ .

方程式 18 is used to calculate  $R_{FBT}$  based on a selected  $R_{FBB}$ .

$$R_{FBT} = R_{FBB} \cdot \left(\frac{V_{OUT}}{V_{REF}} - 1\right)$$
(18)

TI recommends selecting  $R_{FBB}$  in the range of 10 k  $\Omega$  to 1 M $\Omega$  for most applications. A larger  $R_{FBB}$  consumes less DC current, which is mandatory if light-load efficiency is critical. TI does not recommend  $R_{FBB}$  larger than 1 M  $\Omega$  as the feedback path becomes more susceptible to noise. For this example,  $R_{FBB}$  = 61.9 k  $\Omega$  is chosen. This action gives  $R_{FBT}$  = 453 k  $\Omega$ . Route the feedback trace away from the noisy area of the PCB and keep the feedback resistors close to the FB pin.

## 9.2.2.6 Input Capacitor

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum of 2.2  $\mu$ F of ceramic capacitance is required on the input of the LM516x-Q1 regulator, connected directly between VIN and GND. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and maintain the input voltage during load transients. More input capacitance is required for larger output currents. Keep in mind that the value of 2.2  $\mu$ F is the actual value after all derating is applied. For this example, 4x 1- $\mu$ F, 250-V, X7R (or better) ceramic capacitors are chosen due to voltage derating. If larger case size, higher voltage capacitors, or both can be used, then the



(19)

(21)

total number can be reduced. Designs with reduce input voltage range can use capacitors with lower voltage ratings.

Many times, it is desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads or traces (greater than about 5 cm) are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor or capacitors. Use 方程式 19 to calculate the approximate RMS current. This value must be checked against the manufacturers' maximum ratings.

I<sub>RMS</sub>≈ 
$$\frac{I_{PRI}}{2}$$

## 9.2.2.7 Type-3 Ripple Network

A Type 3 ripple generation network uses an RC filter consisting of RA and CA across SW and VOUT1 to generate a triangular ramp that is in phase with the inductor current. This triangular ramp is then AC-coupled into the feedback node through capacitor C<sub>B</sub>. Type 3 ripple injection is suited for applications where low output voltage ripple is crucial, and is chosen for this example.

方程式 20 is used to calculate C<sub>A</sub>. With the values used in this example, C<sub>A</sub> > 245 pF. A value of 3300 pF is selected to keep RA within practical limits. In general, the user needs 20 mV of ripple at the feedback pin for reliable operation, calculated at nominal input voltage. The minimum value of ripple must not be less than 12 mV at minimum input voltage. Using 方程式 21 with nominal input voltage, a value of R<sub>A</sub> > 117 k  $\Omega$  was found and a value of 118 k $\Omega$  is selected.

$$C_{A} \ge \frac{10}{F_{SW} R_{FBB} || R_{FBT}}$$

$$R_{A} \ge \frac{(V_{IN} - V_{OUT1}) V_{OUT1}}{0.02 V_{IN} F_{SW} C_{A}}$$
(20)
(21)

While the magnitude of the generated ripple does not affect the output voltage ripple, it produces a DC error of approximately half the amplitude of the generated ripple, scaled by the feedback divider ratio. Therefore, the amount of DC offset, tolerable in the output voltage, imposes an upper bound on the feedback ripple.

Finally, 方程式 22 is used to calculate the coupling capacitance C<sub>B</sub>. In the equation, T<sub>R</sub> is the approximate settling time of the control loop to a load transient disturbance. This was taken as 50  $\mu$  s.

$$C_{B} \ge \frac{T_{R}}{3 \cdot R_{FBT}}$$
(22)

where

• 
$$T_R = 50 \ \mu s$$
 (typical)

In this example, a value of > 37 pF was calculated for  $C_B$  and a value of 56 pF is selected. This value avoids excessive coupling capacitor discharge by the feedback resistors during sleep intervals when operating at light loads. Note that the minimum value of C<sub>B</sub> is 47 pF.

## 9.2.2.8 C<sub>BST</sub> Selection

The LM516x-Q1 requires a bootstrap capacitor to be connected between the BST pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. A high-quality ceramic capacitor of 2.2 nF is required. Be sure to take into account the D.C. bias derating of the capacitor. The value of C<sub>BST</sub> must not exceed 2.5 nF.



#### 9.2.2.9 Minimum Secondary Output Load

The secondary output must have a "dummy" load connected at all times to prevent the output voltage from rising too high under certain conditions. Since the secondary output is not tightly regulated by the control loop, and because of transformer and diode parasitics,  $C_{OUT2}$  can charge to high levels unless the energy is dissipated in the secondary output load. In this example, a 1-k $\Omega$  resistor is used as a minimum load on the secondary output. A Zener diode can also be used to clamp the secondary output voltage, if desired.

## 9.2.2.10 Example Design Summary

The preceding design procedure is typical of the steps needed to create a fly-buck converter with LM516x-Q1. Please see the *LM5168FEVM User's Guide* for a more detailed BOM example. Also, see the section *Related Documentation* for more information about designing fly-buck converter power stages.



## 9.2.3 Application Curves

The curves in this section were taken using the LM5169F-Q1. For a detailed schematic pertaining to these curves, see the *LM5168FEVM User's Guide*. Unless otherwise specified the following conditions apply:  $T_A = 25^{\circ}C$ .









## 9.3 Typical Buck Application

The LM5168P-Q1 and LM5169P-Q1 are designed for buck applications by operating in DEM mode, with light load PFM operation. A 9-14 shows the schematic for a 5-V output buck regulator capable of delivering 300 mA of load current, using the LM5168P.



#### 备注

In this data sheet, the *effective* value of capacitance is defined as the actual capacitance under D.C. bias and temperature, not the rated or nameplate values. Use high-quality, low ESR, ceramic capacitors with an X5R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under D.C. bias, the capacitance drops considerably. Large case sizes and higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum *effective* capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank must be made to ensure that the minimum value of *effective* capacitance is provided.

# 9.3.1 Design Requirements

 $\frac{1}{8}$  9-3 lists the design requirements for a typical buck application using the LM51698P-Q1.

| DESIGN PARAMETER      | EXAMPLE VALUE |  |  |  |
|-----------------------|---------------|--|--|--|
| Nominal input voltage | 24 V          |  |  |  |
| Input voltage range   | 12 V to 115 V |  |  |  |
| Output Voltage        | 5 V           |  |  |  |
| Output Current        | 0.3 A         |  |  |  |
| Switching frequency   | 500 kHz       |  |  |  |

#### 表 9-3. Detailed Design Parameters

#### 9.3.2 Detailed Design Procedure

#### 9.3.2.1 Switching Frequency (R<sub>T</sub>)

The switching frequency of the LM5168-Q1 is set by the on-time programming resistor connected to the R<sub>T</sub> pin. 方程式 23 is used to calculate R<sub>T</sub> based on the desired switching frequency and output voltage. For this example of 500 kHz and 5 V, 24.9 k $\Omega$  is used.

$$R_{\rm T}(K\Omega) = \frac{V_{\rm OUT} \cdot 2500}{F_{\rm SW} \, (\rm kHz)}$$
(23)

Note that at very low duty cycles, the 50-ns minimum controllable on time of the high-side MOSFET,  $t_{ON(min)}$ , limits the maximum switching frequency. In CCM,  $t_{ON(min)}$  limits the voltage conversion step-down ratio for a given switching frequency. Use 5程式 24 to calculate the minimum controllable duty cycle.

$$\mathsf{D}_{\mathsf{MIN}} = \mathsf{t}_{\mathsf{ON}(\mathsf{min})} \cdot \mathsf{F}_{\mathsf{SW}} \tag{24}$$

Ultimately, the choice of switching frequency for a given output voltage affects the available input voltage range, solution size, and efficiency. Use 方程式 25 to calculate the maximum supply voltage for a given  $t_{ON(min)}$  to maintain the full switching frequency.

$$V_{\rm IN(max)} = \frac{V_{\rm OUT}}{t_{\rm ON(min)} \cdot F_{\rm SW}}$$
(25)

#### 9.3.2.2 Buck Inductor Selection

For most applications, choose an inductance such that the inductor ripple current,  $\Delta I_L$ , is between 30% and 50% of the rated load current at nominal input voltage. Use 方程式 26 to calculate the inductance. For this example we assume  $V_{IN} = 12$  V,  $F_{SW} = 500$  kHz, and a ripple current of 30% of 0.3A. This gives us an inductance of about 65  $\mu$  H. Choose the next standard value of 68  $\mu$  H for this design. Next, we use 方程式 27 to calculate the actual inductor ripple current across the input voltage range. Finally, use 方程式 28 to determine the peak inductor current at our maximum input voltage and compare with the current limit of the LM5168-Q1. Arrive at a peak current of about 0.37 A at  $V_{IN} = 115$  V, which is less than the current limit of the LM5168-Q1.

$$L = \frac{V_{OUT}}{F_{SW} \cdot \Delta I_{L}} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(26)

$$\Delta I_{\rm L} = \frac{V_{\rm OUT}}{F_{\rm SW} \cdot L} \cdot \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right) \tag{27}$$

$$I_{L(peak)} = I_{OUT} + \frac{\Delta I_L}{2}$$
(28)





Ideally, the saturation current rating of the inductor is at least as large as the peak current limit. This ensures that the inductor does not saturate even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low value, causing the inductor current to rise very rapidly. Although the valley current limit is designed to reduce the risk of current run-away, a saturated inductor can cause the current to rise to high values very rapidly. This can lead to component damage. Do not allow the inductor to saturate. Inductors with a ferrite core material have very *hard* saturation characteristics, but usually have lower core losses than powdered iron cores. Powered iron cores exhibit a *soft* saturation, allowing some relaxation in the current rating of the inductor. However, they have more core losses at frequencies above about 1 MHz. In any case, the inductor saturation current must not be less than the maximum peak inductor current at full load.

#### 9.3.2.3 Setting the Output Voltage

The LM516x-Q1 regulates the output voltage by maintaining the FB voltage equal to the internal reference voltage,  $V_{REF}$  = 1.2 V (typical). A resistor divider programs the output voltage based on  $\overline{\beta}$ 程式 29.

TI recommends selecting  $R_{FBB}$  in the range of 10 k $\Omega$  to 1 M $\Omega$  for most applications. A larger  $R_{FBB}$  consumes less DC current, which is mandatory if light-load efficiency is critical. TI does not recommend  $R_{FBB}$  larger than 1 M $\Omega$  as the feedback path becomes more susceptible to noise. For this example select  $R_{FBB}$  = 143 k $\Omega$ . This action gives  $R_{FBT}$  = 453 k $\Omega$ . Route the feedback trace away from the noisy area of the PCB and keep the feedback resistors close to the FB pin.

$$R_{FBT} = R_{FBB} \cdot \left(\frac{V_{OUT}}{V_{REF}} - 1\right)$$
(29)

#### 9.3.2.4 Type-3 Ripple Network

A type 3 ripple injection network is selected for this example. This network uses an RC filter consisting of  $R_A$  and  $C_A$  across SW and  $V_{OUT}$  to generate a triangular ramp that is in phase with the inductor current. This triangular ramp is then AC-coupled into the feedback node through capacitor  $C_B$ . Type 3 ripple injection is suited for applications where low output voltage ripple is crucial, and allows the use of low ESR ceramic output capacitors.

方程式 30 is used to calculate C<sub>A</sub>. With the values used in this example, C<sub>A</sub> > 184 pF. A value of 3300 pF is selected to keep R<sub>A</sub> within practical limits. In general, the user needs 20 mV of ripple at the feedback pin for reliable operation, calculated at nominal input voltage. The minimum value of ripple should not be less than 12 mV at minimum input voltage. Using 方程式 31 with nominal input voltage, a value of R<sub>A</sub> > 120 k<sup>Ω</sup> was found and a value of 121 k<sup>Ω</sup> is selected.

$$C_{A} \geq \frac{10}{F_{SW} \cdot R_{FBB} || R_{FBT}}$$

$$R_{A} \geq \frac{(V_{IN} - V_{OUT1}) \cdot V_{OUT1}}{0.02 \cdot V_{IN} \cdot F_{SW} \cdot C_{A}}$$
(30)
(31)

While the magnitude of the generated ripple does not affect the output voltage ripple, it produces a DC error of approximately half the amplitude of the generated ripple, scaled by the feedback divider ratio. Therefore, the amount of DC offset, tolerable in the output voltage, imposes an upper bound on the feedback ripple.

Finally, 方程式 32 is used to calculate the coupling capacitance  $C_B$ . In the equation,  $T_R$  is the approximate settling time of the control loop to a load transient disturbance. This was taken as 50 µ s.

$$C_{B} \ge \frac{T_{R}}{3 \cdot R_{FBT}}$$
(32)

where

•  $T_R = 50 \ \mu s$  (typical)



(33)

In this example, a value of > 37 pF was calculated for  $C_B$  and a value of 56 pF is selected. This value avoids excessive coupling capacitor discharge by the feedback resistors during sleep intervals when operating at light loads. Note that the minimum value of  $C_B$  is 47 pF.

#### 9.3.2.5 Output Capacitor Selection

The type 3 ripple injection network allows the use of small, low ESR, ceramic output capacitors, while the ripple injection network provides the proper signal to the regulation comparator.

One way to select the value of output capacitance is with the help of 方程式 33. This equation sizes the output capacitor based on a specified load current transient and output voltage transient.

$$C_{OUT} > \frac{L \cdot \left(I_{OUT} + \frac{\Delta I_L}{2}\right)^2}{2 \cdot \Delta V \cdot V_{OUT}}$$

Where:

- $\triangle V$  = Change in output voltage during load transient.
- △ I<sub>L</sub> = inductor ripple current from 方程式 27

For this example we specify  $\Delta V = 50 \text{ mV}$  for a full load transient of 300 mA. I<sub>peak</sub> is calculated using  $\overline{\beta}$   $\overline{R}$   $\overline{\chi}$  28. Arrive at C<sub>OUT</sub> greater than about 17  $\mu$  F. With voltage coefficients of ceramic capacitors taken in consideration, a 22- $\mu$ F, 25-V rated capacitor with X7R dielectric is selected. More output capacitance can be used to provide smaller load transients or lower output voltage ripple. Keep in mind that the minimum output capacitance must be > 2.2  $\mu$  F.  $\overline{\beta}$   $\overline{R}$   $\overline{\chi}$  34 can be used to estimate the switching frequency output ripple, assuming that the output capacitor ESR is not dominant.

$$V_{\rm r} \simeq \frac{\Delta I_{\rm L}}{8 \cdot F_{\rm SW} \cdot C_{\rm OUT}} \tag{34}$$

Where:

- V<sub>r</sub> = peak-to-peak output voltage ripple at the switching frequency
- $\Delta I_L$  = inductor ripple current from  $\overline{\beta}$   $\overline{R}$   $\overline{C}$  27.

#### 9.3.2.6 Input Capacitor Considerations

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum of 2.2  $\mu$ F of ceramic capacitance is required on the input of the LM516x-Q1 regulator, connected directly between VIN and GND. This must be rated for at least the maximum input voltage that the application requires; preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and maintain the input voltage during load transients. More input capacitance is required for larger output currents. Keep in mind that the value of 2.2  $\mu$ F is the actual value after all derating is applied. For this example, 4x 1- $\mu$ F, 250-V, X7R (or better) ceramic capacitors are chosen due to voltage derating. If larger case size, higher voltage capacitors, or both can be used, then the total number may be reduced. Designs with reduced input voltage range can use capacitors with lower voltage ratings.

Many times, it is desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads or traces (greater than about 5 cm) are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor or capacitors. Use 5 R 35 to calculate the approximate RMS current. This value must be checked against the manufacturers' maximum ratings.

$$I_{RMS} \cong \frac{I_{OUT}}{2}$$

(35)



## 9.3.2.7 C<sub>BST</sub> Selection

The LM516x-Q1 requires a bootstrap capacitor to be connected between the BST pin and the SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. A high-quality ceramic capacitor of 2.2 nF is required. Be sure to take into account the D.C. bias derating of the capacitor. The value of  $C_{BST}$  must not exceed 2.5 nF.

#### 9.3.2.8 Example Design Summary

The preceding design procedure is typical of the steps needed to create a buck regulator with LM516x-Q1. For another example of designing a buck regulator with the LM516x-Q1 see the *LM56168PEVM User's Guide*. Also, see the section *Related Documentation* for more information about designing COT buck converters.



## 9.3.3 Application Curves

The curves in this section were taken using the LM5169P-Q1. Unless otherwise specified the following conditions apply:  $T_A = 25^{\circ}C$ .











## 表 9-4. BOM for Application Curves

| V <sub>OUT</sub> | R <sub>A</sub> | R <sub>FBB</sub> | R <sub>FBT</sub> | C <sub>A</sub> | CB    | C <sub>OUT</sub> | L             |
|------------------|----------------|------------------|------------------|----------------|-------|------------------|---------------|
| 5 V              | 121 k Ω        | 143 k Ω          | 453 k Ω          | 3300 pF        | 56 pF | 2x 22 µF         | 68 μH, 0.17 Ω |
| 12 V             | 182 k Ω        | 49.9 k Ω         | 453 k Ω          | 3300 pF        | 56 pF | 2x 22 µF         | 68 μH, 0.17 Ω |
| 24 V             | 243 k Ω        | 23.7 k Ω         | 453 k Ω          | 3300 pF        | 56 pF | 2x 22 µF         | 68 μH, 0.17 Ω |

Copyright © 2022 Texas Instruments Incorporated



## 9.4 Power Supply Recommendations

The LM516x-Q1 buck converter is designed to operate from a wide input voltage range between 6 V and 115 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* tables. In addition, the input supply must be capable of delivering the required input current to the fully loaded regulator. Use 方程式 36 to estimate the average input current.

$$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$
(36)

where

•  $\eta = efficiency$ 

If the converter is connected to an input supply through long wires or PCB traces with a large impedance, the parasitic inductance and resistance of the input cables can have an adverse affect on converter operation. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an under-damped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the converter is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitor helps to damp the input resonant circuit and reduce any voltage overshoots. A 10-  $\mu$  F electrolytic capacitor with a typical ESR of 0.5  $\Omega$  provides enough damping for most input circuit configurations.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The *Simple Success with Conducted EMI for DC-DC Converters Application Report* provides helpful suggestions when designing an input filter for any switching regulator.

## 9.5 Layout

## 9.5.1 Thermal Considerations

As with any power conversion device, the LM516x-Q1 dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature ( $T_J$ ) is a function of the following:

- Ambient temperature
- Power loss
- Effective thermal resistance, R <sub>0 JA</sub>, of the application
- PCB layout

The maximum internal die temperature for the LM516x-Q1 must be limited to 150°C. This establishes a limit on the maximum device power dissipation and, therefore, the load current.  $\ddot{\pi}$  程式 37 shows the relationships between the important parameters. It is easy to see that larger ambient temperatures (T<sub>A</sub>) and larger values of R<sub>0 JA</sub> reduce the maximum available output current. The converter efficiency can be estimated by using the curves provided in this data sheet. Note that these curves include the power loss in the inductor. If the desired operating conditions cannot be found in one of the curves, then interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of R<sub>0 JA</sub> is more difficult to estimate. As stated in the *Semiconductor and IC Package Thermal Metrics Application Report*, the value of R<sub>0 JA</sub> given in the *Thermal Information* table is not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application. The data given for R<sub>0 JC(bott)</sub> and  $\Psi_{JT}$  can be useful when determining thermal performance. The value of R<sub>0 JA(EVM)</sub> is applicable to the LM5168PEVM and is given for reference only. See the *Semiconductor and IC Package Thermal Metrics Application Report* for more information and the resources given at the end of this section.

$$I_{OUT}|_{MAX} = \frac{(T_J - T_A)}{R_{\theta JA}} \cdot \frac{\eta}{(1 - \eta)} \cdot \frac{1}{V_{OUT}}$$

where

•  $\eta$  is the efficiency.

The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors such as the following:

- Power dissipation
- · Air temperature, flow
- PCB area
- Copper heat-sink area
- Number of thermal vias under the package
- Adjacent component placement

The LM516x-Q1 features a die attach paddle, or "thermal pad" (EP), to provide a place to solder down to the PCB heat-sinking copper. This provides a good heat conduction path from the regulator junction to the heat sink and must be properly soldered to the PCB heat sink copper. Typical examples of  $R_{\odot JA}$  can be found in [m] 9-33. The copper area given in the graph is for each layer. The top and bottom layers are 2-oz copper each, while the inner layers are 1 oz.



图 9-33. Typical  $R_{\Theta\,JA}$  Versus Copper Area

The data in [8] 9-34 and [8] 9-35 can be used as a guide to determine the maximum output current for a given set of conditions. The particular conditions under which these graphs were taken are indicated in the notes below each graph.

(37)



Remember that the data given in [3] 9-33 through [3] 9-35 is for illustration purposes only, and the actual performance in any given application depends on all of the previously mentioned factors.

The following resources can be used as a guide to optimal thermal PCB design and estimating R  $_{\theta JA}$  for a given application environment:

- LM5013 Thermal Optimization and Example PCB design
- Semiconductor and IC Package Thermal Metrics Application Report
- AN-2020 Thermal Design By Insight, Not Hindsight Application Report
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages Application Report
- Using New Thermal Metrics Application Report
- PCB Thermal Design Tips for Automotive DC/DC Converters Application Report

#### 9.5.2 Typical EMI Results

 $[\mbox{8}]$  9-36 and  $[\mbox{8}]$  9-37 show typical conducted EMI results for the LM5169P using the LM5168PEVM. See the *LM56168PEVM User' s Guide* for details regarding the EMI input filter BOM. A series RC snubber was used on the SW node to GND consisting of a 470-pF capacitor and 1- $\Omega$  resistor. The results given here are typical and are provided for informational purposes only. EMI results depend critically on PCB layout and test setup. The figures indicate the test parameters.



TEXAS

**INSTRUMENTS** 



## 9.5.3 Layout Guidelines

PCB layout is a critical portion of good power supply design. There are several paths that conduct high slew-rate currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise and EMI or degrade the power supply performance.

- To help eliminate these problems, bypass the VIN pin to GND with a low-ESR ceramic bypass capacitor with a high-quality dielectric. Place C<sub>IN</sub> as close as possible to the LM516x-Q1 VIN and GND pins. Grounding for both the input and output capacitors must consist of localized top-side planes that connect to the GND pin and GND PAD.
- Minimize the loop area formed by the input capacitor connections to the VIN and GND pins.
- Locate the inductor close to the SW pin. Minimize the area of the SW trace or plane to prevent excessive capacitive coupling.
- Tie the GND pin directly to the power pad under the device and to a heat-sinking PCB ground plane.
- Use a ground plane in one of the middle layers as a noise shielding and heat dissipation path.
- Have a single-point ground connection to the plane. Route the ground connections for the feedback, and enable components to the ground plane. This prevents any switched or load currents from flowing in analog ground traces. If not properly handled, poor grounding results in degraded load regulation or erratic output voltage ripple behavior.
- Make V<sub>IN</sub>, V<sub>OUT</sub>, and ground bus connections as wide as possible. This reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- Minimize trace length to the FB pin. Place both feedback resistors,  $R_{FB1}$  and  $R_{FB2}$ , close to the FB pin. Place  $C_{FF}$  (if used) directly in parallel with  $R_{FB1}$ . If output set-point accuracy at the load is important, connect the  $V_{OUT}$  sense at the load. Route the  $V_{OUT}$  sense path away from noisy nodes and preferably through a layer on the other side of a grounded shielding layer.
- The R<sub>T</sub> pin is sensitive to noise. Thus, locate the R<sub>T</sub> resistor as close as possible to the device and route with minimal lengths of trace. The parasitic capacitance from RT to GND must not exceed 20 pF.
- Provide adequate heat sinking for the LM516x-Q1 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pad to the PCB ground plane. If the PCB has multiple copper layers, these thermal vias must also be connected to inner layer heat-spreading ground planes.

## 9.5.3.1 Compact PCB Layout for EMI Reduction

Radiated EMI generated by high di/dt components relates to pulsing currents in switching converters. The larger the area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimizing radiated EMI is to identify the pulsing current path and minimize the area of that path. generated EMI is to identify the pulsing current path and minimize the area of that path. generated EMI is to identify the pulsing current path and minimize the area of that path. generated EMI. The topological architecture of a buck converter means that a particularly high di/dt current path exists in the loop comprising the input capacitor and the integrated MOSFETs of the LM516x-Q1, and it becomes mandatory to reduce the parasitic inductance of this loop by minimizing the effective loop area.





图 9-38. Critical Current Loops in the Buck Converter

The input capacitor provides the primary path for the high di/dt components of the current of the high-side MOSFET. Placing a ceramic capacitor as close as possible to the VIN and GND pins is the key to EMI reduction. Keep the trace connecting SW to the inductor as short as possible and just wide enough to carry the load current without excessive heating. Use short, thick traces or copper pours (shapes) for current conduction path to minimize parasitic resistance. Place the output capacitor close to the V<sub>OUT</sub> side of the inductor, and connect the return terminal of the capacitor to the GND pin and exposed PAD of the LM516x-Q1.

## 9.5.3.2 Feedback Resistors

Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. This reduces the trace length of FB signal and noise coupling. The FB pin is the input to the feedback comparator, and as such, is a high impedance node sensitive to noise. The output node is a low impedance node, so the trace from  $V_{OUT}$  to the resistor divider can be long if a short path is not available.

Route the voltage sense trace from the load to the feedback resistor divider, keeping away from the SW node, the inductor, and V<sub>IN</sub> to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high feedback resistances greater than 100 k $\Omega$  are used to set the output voltage. Also, route the voltage sense trace on a different layer from the inductor, SW node, and V<sub>IN</sub> so there is a ground plane that separates the feedback trace from the inductor and SW node copper polygon. This provides further shielding for the voltage feedback path from switching noise sources.



## 9.5.4 Layout Example



图 9-39 shows an example layout for the PCB top layer with essential components placed on the top side.





## 10 Device and Documentation Support 10.1 Device Support

## 10.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

## **10.2 Documentation Support**

## 10.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Stability Analysis of COT Type-III Ripple Circuit Application Report
- Texas Instruments, Designing an Isolated Fly-buck Converter Application Report
- Texas Instruments, Design a Fly-buck Solution with Opto-coupler Application Report
- Texas Instruments, Designing an Isolated Fly-buck Converter Using the LMR36520 Application Note
- Texas Instruments, Selecting an Ideal Ripple Generation Network for Your COT Buck Converter Application Report
- Texas Instruments, Valuing Wide V<sub>IN</sub>, Low-EMI Synchronous Buck Circuits for Cost-Effective, Demanding Applications White Paper
- Texas Instruments, An Overview of Conducted EMI Specifications for Power Supplies White Paper
- Texas Instruments, An Overview of Radiated EMI Specifications for Power Supplies White Paper
- Texas Instruments, 24-V AC Power Stage with Wide V<sub>IN</sub> Converter and Battery Gauge for Smart Thermostat Design Guide
- Texas Instruments, Accurate Gauging and 50- µ A Standby Current, 13S, 48-V Li-ion Battery Pack Reference Design Guide
- Texas Instruments, AN-2162: Simple Success with Conducted EMI from DC/DC Converters Application Report
- Texas Instruments, Powering Drones with a Wide V<sub>IN</sub> DC/DC Converter Application Report
- Texas Instruments, Using New Thermal Metrics Application Report

## 10.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

## 10.4 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

## 10.5 Trademarks

Fly-Buck<sup>™</sup>, PowerPAD<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。

#### **10.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



## 10.7 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |        |               |                          |                       |                    | (4)                           | (5)                        |              |                     |
| LM5168FQDDARQ1        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5168FQ              |
| LM5168FQDDARQ1.A      | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5168FQ              |
| LM5168PQDDARQ1        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5168PQ              |
| LM5168PQDDARQ1.A      | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5168PQ              |
| LM5169FQDDARQ1        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5169FQ              |
| LM5169FQDDARQ1.A      | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5169FQ              |
| LM5169PQDDARQ1        | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5169PQ              |
| LM5169PQDDARQ1.A      | Active | Production    | SO PowerPAD<br>(DDA)   8 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 5169PQ              |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com

# PACKAGE OPTION ADDENDUM

23-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM5168-Q1, LM5169-Q1 :

• Catalog : LM5168, LM5169

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **DDA0008B**



# **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



# DDA0008B

# **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DDA0008B

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司