

# Im392-N Low Power Operational Amplifier/Voltage Comparator

Check for Samples: LM392-N

### **FEATURES**

- Wide Power Supply Voltage Range
  - Single Supply: 3V to 32V
  - Dual Supply: ±1.5V to ±16V
- Low Supply Current Drain—Essentially Independent of Supply Voltage: 600 µA
- Low Input Biasing Current: 50 nA
- Low Input Offset Voltage: 2 mV
- Low Input Offset Current: 5 nA
- Input Common-Mode Voltage Range Includes Ground
- **Differential Input Voltage Range Equal to the Power Supply Voltage**
- ADDITIONAL OP AMP FEATURES
  - Internally Frequency Compensated for **Unity Gain**
  - Large DC Voltage Gain: 100 dB
  - Wide Bandwidth (Unity Gain): 1 MHz
  - Large Output Voltage Swing: 0V to V<sup>+</sup> -1.5V
- ADDITIONAL COMPARATOR FEATURES
  - Low Output Saturation Voltage: 250 mV at 4 mΑ
  - Output Voltage Compatible with all Types of Logic Systems

### **ADVANTAGES**

- Eliminates Need for Dual Power Supplies
- An Internally Compensated Op Amp and a . Precision Comparator in the Same Package
- Allows Sensing at or Near Ground
- **Power Drain Suitable for Battery Operation**
- Pin-Out is the Same as Both the LM358 Dual Op Amp and the LM393 Dual Comparator

## DESCRIPTION

The Im392-N series consists of 2 independent building block circuits. One is a high gain, internally frequency compensated operational amplifier, and the other is a precision voltage comparator. Both the operational amplifier and the voltage comparator have been specifically designed to operate from a single power supply over a wide range of voltages. Both circuits have input stages which will commonmode input down to ground when operating from a single power supply. Operation from split power supplies is also possible and the low power supply current is independent of the magnitude of the supply voltage.

Application areas include transducer amplifier with pulse shaper, DC gain block with level detector, VCO, as well as all conventional operational amplifier or voltage comparator circuits. Both circuits can be operated directly from the standard 5 V<sub>DC</sub> power supply voltage used in digital systems, and the output of the comparator will interface directly with either TTL or CMOS logic. In addition, the low power drain makes the Im392-N extremely useful in the design of portable equipment.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



#### **Connection Diagram**



(Amplifier A = Comparator) (Amplifier B = Operational Amplifier)

#### Figure 1. SOIC and PDIP Packages See Package Numbers D0008A and P0008E



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

SNOSBT5D - APRIL 1998 - REVISED MARCH 2013

#### Absolute Maximum Ratings (1)(2)

|                                                         | lm392-N         |
|---------------------------------------------------------|-----------------|
| Supply Voltage, V <sup>+</sup>                          | 32V or ±16V     |
| Differential Input Voltage                              | 32V             |
| Input Voltage                                           | -0.3V to +32V   |
| Power Dissipation (3)                                   |                 |
| Molded DIP (LM392N)                                     | 820 mW          |
| Small Outline Package (LM392M)                          | 530 mW          |
| Output Short-Circuit to Ground <sup>(4)</sup>           | Continuous      |
| Input Current ( $V_{IN} < -0.3 V_{DC}$ ) <sup>(5)</sup> | 50 mA           |
| Operating Temperature Range                             | 0°C to +70°C    |
| Storage Temperature Range                               | −65°C to +150°C |
| Lead Temperature (Soldering, 10 seconds)                | 260°C           |
| ESD rating to be determined.                            |                 |
| Soldering Information                                   |                 |
| Dual-in-Line Package                                    |                 |
| Soldering (10 seconds)                                  | 260°C           |
| Small Outline Package                                   |                 |
| Vapor Phase (60 seconds)                                | 215°C           |
| Infrared (15 seconds)                                   | 220°C           |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) For operating at temperatures above 25°C, the Im392-N must be derated based on a 125°C maximum junction temperature and a thermal resistance of 122°C/W which applies for the device soldered in a printed circuit board, operating in still air ambient. The dissipation is the total of both amplifiers—use external resistors, where possible, to allow the amplifier to saturate or to reduce the power which is dissipated in the integrated circuit.

(4) Short circuits from the output to V<sup>+</sup> can cause excessive heating and eventual destruction. When considering short circuits to ground, the maximum output current is approximately 40 mA for the op amp and 30 mA for the comparator independent of the magnitude of V<sup>+</sup>. At values of supply voltage in excess of 15V, continuous short circuits can exceed the power dissipation ratings and cause eventual destruction.

(5) This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the amplifiers to go to the V<sup>+</sup> voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3V (at 25°C).

#### **Electrical Characteristics**

 $(V^+ = 5 V_{DC}; specifications apply to both amplifiers unless otherwise stated)$ <sup>(1)</sup>

| Parameter                       | Conditions                                                            |     | lm392-N |                     |       |  |  |
|---------------------------------|-----------------------------------------------------------------------|-----|---------|---------------------|-------|--|--|
| Farameter                       | Conditions                                                            | Min | Тур     | Max                 | Units |  |  |
| Input Offset Voltage            | $T_A = 25^{\circ}C, (2)$                                              |     | ±2      | ±5                  | mV    |  |  |
| Input Bias Current              | IN(+) or IN(-), T <sub>A</sub> =25°C, $^{(3)}$ , V <sub>CM</sub> = 0V |     | 50      | 250                 | nA    |  |  |
| Input Offset Current            | $IN(+) - IN(-), T_A = 25^{\circ}C$                                    |     | ±5      | ±50                 | nA    |  |  |
| Input Common-Mode Voltage Range | $V^{+} = 30 V_{DC}, T_{A} = 25^{\circ}C,$ <sup>(4)</sup>              | 0   |         | V <sup>+</sup> −1.5 | V     |  |  |
| Supply Current                  | $R_L = \infty$ , V <sup>+</sup> = 30 V                                |     | 1       | 2                   | mA    |  |  |
| Supply Current                  | $R_L = \infty$ , V <sup>+</sup> = 5 V                                 |     | 0.5     | 1                   | mA    |  |  |

(1) These specifications apply for V<sup>+</sup> = 5V, unless otherwise stated. For the Im392-N, temperature specifications are limited to  $0^{\circ}C \le T_A \le +70^{\circ}C$ .

(2) At output switch point,  $V_0 \approx 1.4V$ ,  $R_s = 0\Omega$  with V<sup>+</sup> from 5V to 30V; and over the full input common-mode range (0V to V<sup>+</sup> - 1.5V).

(3) The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.

(4) The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V<sup>+</sup> - 1.5V, but either or both inputs can go to 32V without damage.

SNOSBT5D-APRIL 1998-REVISED MARCH 2013

www.ti.com

STRUMENTS

EXAS

### **Electrical Characteristics (continued)**

 $(V^+ = 5 V_{DC}; specifications apply to both amplifiers unless otherwise stated)$ <sup>(1)</sup>

| Deveryor                                  | Conditions                                                                                                                                                  |     | Unite |        |                      |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------|----------------------|
| Parameter                                 | Conditions                                                                                                                                                  | Min | Тур   | Max    | Units                |
| Amplifier-to-Amplifier Coupling           | f = 1 kHz to 20 kHz, $T_A = 25^{\circ}C$ , Input Referred, <sup>(5)</sup>                                                                                   |     | -100  |        | dB                   |
| Input Offset Voltage                      | (2)                                                                                                                                                         |     |       | ±7     | mV                   |
| Input Bias Current                        | IN(+) or IN(-)                                                                                                                                              |     |       | 400    | nA                   |
| Input Offset Current                      | IN(+) - IN(-)                                                                                                                                               |     |       | 150    | nA                   |
| Input Common-Mode Voltage Range           | $V^{+} = 30 V_{DC},$ <sup>(4)</sup>                                                                                                                         | 0   |       | V+-2   | V                    |
| Differential Input Voltage                | Keep All $V_{IN}$ ' <sup>s</sup> $\geq$ 0 $V_{DC}$ (or V <sup>-</sup> , if used ) <sup>(6)</sup>                                                            |     |       | 32     | V                    |
| OP AMP ONLY                               |                                                                                                                                                             |     |       |        |                      |
| Large Signal Voltage Gain                 | V <sup>+</sup> = 15 V <sub>DC</sub> , V <sub>o</sub> swing = 1 V <sub>DC</sub> to 11 V <sub>DC</sub> , R <sub>L</sub> = 2 $k\Omega$ , T <sub>A</sub> = 25°C | 25  | 100   |        | V/mV                 |
| Output Voltage Swing                      | $R_L = 2 k\Omega, T_A = 25^{\circ}C$                                                                                                                        | 0   |       | V⁺−1.5 | V                    |
| Common-Mode Rejection Ratio               | DC, $T_A = 25^{\circ}$ C, $V_{CM} = 0$ , $V_{DC}$ to $V^+ - 1.5 V_{DC}$                                                                                     | 65  | 70    |        | dB                   |
| Power Supply Rejection Ratio              | DC, $T_A = 25^{\circ}C$                                                                                                                                     | 65  | 100   |        | dB                   |
| Output Current Source                     | $V_{IN(+)} = 1 V_{DC}, V_{IN(-)} = 0 V_{DC},$<br>$V^+ = 15 V_{DC}, V_o = 2 V_{DC}, T_A = 25^{\circ}C$                                                       | 20  | 40    |        | mA                   |
| Output Current Sink                       | $V_{IN(-)} = 1 V_{DC}, V_{IN(+)} = 0 V_{DC}, V^+ = 15 V_{DC}, V_o = 2V_{DC}, T_A = 25^{\circ}C$                                                             | 10  | 20    |        | mA                   |
|                                           | $V_{IN(-)} = 1 V_{DC}, V_{IN(+)} = 0 V_{DC}, V^+ = 15 V_{DC}, V_o = 200 \text{ mV}, T_A = 25^{\circ}\text{C}$                                               | 12  | 50    |        | μA                   |
| Input Offset Voltage Drift                | $R_{\rm S} = 0\Omega$                                                                                                                                       |     | 7     |        | µV/°C                |
| Input Offset Current Drift                | $R_{\rm S} = 0\Omega$                                                                                                                                       |     | 10    |        | pA <sub>DC</sub> /°C |
| COMPARATOR ONLY                           |                                                                                                                                                             |     |       |        |                      |
| Voltage Gain                              | $R_L ≥ 15 kΩ$ , V <sup>+</sup> = 15 V <sub>DC</sub> , $T_A = 25°C$                                                                                          | 50  | 200   |        | V/mV                 |
| Large Signal Response Time <sup>(7)</sup> | $V_{IN}$ = TTL Logic Swing, $V_{REF}$ = 1.4 $V_{DC}$<br>$V_{RL}$ = 5 $V_{DC}$ , $R_L$ = 5.1 k $\Omega$ , $T_A$ = 25°C                                       |     | 300   |        | ns                   |
| Response Time                             | $V_{RL} = 5 V_{DC}, R_L = 5.1 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$                                                                                    |     | 1.3   |        | μs                   |
| Output Sink Current                       | $V_{IN(-)} = 1 V_{DC}, V_{IN(+)} = 0 V_{DC}, V_{O} \ge 1.5 V_{DC}, T_{A} = 25^{\circ}C$                                                                     | 6   | 16    |        | mA                   |
| Saturation Voltage                        | $\label{eq:VIN(-)} \begin{array}{l} V_{IN(-)} \geq 1 \ V_{DC}, \ V_{IN(+)} = 0, \\ I_{SINK} \leq 4 \ mA, \ T_A = 25^{\circ}C \end{array}$                   |     | 250   | 400    | mV                   |
|                                           | $V_{IN(-)} \ge 1 V_{DC}, V_{IN(+)} = 0,$<br>$I_{SINK} \le 4 \text{ mA}$                                                                                     |     |       | 700    | mV                   |
| Output Leakage Current                    | $V_{IN(-)} = 0, V_{IN(+)} \ge 1 V_{DC}, V_{o} = 5 V_{DC}, T_{A} = 25^{\circ}C$                                                                              |     | 0.1   |        | nA                   |
|                                           | $V_{IN(-)} = 0, V_{IN(+)} \ge 1 V_{DC}, V_o = 30 V_{DC}$                                                                                                    |     |       | 1.0    | μA                   |

(5) Due to proximity of external components, insure that coupling is not originating via the stray capacitance between these external parts. This typically can be detected as this type of capacitive coupling increases at higher frequencies.

(6) Positive excursions of input voltage may exceed the power supply level. As long as the other input voltage remains within the commonmode range, the comparator will provide a proper output state. The input voltage to the op amp should not exceed the power supply level. The input voltage state must not be less than −0.3V (or 0.3V below the magnitude of the negative power supply, if used) on either amplifier.

(7) The response time specified is for a 100 mV input step with 5 mV overdrive. For larger overdrive signals 300 ns can be obtained.



LM392-N

SNOSBT5D - APRIL 1998 - REVISED MARCH 2013

www.ti.com

# Schematic Diagram



**Comparator A** 

Amplifier B

SNOSBT5D - APRIL 1998-REVISED MARCH 2013



www.ti.com

# **APPLICATION HINTS**

Please refer to the application hints section of the LM193 and the LM158 datasheets.

Page



www.ti.com

SNOSBT5D - APRIL 1998 - REVISED MARCH 2013

| • | Changed layout of National Data Sheet to TI format | 6 |
|---|----------------------------------------------------|---|



#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |                   |                |                       |                    | (4)                           | (5)                        |              |                     |
| LM392M                | Obsolete      | Production        | SOIC (D)   8   | •                     | -                  | Call TI                       | Call TI                    | 0 to 70      | LM392<br>M          |
| LM392M/NOPB           | Active        | Production        | SOIC (D)   8   | 95   TUBE             | Yes                | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LM392<br>M          |
| LM392M/NOPB.B         | Active        | Production        | SOIC (D)   8   | 95   TUBE             | Yes                | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LM392<br>M          |
| LM392MX/NOPB          | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes                | SN                            | Level-1-260C-UNLIM         | 0 to 70      | LM392<br>M          |
| LM392MX/NOPB.B        | Active        | Production        | SOIC (D)   8   | 2500   LARGE T&R      | Yes                | SN                            | SN Level-1-260C-UNLIM      |              | LM392<br>M          |
| LM392N/NOPB           | Active        | Production        | PDIP (P)   8   | 40   TUBE             | Yes                | NIPDAU                        | Level-1-NA-UNLIM           | 0 to 70      | LM<br>392N          |
| LM392N/NOPB.B         | Active        | Production        | PDIP (P)   8   | 40   TUBE             | Yes                | NIPDAU                        | Level-1-NA-UNLIM 0 to 70   |              | LM<br>392N          |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.



# PACKAGE OPTION ADDENDUM

23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |  |
|------|------------|-----|---------|--|
|      |            |     |         |  |

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM392MX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM392MX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

23-May-2025

### TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM392M/NOPB   | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LM392M/NOPB.B | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LM392N/NOPB   | Р            | PDIP         | 8    | 40  | 502    | 14     | 11938  | 4.32   |
| LM392N/NOPB.B | Р            | PDIP         | 8    | 40  | 502    | 14     | 11938  | 4.32   |

P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated