

Sample &

🖥 Buy



LM2775 ZHCSDO1 - MAY 2015

# LM2775 开关电容 5V 升压转换器

Technical

Documents

#### 特性 1

- 输入电压范围: 2.7V 至 5.5V
- 5V 固定输出 .
- 200mA 输出电流 •
- 无电感解决方案: 仅需3个小型陶瓷电容
- 关断期间从 VIN 断开负载 .
- 限流和热保护
- 2MHz 开关频率
- 轻负载电流条件下支持脉频调制 (PFM) 操作 (PFM • 引脚连接高电平)
- 2 应用
- USB OTG •
- 高清多媒体接口 (HDMI) 电源 •
- 便携式电子产品

# 3 说明

Tools &

Software

LM2775 是一款可产生低噪声输出电压的稳压开关电容 倍压器。 LM2775 的输入电压范围为 3.1V 至 5.5V, 输出电流高达 200mA,并且在输入电压低至 2.7V 时 仍可提供高达 125mA 的输出电流。输出电流较低 时,LM2775 可进入 PFM 模式以降低其静态电流。 PFM 模式可通过将 PFM 引脚驱动为高电平或低电平 来启用或禁用。此外,当LM2775处于关断模式时, 用户可以选择将 OUTDIS 引脚置为高电平以将输出电 压拉至 GND,也可以选择将 OUTDIS 引脚置为低电平 以使输出电压保持高阻态。

Support &

Community

2.2

LM2775 采用 TI 的 8 引脚晶圆级小外形无引线 (WSON) 封装,该封装具有出色的散热特性,几乎在 所有额定工作条件下均可防止部件过热。

哭샍信自(1)

| 1年11月10日 |          |                 |  |  |
|----------|----------|-----------------|--|--|
| 器件型号     | 封装       | 封装尺寸(标称值)       |  |  |
| LM2775   | WSON (8) | 2.00mm x 2.00mm |  |  |
|          |          |                 |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



# 典型应用电路

负载稳压



# 目录

| 1 | 特性   |                                  | 1 |
|---|------|----------------------------------|---|
| 2 | 应用   |                                  | 1 |
| 3 | 说明   | l                                | 1 |
| 4 | 修订   | 历史记录                             | 2 |
| 5 | Pin  | Configuration and Functions      | 3 |
| 6 | Spe  | cifications                      | 4 |
|   | 6.1  | Absolute Maximum Ratings         | 4 |
|   | 6.2  | ESD Ratings                      | 4 |
|   | 6.3  | Recommended Operating Conditions | 4 |
|   | 6.4  | Thermal Information              | 4 |
|   | 6.5  | Electrical Characteristics       | 5 |
|   | 6.6  | Switching Characteristics        | 5 |
|   | 6.7  | Typical Characteristics          | 5 |
| 7 | Deta | ailed Description                |   |
|   | 7.1  | Overview                         | 9 |

|    | 7.2  | Functional Block Diagram    | 9    |
|----|------|-----------------------------|------|
|    | 7.3  | Feature Description         | 9    |
|    | 7.4  | Device Functional Modes     | 11   |
| 8  | Арр  | lication and Implementation | 12   |
|    | 8.1  | Application Information     | 12   |
|    |      | Typical Application         |      |
| 9  | Pow  | ver Supply Recommendations  | 17   |
| 10 | Lay  | out                         | . 18 |
|    | 10.1 | Layout Guidelines           | 18   |
|    | 10.2 | Layout Example              | 18   |
| 11 | 器件   | 中和文档支持                      | . 19 |
|    | 11.1 | 商标                          | 19   |
|    | 11.2 | 静电放电警告                      | 19   |
|    | 11.3 | 术语表                         | 19   |
| 12 | 机械   | 载、封装和可订购信息                  | . 19 |
|    |      |                             |      |

# 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2015 年 5 月 | *    | 最初发布。 |



www.ti.com.cn



# 5 Pin Configuration and Functions



### **Pin Functions**

| P           | PIN    |     | DESCRIPTION                                                                                                                         |
|-------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| NO.         | NAME   | I/O | DESCRIPTION                                                                                                                         |
| 1           | PFM    | I   | PFM mode enable. Allow or disallow PFM operation. 1 = PFM enabled, 0 = PWM disabled                                                 |
| 2           | C1–    | Р   | Flying capacitor pin                                                                                                                |
| 3           | C1+    | Р   | Flying capacitor pin                                                                                                                |
| 4           | OUTDIS | I   | Output disconnect option. 1 = Active output discharge during shutdown, 0 = High impedance output without pull-down during shutdown. |
| 5           | EN     | I   | Chip enable. 1 = Enabled, 0 = Disabled                                                                                              |
| 6           | VOUT   | 0   | Charge pump output                                                                                                                  |
| 7           | VIN    | Р   | Input voltage                                                                                                                       |
| 8           | GND    | G   | Ground                                                                                                                              |
| Thermal Pad | GND    | GND | Connect to GND                                                                                                                      |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                            | MIN                | МАХ                                | UNIT |
|--------------------------------------------|--------------------|------------------------------------|------|
| VIN, VOUT                                  | -0.3               | 6                                  | V    |
| EN, OUTDIS, PFM                            | -0.3               | V <sub>IN</sub> + 0.3 with 6 V Max | V    |
| Continuous power dissipation               | Internally Limited |                                    | °C   |
| Junction temperature (T <sub>J-MAX</sub> ) |                    | 125                                | °C   |
| Storage temperature, T <sub>stg</sub>      | -65                | 150                                | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                                                                   |                                                                                | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| , Electrostatic    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000                                                                          | V     |      |
| V <sub>(ESD)</sub> | discharge                                                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                        | MIN | NOM MAX | UNIT |
|----------------------------------------|-----|---------|------|
| V <sub>IN</sub>                        | 2.7 | 5.5     | V    |
| Junction temperature (T <sub>J</sub> ) | -40 | 125     | °C   |
| Ambient temperature (T <sub>A</sub> )  | -40 | 85      | °C   |

# 6.4 Thermal Information

|                       |                                              | LM2775     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSG (WSON) | UNIT |
|                       |                                              | 8 PINS     |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 71.6       |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 95.0       |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 41.5       | 8C/M |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 3.2        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 41.8       |      |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.8       |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 6.5 Electrical Characteristics

Typical limits tested at  $T_A = 25^{\circ}$ C. Minimum and maximum limits apply over the full operating ambient temperature range (-40°C ≤  $T_A ≤ 85^{\circ}$ C).  $V_{IN} = 3.6$  V,  $C_{IN} = C_{OUT} = 2.2$  µF, C1 = 1 µF

|                                  | PARAMETER                          | TEST CONDITIONS                    | MIN | TYP | MAX             | UNIT |
|----------------------------------|------------------------------------|------------------------------------|-----|-----|-----------------|------|
| V <sub>OUT</sub>                 | Output voltage regulation          | I <sub>OUT</sub> = 180 mA          | 4.8 | 5   | 5.2             | V    |
|                                  | Quieseent eurrent                  | I <sub>OUT</sub> = 0 mA, PFM = '1' |     | 75  | 150             | μA   |
| I <sub>Q</sub> Quiescent current | I <sub>OUT</sub> = 0 mA, PFM = '0' |                                    | 5   |     | mA              |      |
| I <sub>SD</sub>                  | Shutdown current                   | EN = '0'                           |     | 0.7 | 3               | μA   |
| IOUTDIS                          | Output discharge current           | OUTDIS = '1'                       |     | 500 |                 | μA   |
| I <sub>CL</sub>                  | Input current limit                |                                    |     | 600 |                 | mA   |
| V <sub>IL</sub>                  | Input logic low: EN, OUTDIS, PFM   |                                    | 0   |     | 0.4             | V    |
| V <sub>IH</sub>                  | Input logic high: EN, OUTDIS, PFM  |                                    | 1.2 |     | V <sub>IN</sub> | V    |
| UVLO                             | Undervoltage lockout               | V <sub>IN</sub> falling            |     | 2.4 |                 | V    |
|                                  |                                    | V <sub>IN</sub> rising             |     | 2.6 |                 |      |

### 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|     | PARAMETER           | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----|---------------------|-----------------|-----|-----|-----|------|
| fsw | Switching frequency |                 | 1.7 | 2   | 2.3 | MHz  |

# 6.7 Typical Characteristics

 $T_A = 25^{\circ}C$ ,  $V_{IN} = 3.6$  V,  $C_{IN} = C_{OUT} = 10 \ \mu\text{F}$  (10-V 0402 case),  $C_1 = 1 \ \mu\text{F}$  (10-V 0402 case),  $V_{EN} = V_{IN}$ .



LM2775 ZHCSDO1 – MAY 2015 NSTRUMENTS

EXAS

# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**



LM2775 ZHCSDO1 – MAY 2015 Texas Instruments

www.ti.com.cn

# **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ ,  $V_{IN} = 3.6$  V,  $C_{IN} = C_{OUT} = 10 \ \mu\text{F}$  (10-V 0402 case),  $C_1 = 1 \ \mu\text{F}$  (10-V 0402 case),  $V_{EN} = V_{IN}$ .





# 7 Detailed Description

# 7.1 Overview

The LM2775 is a regulated switched capacitor doubler that, by combining the principles of switched-capacitor voltage boost and linear regulation, generates a regulated output from an extended Li-lon input voltage range. A two-phase non-overlapping clock generated internally controls the operation of the doubler. During the charge phase ( $\varphi$ 1), the flying capacitor (C1) is connected between the input and ground through internal pass transistor switches and is charged to the input voltage. In the pump phase that follows ( $\varphi$ 2), the flying capacitor is connected between the input and output through similar switches. Stacked atop the input, the charge of the flying capacitor boosts the output voltage and supplies the load current.

A traditional switched capacitor doubler operating in this manner uses switches with very low on-resistance to generate an output voltage that is 2x the input voltage. Regulation is achieved by modulating the current of the two switches connected to the VIN pin (one switch in each phase).

# 7.2 Functional Block Diagram



# 7.3 Feature Description

## 7.3.1 Pre-Regulation

The very low input current ripple of the LM2775, resulting from internal pre-regulation, adds minimal noise to the input line. The core of the LM2775 is very similar to that of a basic switched capacitor doubler: it is composed of four switches and a flying capacitor (external). Regulation is achieved by controlling the current through the two switches connected to the VIN pin (one switch in each phase). The regulation is done before the voltage doubling, giving rise to the term "pre-regulation". It is pre-regulation that eliminates most of the input current ripple that is a typical and undesirable characteristic of a many switched capacitor converters.

## 7.3.2 Input Current Limit

The LM2775 contains current limit circuitry that protects the device in the event of excessive input current and/or output shorts to ground. The input current is limited to 600 mA (typical) when the output is shorted directly to ground. When the LM2775 is current limiting, power dissipation in the device is likely to be quite high. In this event, thermal cycling should be expected.



# Feature Description (continued)

## 7.3.3 PFM Mode

To minimize quiescent current during light load operation, the LM2775 provides a PFM operation option (selectable via the PFM pin. '1' = PFM allowed, '0' = Fixed frequency). By allowing the charge pump to only switch when the  $V_{OUT}$  voltage decays to a typical 5.05 V, the quiescent current drawn from the power source is minimized. The frequency of pulsed operation is not limited and can drop into the sub-1-kHz range when unloaded. As the load increases, the frequency of pulsing increases.

When PFM mode is disabled, the device operates in a constant frequency mode. In this mode, the quiescent current remains at normal levels even when the load current is decreased. The main advantages of fixed frequency operation include a lower output voltage ripple level due to the constant switching and a predictable switching frequency that stays at 2 MHz which can be important in noise sensitive applications.

## 7.3.4 Output Discharge

The LM2775 provides two different output discharge modes upon entering a shutdown state (EN pin = '0') after running in the on state (EN = '1'). The first mode is high impendance mode (OUTDIS = '0'). In this mode, the output remains high even when the EN pin is driven low. This enables use in applications where the LM2775 output might be tied to a system rail that has another power source connected (USBOTG). When OUTDIS = 0, the output of the LM2775 draws a minimal current from the output supply (1.6  $\mu$ A typical).

In Discharge Mode (OUTDIS pin = '1'), the LM2775 actively pulls down on the output of the device until the output voltage reaches GND. In this mode, the current drawn from the output is approximately 450  $\mu$ A.

## 7.3.5 Thermal Shutdown

The LM2775 implements a thermal shutdown mechanism to protect the device from damage due to overheating. When the junction temperature rises to 150°C (typical), the part switches into shutdown mode. The LM2775 releases thermal shutdown when the junction temperature of the part is reduced to 130°C (typical).

Thermal shutdown is most often triggered by self-heating, which occurs when there is excessive power dissipation in the device and/or insufficient thermal dissipation. LM2775 power dissipation increases with increased output current and input voltage. When self-heating brings on thermal shutdown, thermal cycling is the typical result. Thermal cycling is the repeating process where the part self-heats, enters thermal shutdown (where internal power dissipation is practically zero), cools, turns on, and then heats up again to the thermal shutdown threshold. Thermal cycling is recognized by a pulsing output voltage and can be stopped be reducing the internal power dissipation (reduce input voltage and/or output current) or the ambient temperature. If thermal cycling occurs under desired operating conditions, thermal dissipation performance must be improved to accommodate the power dissipation of the LM2775. The WSON package is designed to have excellent thermal properties that, when soldered to a PCB designed to aid thermal dissipation, allows the LM2775 to operate under very demanding power dissipation conditions.

### 7.3.6 Undervoltage Lockout

The LM2775 has an internal comparator that monitors the voltage at VIN and forces the LM2775 into shutdown if the input voltage drops to 2.4 V. If the input voltage rises above 2.6 V, the LM2775 resumes normal operation



## 7.4 Device Functional Modes

## 7.4.1 Shutdown

The LM2775 enters Shutdown Mode if one of the two conditions are met.

- If  $V_{\mbox{\scriptsize IN}}$  is removed or allowed to sag to ground, the device enters shutdown.
- If the EN pin is driven low when V<sub>IN</sub> is within the normal operating range.

In Shutdown, the LM2775 typically draws less than 1  $\mu$ A from the supply. Depending on the state of the OUTDIS pin, the output is pulled low when entering shutdown (OUTDIS = '1'), or it remains near the final output voltage with the output in a low leakage state (OUTDIS = '0').

## 7.4.2 Boost Mode

The LM2775 is in Boost Mode if  $V_{IN}$  is within the normal operating range, and the EN pin is driven high. Depending on the state of the PFM pin, the LM2775 either regulates the output via a PFM burst mode (PFM = '1') or via a constant switching mode (PFM = '0').

# 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LM2775 can create a 5-V system rail capable of delivering up to 200 mA of output current to the load. The 2-MHz switched capacitor boost allows for the use of small value discrete external components.

# 8.2 Typical Application



Figure 19. Typical LM2775 Configuration

### 8.2.1 Design Requirements

| DESIGN PARAMETER     | EXAMPLE VALUE                                          |
|----------------------|--------------------------------------------------------|
| Input voltage range  | 2.7 V to 5.5 V                                         |
| Output current range | 0 mA to 200 mA (Max. current will depend on $V_{IN}$ ) |

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Output Current Capability

The LM2775 provides 200 mA of output current when the input voltage is within 3.1 V to 5.5 V.

#### NOTE

Understanding relevant application issues is recommended and a thorough analysis of the application circuit should be performed when using the part outside operating ratings and/or specifications to ensure satisfactory circuit performance in the application. Special care should be paid to power dissipation and thermal effects. These parameters can have a dramatic impact on high-current applications, especially when the input voltage is high. (see the *Power Dissipation* section).

The schematic of Figure 20 is a simplified model of the LM2775 that is useful for evaluating output current capability. The model shows a linear pre-regulation block (Reg), a voltage doubler (2x), and an output resistance ( $R_{OUT}$ ). Output resistance models the output voltage droop that is inherent to switched capacitor converters. The output resistance of the LM2775 is 3.5  $\Omega$  (typical) and is approximately equal to twice the resistance of the four LM2775 switches. When the output voltage is in regulation, the regulator in the model controls the voltage V' to keep the output voltage equal to 5 V ± 4%. With increased output current, the voltage drop across  $R_{OUT}$ 



increases. To prevent droop in output voltage, the voltage drop across the regulator is reduced, V' increases, and V<sub>OUT</sub> remains at 5 V. When the output current increases to the point that there is zero voltage drop across the regulator, V' equals the input voltage, and the output voltage is near the edge of regulation. Additional output current causes the output voltage to fall out of regulation, and the LM2775 operation is similar to a basic openloop doubler. As in a voltage doubler, increase in output current results in output voltage drop proportional to the output resistance of the doubler. The out-of-regulation LM2775 output voltage can be approximated by:

$$V_{OUT} = 2 \times V_{IN} - I_{OUT} \times R_{OUT}$$

Again, Equation 1 only applies at low input voltage and high output current where the LM2775 is not regulating. See Output Current vs. Output Voltage curves in the Typical Characteristics section for more details.



Figure 20. LM2775 Output Resistance Model

A more complete calculation of output resistance takes into account the effects of switching frequency, flying capacitance, and capacitor equivalent series resistance (ESR) (see Equation 2).

$$R_{OUT} = 2 \cdot R_{SW} + \frac{1}{F_{SW} \times C_1} + 4 \cdot ESR_{C1} + ESR_{COUT}$$
(2)

Switch resistance component (3  $\Omega$  typical) dominates the output resistance equation of the LM2775. With a 2-MHz typical switching frequency, the  $1/(F \times C)$  component of the output resistance contributes only 0.5  $\Omega$  to the total output resistance. Increasing the flying capacitance only provides minimal improvement to the total output current capability of the LM2775. In some applications it may be desirable to reduce the value of the flying capacitor below 1 µF to reduce solution size and/or cost, but this should be done with care so that output resistance does not increase to the point that undesired output voltage droop results. If ceramic capacitors are used, ESR will be a negligible factor in the total output resistance, as the ESR of quality ceramic capacitors is typically much less than 100 m $\Omega$ .

### 8.2.2.2 Efficiency

Charge-pump efficiency is derived in Equation 3 and Equation 4 (supply current and other losses are neglected for simplicity):

$$_{\rm IN} = G \times I_{\rm OUT} E = (V_{\rm OUT} \times I_{\rm OUT}) \div (V_{\rm IN} \times I_{\rm IN}) = V_{\rm OUT} \div (G \times V_{\rm IN})$$
(3)

If one includes the guiescent current drawn by the LM2775 to operate, the following can be derived :

$$\mathsf{E} = \frac{\mathsf{P}_{\mathsf{OUT}}}{\mathsf{P}_{\mathsf{IN}}} = \frac{\mathsf{V}_{\mathsf{OUT}} \times \mathsf{I}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}} \times (2 \cdot \mathsf{I}_{\mathsf{OUT}} + \mathsf{I}_{\mathsf{Q}})} \tag{4}$$

In Equation 3, G represents the charge pump gain. Efficiency is at its highest as  $G \times V_{IN}$  approaches  $V_{OUT}$ . For the LM2775 device, G = 2.

### 8.2.2.3 Power Dissipation

LM2775 power dissipation (P<sub>D</sub>) is calculated simply by subtracting output power from input power:

$$P_{D} = P_{IN} - P_{OUT} = [V_{IN} \times (2 \times I_{OUT} + I_{Q})] - [V_{OUT} \times I_{OUT}]$$
(5)

Power dissipation increases with increased input voltage and output current, up to 1.35 W at the ends of the operating ratings (V<sub>IN</sub> = 5.5 V, I<sub>OUT</sub> = 200 mA). Internal power dissipation self-heats the device. Dissipating this amount power/heat so the LM2775 does not overheat is a demanding thermal requirement for a small surfacemount package. When soldered to a PCB with layout conducive to power dissipation, the excellent thermal properties of the WSON package enable this power to be dissipated from the LM2775 with little or no derating, even when the circuit is placed in elevated ambient temperatures.

(1)

TEXAS INSTRUMENTS

www.ti.com.cn



Figure 21. Power Model

## 8.2.2.4 Recommended Capacitor Types

The LM2775 requires 3 external capacitors for proper operation. Surface-mount multi-layer ceramic capacitors are recommended. These capacitors are small, inexpensive, and have very low ESR ( $\leq$  15 m $\Omega$  typical). Tantalum capacitors, OS-CON capacitors, and aluminum electrolytic capacitors generally are not recommended for use with the LM2775 due to their high ESR compared to ceramic capacitors.

For most applications, ceramic capacitors with an X7R or X5R temperature characteristic are preferred for use with the LM2775. These capacitors have tight capacitance tolerance (as good as  $\pm 10\%$ ) and hold their value over temperature (X7R:  $\pm 15\%$  over  $-55^{\circ}$ C to  $125^{\circ}$ C; X5R:  $\pm 15\%$  over  $-55^{\circ}$ C to  $85^{\circ}$ C).

Capacitors with a Y5V or Z5U temperature characteristic are generally not recommended for use with the LM2775. These types of capacitors typically have wide capacitance tolerance (80% to 20%) and vary significantly over temperature (Y5V: 22%, -82% over -30°C to 85°C range; Z5U: 22%, -56% over 10°C to 85°C range). Under some conditions, a 1- $\mu$ F-rated Y5V or Z5U capacitor could have a capacitance as low as 0.1  $\mu$ F. Such detrimental deviation is likely to cause Y5V and Z5U capacitors to fail to meet the minimum capacitance requirements of the LM2775.

Net capacitance of a ceramic capacitor decreases with increased DC bias. This degradation can result in lower capacitance than expected on the input and/or output, resulting in higher ripple voltages and currents. Using capacitors at DC-bias voltages significantly below the capacitor voltage rating usually minimizes DC-bias effects. Consult capacitor manufacturers for information on capacitor DC-bias characteristics.

Capacitance characteristics can vary quite dramatically with different application conditions, capacitor types, and capacitor manufacturers. It is strongly recommended that the LM2775 circuit be thoroughly evaluated early in the design-in process with the mass-production capacitors of choice. This helps ensure that any such variability in capacitance does not negatively impact circuit performance.

The voltage rating of the output capacitor should be 10 V or more. All other capacitors should have a voltage rating at or above the maximum input voltage of the application.

### 8.2.2.5 Output Capacitor and Output Voltage Ripple

The output capacitor in the LM2775 circuit ( $C_{OUT}$ ) directly impacts the magnitude of output voltage ripple. Other prominent factors also affecting output voltage ripple include input voltage, output current, and flying capacitance. One important generalization can be made: increasing (decreasing) the output capacitance results in a proportional decrease (increase) in output voltage ripple. A simple approximation of output ripple is determined by calculating the amount of voltage droop that occurs when the output of the LM2775 is not being driven. This occurs during the charge phase ( $\varphi$ 1). During this time, the load is driven solely by the charge on the output capacitor. The magnitude of the ripple thus follows the basic discharge equation for a capacitor (I = C × dV/dt), where discharge time is one-half the switching period, or 0.5/F<sub>SW</sub> (see Equation 6).

$$\mathsf{RIPPLE}_{\mathsf{Peak}} - \mathsf{Peak} = \frac{\mathsf{I}_{\mathsf{OUT}}}{\mathsf{C}_{\mathsf{OUT}}} \times \frac{0.5}{\mathsf{F}_{\mathsf{SW}}}$$

(6)



A more thorough and accurate examination of factors that affect ripple requires including effects of phase nonoverlap times and output capacitor ESR. In order for the LM2775 to operate properly, the two phases of operation must never coincide. (If this were to happen all switches would be closed simultaneously, shorting input, output, and ground). Thus, non-overlap time is built into the clocks that control the phases. Since the output is not being driven during the non-overlap time, this time should be accounted for in calculating ripple. Actual output capacitor discharge time is approximately 60% of a switching period, or 0.6/F<sub>SW</sub> (see Equation 7).

$$\mathsf{RIPPLE}_{\mathsf{Peak}-\mathsf{Peak}} = \left(\frac{\mathsf{I}_{\mathsf{OUT}}}{\mathsf{C}_{\mathsf{OUT}}} \times \frac{0.6}{\mathsf{F}_{\mathsf{SW}}}\right) + \left(2 \times \mathsf{I}_{\mathsf{OUT}} \times \mathsf{ESR}_{\mathsf{COUT}}\right)$$

(7)

## NOTE

In typical high-current applications, a 10- $\mu$ F, 10-V low-ESR ceramic output capacitor is recommended. Different output capacitance values can be used to reduce ripple, shrink the solution size, and/or cut the cost of the solution. But changing the output capacitor may also require changing the flying capacitor and/or input capacitor to maintain good overall circuit performance. If a small output capacitor is used and PFM mode is enabled, the output ripple can become large during the transition between PFM mode and constant switching. To prevent toggling, a 2- $\mu$ F capacitance is recommended. For example, a 10- $\mu$ F, 10-V output capacitor in a 0402 case size will typically only have 2- $\mu$ F capacitance when biased to 5 V.

High ESR in the output capacitor increases output voltage ripple. If a ceramic capacitor is used at the output, this is usually not a concern because the ESR of a ceramic capacitor is typically very low and has only a minimal impact on ripple magnitudes. If a different capacitor type with higher ESR is used (tantalum, for example), the ESR could result in high ripple. To eliminate this effect, the net output ESR can be significantly reduced by placing a low-ESR ceramic capacitor in parallel with the primary output capacitor. The low ESR of the ceramic capacitor is in parallel with the higher ESR, resulting in a low net ESR based on the principles of parallel resistance reduction.

# 8.2.2.6 Input Capacitor and Input Voltage Ripple

The input capacitor ( $C_{IN}$ ) is a reservoir of charge that aids a quick transfer of charge from the supply to the flying capacitor during the charge phase of operation. The input capacitor helps to keep the input voltage from drooping at the start of the charge phase when the flying capacitor is connected to the input. It also filters noise on the input pin, keeping this noise out of sensitive internal analog circuitry that is biased off the input line.

Much like the relationship between the output capacitance and output voltage ripple, input capacitance has a dominant and first-order effect on input ripple magnitude. Increasing (decreasing) the input capacitance results in a proportional decrease (increase) in input voltage ripple. Input voltage, output current, and flying capacitance also affect input ripple levels to some degree.

In typical high-current applications, a  $10-\mu$ F low-ESR ceramic capacitor is recommended on the input. Different input capacitance values can be used to reduce ripple, shrink the solution size, and/or cut the cost of the solution. But changing the input capacitor may also require changing the flying capacitor and/or output capacitor to maintain good overall circuit performance.

# 8.2.2.7 Flying Capacitor

The flying capacitor (C1) transfers charge from the input to the output. Flying capacitance can impact both output current capability and ripple magnitudes. If flying capacitance is too small, the LM2775 may not be able to regulate the output voltage when load currents are high. On the other hand, if the flying capacitance is too large, the flying capacitor might overwhelm the input and output capacitors, resulting in increased input and output ripple.

In typical high-current applications, 1-µF low-ESR ceramic capacitors are recommended for the flying capacitor. Polarized capacitors (tantalum, aluminum electrolytic, etc.) must not be used for the flying capacitor, as they could become reverse-biased during LM2775 operation.

EXAS **NSTRUMENTS** 

www.ti.com.cn

### 8.2.3 Application Curve



PFM = '0'

Figure 22. Load Regulation

# 8.2.4 USB OTG / Mobile HDMI Power Supply



Figure 23. USB OTG Configuration

# 8.2.4.1 Design Requirements

| DESIGN PARAMETER     | EXAMPLE VALUE                                                 |  |  |  |  |
|----------------------|---------------------------------------------------------------|--|--|--|--|
| Input voltage range  | 2.7 V to 5.5 V                                                |  |  |  |  |
| Output current range | 0 mA to 200 mA (Max. current will depend on $V_{\text{IN}}$ ) |  |  |  |  |

## 8.2.4.2 Detailed Design Procedure

The 5-V output mode is normally used for the USB OTG / Mobile HDMI application. Therefore, the LM2775 can be enabled/disabled by applying a logic signal on only the EN pin while grounding the OUTDIS pin. Depending on the USB/HDMI mode of the application, the LM2775 can be enabled to drive the power bus line (Host), or disabled to put its output in high impedance allowing an external supply to drive the bus line (Slave). In addition to the high impedance-backdrive protection, the output current limit protection is 250 mA (typical), well within the USB OTG and HDMI requirements.



#### 8.2.4.3 Application Curve



Figure 24. Output Leakage Current High Z

# 9 Power Supply Recommendations

The LM2775 is designed to operate from an input voltage supply range between 2.7 V and 5.5 V. This input supply must be well regulated and capable to supply the required input current. If the input supply is located far from the LM2775 additional bulk capacitance may be required in addition to the ceramic bypass capacitors.

# 10 Layout

# 10.1 Layout Guidelines

Proper board layout helps to ensure optimal performance of the LM2775 circuit. The following guidelines are recommended:

- Place capacitors as close to the LM2775 as possible, and preferably on the same side of the board as the device.
- Use short, wide traces to connect the external capacitors to the LM2775 to minimize trace resistance and inductance.
- Use a low resistance connection between ground and the GND pin of the LM2775. Using wide traces and/or multiple vias to connect GND to a ground plane on the board is most advantageous.

# 10.2 Layout Example



Figure 25. Example LM2775 Layout



# 11 器件和文档支持

# 11.1 商标

All trademarks are the property of their respective owners.

# 11.2 静电放电警告

这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损 伤。

# 11.3 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不 对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



# **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| LM2775DSGR            | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2775         |
| LM2775DSGR.A          | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2775         |
| LM2775DSGR.B          | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | -    | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2775         |
| LM2775DSGT            | Active | Production    | WSON (DSG)   8 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2775         |
| LM2775DSGT.A          | Active | Production    | WSON (DSG)   8 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2775         |
| LM2775DSGT.B          | Active | Production    | WSON (DSG)   8 | 250   SMALL T&R       | -    | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 2775         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

OTHER QUALIFIED VERSIONS OF LM2775 :

• Automotive : LM2775-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# DSG 8

2 x 2, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# DSG0008A



# **PACKAGE OUTLINE**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DSG0008A

# **EXAMPLE BOARD LAYOUT**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# DSG0008A

# **EXAMPLE STENCIL DESIGN**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行 复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索 赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司