# ISOW1044 具有集成式低发射、低噪声、高效直流/直流转换器的隔离式 CAN FD 收发器 ### 1 特性 - 符合 ISO 11898-2:2016 物理层标准要求 - 支持经典 CAN: 1Mbps - 针对 CAN FD 进行了优化: 2Mbps 和 5Mbps - 低发射、低噪声的集成式直流/直流转换器 - 符合 CISPR 32 和 EN 55032 B 类标准, 在双层 PCB 上具有大于 6dB 的裕度 - 25 MHz 的低频电源转换器可实现低噪声性能 - 其他 10Mbps GPIO 通道 - 高效率输出功率 - 典型效率:47% - 隔离式输出电压精度:±5% - 额外输出电流: 20mA - 用于 CAN 和直流/直流的独立电源 - 逻辑电源 (V<sub>IO</sub>): 1.71V 至 5.5V - 电源转换器电源 (V<sub>DD</sub>): 4.5V 至 5.5V - 支持故障保护的 CAN FD 收发器 - 直流总线故障保护电压: ±58V - 接收器共模输入电压: ±12V - 通过总线唤醒模式实现远程唤醒 - 典型循环延迟:167ns - 增强型和基础型隔离选项 - 高 CMTI: 100 kV/µs(典型值) - 具有以 GND2 为基准的高 ESD 总线保护 - HBM ESD: ±12kV - IEC 61000-4-2 接触放电: ±8kV - 工作温度范围: -40°C 至 125°C - 电流限制和热关断 - 20 引脚宽体 SOIC 封装 - 安全相关认证(计划): - 符合 DIN VDE V 0884-11:2017-01 标准的 VDE 增强型和基础型绝缘 - UL 1577 组件认证计划 - IEC 62368-1、IEC 61010-1、IEC 60601-1 和 GB 4943.1-2011 认证 ### 2 应用 - 工厂自动化 - 楼宇自动化 - 工业运输 - 光伏逆变器,保护继电器 - 电机驱动器 ### 3 说明 ISOW1044 器件是一款电隔离式控制器局域网 (CAN) 收发器,内置隔离式直流/直流转换器,无需在空间受 限的隔离式设计中使用单独的隔离式电源。低发射、隔 离式直流/直流转换器符合 CISPR 32 辐射发射 B 类标 准,在简单的两层 PCB 上仅使用两个铁氧体磁珠。额 外的 20mA 输出电流可用于为板上的其他电路供电。 该器件具有一个集成的 10Mbps GPIO 通道,有助于去 除额外用于诊断、LED 指示或电源监测的数字隔离器 或光耦合器。 #### | <b>奋</b> 竹作尽 | | | | | | | |--------------|-----------------------------------------------|--------------------------------------------|--|--|--|--| | 特性 | ISOW1044 | ISOW1044B | | | | | | 保护级别 | 增强型 | 基本型 | | | | | | 浪涌测试电压 | 10kV <sub>PK</sub> | 7.8kV <sub>PK</sub> | | | | | | 隔离额定值 | 5000V <sub>RMS</sub> | 5000V <sub>RMS</sub> | | | | | | 工作电压 | 1000V <sub>RMS</sub> /1500<br>V <sub>PK</sub> | 1000V <sub>RMS</sub> /1500 V <sub>PK</sub> | | | | | | 封装 | DFM (20) | DFM (20) | | | | | | 封装尺寸(标称值) | 12.83mm x 7.5mm | 12.83mm x 7.5mm | | | | | 简化版原理图 ### **Table of Contents** | 1 特性 | 1 | 10.2 Power Isolation | 21 | |----------------------------------------|-----------------|-------------------------------------------------|-----------------| | 2 应用 | | 10.3 Signal Isolation | | | 3 说明 | | 10.4 CAN Transceiver | <mark>21</mark> | | 4 Revision History | | 10.5 Functional Block Diagram | 23 | | 5 说明(续) | | 10.6 Feature Description | <mark>23</mark> | | 6 Device Comparison Table | | 10.7 Device Functional Modes | <mark>27</mark> | | 7 Pin Configuration and Functions | | 10.8 Device I/O Schematics | | | 8 Specifications | | 11 Application and Implementation | 30 | | 8.1 Absolute Maximum Ratings | | 11.1 Application Information | | | 8.2 ESD Ratings | | 11.2 Typical Application | | | 8.3 Recommended Operating Conditions | | 12 Power Supply Recommendations | | | 8.4 ThermalInformation | | 13 Layout | | | 8.5 Power Ratings | | 13.1 Layout Guidelines | | | 8.6 Insulation Specifications | 7 | 13.2 Layout Example | | | 8.7 Safety-Related Certifications | 8 | 14 Device and Documentation Support | | | 8.8 Safety Limiting Values | | 14.1 Documentation Support | | | 8.9 Electrical Characteristics | | 14.2 Receiving Notification of Documentation Up | | | 8.10 Supply Current Characteristics | 11 | 14.3 支持资源 | | | 8.11 Switching Characteristics | 12 | 14.4 Trademarks | | | 8.12 Insulation Characteristics Curves | 13 | 14.5 静电放电警告 | | | 8.13 Typical Characteristics | 14 | 14.6 术语表 | 36 | | 9 Parameter Measurement Information | 17 | 15 Mechanical, Packaging, and Orderable | | | 10 Detailed Description | 21 | Information | 36 | | 10.1 Overview | <mark>21</mark> | | | | | | | | ## **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 ## Changes from Revision \* (March 2021) to Revision A (December 2021) Page ### 5 说明(续) 该器件支持传统 CAN 和 CAN FD 网络,数据速率高达 5 兆位/秒 (Mbps)。它提供 ±58V 直流总线故障保护功能和 ±12V 共模电压范围。信号和电源路径均按照 UL1577 进行 5kV<sub>RMS</sub> 隔离,并符合 VDE、CSA、TUV 和 CQC 的 增强型和基础型隔离要求。这些器件的总线引脚可承受高达 8kV 的 IEC 61000-4-2 静电放电 (ESD)。 ISOW1044 器件通过将 PCB 上的 $V_{IO}$ 和 $V_{DD}$ 连接到一起,可在 4.5V 至 5.5V 的单一电源电压下运行。如果需要较低的逻辑电平,这些器件支持 1.71V 至 5.5V 逻辑电源 ( $V_{IO}$ ),这些电源可与 4.5V 至 5.5V 的功率转换器电源 ( $V_{DD}$ ) 相互独立。这些器件支持从 $-40^{\circ}$ C 到 +125°C 的宽工作环境温度范围,并采用 20 引脚 DFM (SOIC-20 尺寸兼容封装),提供最小 8mm 的爬电距离和间隙。 ISOW1044 支持待机模式,并且可通过符合 ISO 11898-2:2016 所定义唤醒模式 (WUP) 的 CAN 来唤醒。该器件还具有保护和诊断特性,支持热关断 (TSD)、TXD 显性超时 (DTO) 和电源欠压检测。 ## **6 Device Comparison Table** | PART NUMBER | ISOLATION | PACKAGE | BODY SIZE (NOM) | |-------------|------------|---------------|-------------------| | ISOW1044 | Reinforced | 20-DFM (SOIC) | 12.83 mm x 7.5 mm | | ISOW1044B | Basic | 20-DFM (SOIC) | 12.83 mm x 7.5 mm | # 7 Pin Configuration and Functions 图 7-1. ISOW1044 20-pin DFM Top View 表 7-1. Pin Functions | PIN | | I/O | DESCRIPTION | | | |---------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | V <sub>IO</sub> | 1 | | Side 1 Logic supply | | | | IN | 2 | I | General purpose logic (GPIO) input (internal pull-down) | | | | TXD | 3 | I | Driver enable. If this pin is floating, the driver is disabled (internal pull-down) | | | | STB | 4 | I | Standby enable. Connect this pin to GNDIO in normal mode. If this pin is floating or logic high, driver is in standby mode. | | | | RXD | 5 | 0 | Receiver data output | | | | GNDIO | 6 | | Ground connection on side 1 for $V_{\text{IO}}$ . GNDIO and GND1 are not internally connected and need be shorted on PCB. | | | | NC | 7 | | Not connected internally | | | | EN/FLT | 8 | I/O | <ul> <li>Multi-function power converter enable input pin or fault output pin. Can only be used as either an input pin or an output pin.</li> <li>If it's used as Power converter enable input pin, it enables and disables the integrated DC-DC power converter. Connect directly to microcontroller or through a series current limiting resistor to use as an enable input pin. DC-DC power converted is enabled when EN is high (connected to V<sub>IO</sub>) and disabled when low (connected to GND1). If EN is floating, DC-DC converter is enabled (internal pull-up resistor)</li> <li>If it's used as Fault output pin, it gives an alert signal if power converter is not operating properly. This pin is active low. Connect to microcontroller through a 5 k Ω or greater pull-up resistor in order to use as a fault outpin pin.</li> </ul> | | | | $V_{DD}$ | 9 | | Side 1 DC-DC converter power supply | | | | GND1 | 10 | | Ground connections on side for $V_{\text{DD}}$ . GNDIO and GND1 are not internally connected and need be shorted on PCB. | | | | GND2 | 11 | | Ground connections on side for $V_{ISOOUT}$ . GND2 and GISOIN are not internally connected and need be shorted directly on PCB, or connected through a ferrite bead. | | | | V <sub>ISOOUT</sub> | 12 | | Isolated power converter output voltage. $V_{\text{ISOOUT}}$ and $V_{\text{ISOIN}}$ need be shorted directly on PCB, or connected through a ferrite bead. | | | ## 表 7-1. Pin Functions (continued) | P | PIN | | PIN I/O | | DESCRIPTION | | | |--------------------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | V <sub>SIN</sub> | 13 | I | Power converter input . Pin 12 and pin 13 need be shorted directly on PCB. | | | | | | OUT | 14 | 0 | General purpose logic (GPIO) output (default output is low) | | | | | | GISOIN | 15, 16, 17 | | Ground connections for V <sub>ISOIN</sub> . GND2 and GISOIN need be shorted directty on PCB, or connected through a ferrite bead. | | | | | | CANL | 18 | I/O | Low-level CAN bus line | | | | | | CANH | 19 | I/O | High-level CAN bus line | | | | | | V <sub>ISOIN</sub> | 20 | | Power supply input for CAN tranceiver. $V_{\text{ISOIN}}$ and $V_{\text{ISOOUT}}$ need be shorted directly on PCB, or connected through a ferrite bead. | | | | | ## 8 Specifications ## 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------|-----------------------------------------------------------|-------|--------------------------|------| | $V_{DD}$ | Power converter supply voltage | - 0.5 | 6 | V | | V <sub>ISOIN</sub> | Isolated supply voltage, input supply for CAN transceiver | - 0.5 | 6 | V | | V <sub>ISOOUT</sub> | Isolated supply voltage, Power converter output | - 0.5 | 6 | V | | V <sub>IO</sub> | Logic supply voltage | - 0.5 | 6 | V | | V <sub>BUS</sub> | Voltage on bus pins (CANH, CANL with respect to GND2) | -58 | 58 | V | | V <sub>BUS_DIFF</sub> | Max Differential voltage on bus pins (CANH-CANL) | -45 | 45 | V | | V | Logic I/O voltage level ( RXD, TXD, STB, EN, IN) | - 0.5 | $V_{IO} + 0.5^{(3)}$ | V | | $V_{logic\_IO}$ | OUT | -0.5 | V <sub>ISOIN</sub> + 0.5 | V | | Io | Output current on RXD, OUT pins | - 15 | 15 | mA | | T <sub>J</sub> | Junction temperature | - 40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the deviceat these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability - (2) All voltage values except differential I/O bus voltages are with respect to the local ground pin (GND1 or GND2). All voltage values except differential I/O bus voltages are peak voltage values. - (3) The maximum voltage must not be greater than 6 V. ## 8.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|----------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------|--------|------| | | Electrostatic | Human body model (HBM), per ANSI/ | All pins except bus pins | ±2000 | | | V <sub>(ESD)</sub> | discharge | ESDA/JEDEC JS-001 <sup>(1)</sup> | CANH, CANL Bus pins w.r.t<br>GND2(pin15/16/17) | ±12000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC | C specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | per IEC61000-4-2 contact discharge,<br>CANH and CANL w.r.t. GND2 | | ±8000 | V | | V <sub>(ESD)</sub> | Electrostatic<br>discharge | per IEC61000-4-2 contact discharge,<br>CANH and CANL w.r.t. GND1 (across<br>Isolation barrier) | | ±8000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD controlprocess. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------------|------------------------------------------|-----------------------------------|------|------|------|------| | V | Logic cupply voltage | 1.8-V operation | 1.71 | | 1.89 | V | | V <sub>IO</sub> | Logic supply voltage | 2.5-V, 3.3-V, and 5.5-V operation | 2.25 | | 5.5 | v | | $V_{DD}$ | Power converter supply voltage | | 4.5 | | 5.5 | V | | V <sub>DD(UVLO+)</sub> | Supply threshold when Power converte | er supply is rising | | 2.7 | 2.95 | V | | V <sub>DD(UVLO-)</sub> | Supply threshold when Power converte | er supply is falling | 2.40 | 2.55 | | V | | V <sub>HYS1(UVLO)</sub> | Power converter supply voltage hyster | esis | 0.15 | 0.24 | | V | | V <sub>IO(UVLO+)</sub> | Rising threshold of Logic supply voltag | е | | | 1.7 | V | | V <sub>IO(UVLO-)</sub> | Falling threshold of Logic supply voltag | le | 1 | | | V | | V <sub>HYS2(UVLO)</sub> | Logic supply voltage hysteresis | | 75 | 125 | | mV | over operating free-air temperature range (unless otherwise noted) | _ | | · | MIN | NOM MAX | UNIT | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------|-----------------------|------| | V <sub>IH</sub> | High-level input voltage (TXD, STB, EN | I, and IN inputs) | 0.7 × V <sub>IO</sub> | V <sub>IO</sub> | V | | V <sub>IL</sub> | Low-level input voltage (TXD, STB, EN | , and IN inputs) | 0 | 0.3 × V <sub>IO</sub> | V | | | | V <sub>IO</sub> = 5V | -4 | | mA | | I <sub>OH</sub> | High-level output current RXD | V <sub>IO</sub> = 3.3V | -2 | | mA | | | | V <sub>IO</sub> = 1.8 or 2.5V | -1 | | mA | | | | V <sub>IO</sub> = 5V | | 4 | mA | | I <sub>OL</sub> | Low-level output current RXD | V <sub>IO</sub> = 3.3V | | 2 | mA | | | | V <sub>IO</sub> = 1.8 or 2.5V | | 1 | mA | | I <sub>OH</sub> | High-level output current OUT | V <sub>DD</sub> =4.5 to 5.5V | -4 | | mA | | I <sub>OL</sub> | Low-level output current OUT | V <sub>DD</sub> =4.5 to 5.5V | | 4 | mA | | 1/t <sub>UI</sub> | Signaling rate | CAN | | 5 | Mbps | | DR | Data rate for extra GPIO channel | GPIO | | 10 | Mbps | | Tpwrup | Power up time after applying input support of setpoint and data transmission can set to the set of | oly(Isolated output supply reaches 90% start after this) | | 5 | ms | | <b>T</b> | A | ≤ 50% of bits are dominant | - 40 | 125 | °C | | T <sub>A</sub> | Ambient operating temperature | | - 40 | 105 | °C | ## 8.4 ThermalInformation | | | ISOW1044 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC(1) | DFM | UNIT | | | | 20 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 68.5 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 20.9 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 44.8 | °C/W | | Ψ <sub>JT</sub> | Junction-to-top characterization parameter | 13 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 44 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | | °C/W | <sup>(1)</sup> For more informationabout traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 8.5 Power Ratings | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|------| | $P_D$ | Maximum power dissipation (both sides) | $V_{IO} = V_{DD} = 5.5 \text{ V}$ , STB= GND1, CAN Bus load | | , | 1060 | mW | | P <sub>D1</sub> | Maximum power dissipation (side-1) | $R_L = 60 \Omega$ , TXD=repetitive pattern of 1 ms time period with 990 µs LOW time, 10 µs HIGH time, | | | 490 | mW | | P <sub>D2</sub> | Maximum power dissipation by (side-2) | Extra load on V <sub>ISOOUT</sub> = 20 mA | | | 570 | mW | Product Folder Links: ISOW1044 ### 8.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | GENERA | L | | | | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | >8 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | >8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance - capacitive signal isolation) | >17 | um | | DTI | Distance through the insulation | Minimum internal gap (internal clearance- transformer power isolation) | >120 | um | | CTI | Comparative tracking index | IEC 60112; UL 746A | >600 | V | | | Material group | According to IEC 60664-1 | 1 | | | | Output the second | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | Overvoltage Category | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I-III | | | DIN VDE | V 0884-11:2017-01 <sup>(2)</sup> | | | _ | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1500 | V <sub>PK</sub> | | V <sub>IOWM</sub> | Maximum working isolation voltage | AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test | 1000 | V <sub>RMS</sub> | | | | DC voltage | 1500 | | | V <sub>IОТМ</sub> | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification);<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production) | 7071 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage ISOW1044 <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.6 \times V_{IOSM} = 10000 V_{PK}$ (qualification) | 6250 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage ISOW1044B <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 µs waveform,<br>V <sub>TEST</sub> = 1.3 × V <sub>IOSM</sub> = 7800 V <sub>PK</sub> (qualification) | 6000 | V <sub>PK</sub> | | | | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_{m} = 10 \text{ s}$ | ≤5 | | | A <sub>pd</sub> | Apparent charge <sup>(4)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s}; \\ ISOW1044: V_{pd(m)} = 1.6 \times V_{IORM}, t_m = 10 \text{ s. ISOW1044B:} \\ V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10 \text{ s}$ | ≤5 | pC | | | | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}, \ t_{ini} = 1 \ s;$ ISOW1044: $V_{pd(m)} = 1.875 \times V_{IORM}, \ t_m = 1 \ s.$ ISOW1044B: $V_{pd(m)} = 1.5 \times V_{IORM}, \ t_m = 1 \ s$ | ≤5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 sin (2 π ft), f = 1 MHz | ~3.5 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | Ω | | R <sub>IO</sub> | Isolation resistance, input to output <sup>(5)</sup> | $V_{IO}$ = 500 V, 100°C $\leqslant$ $T_A \leqslant$ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | Ω | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 5000 | V <sub>RMS</sub> | | * 180 | Thatoland Isolation Voltage | = 1 s (100% production) | 3000 | | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of theisolator on the printed-circuit board do not reduce this distance. Creepage and clearance on aprinted-circuit board become equal in certain cases. Techniques such as inserting grooves and/orribs on a printed circuit board are used to help increase these specifications. - (2) This coupler is suitable for safe electrical insulation (ISOW1044) and basic electrical insulation (ISOW1044B) only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating atwo-terminal device Copyright © 2023 Texas Instruments Incorporated ### 8.7 Safety-Related Certifications | VDE | CSA | UL | TUV | CQC | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Plan to certifiy according to DIN VDE V 0884-11 :2017-01 | Plan to certifiy according to<br>IEC 62368-1, IEC 61010-1<br>and IEC 60601-1 | Plan to certifiy under UL<br>1577 Component<br>Recognition Program | Plan to certifiy according to GB4943.1-2011 | Plan to certifiy ccording to EN<br>61010-1:2010/ A1:2019 and EN<br>62368-1:2014 | | Maximum transient isolation voltage 7071 V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 1500 V <sub>PK</sub> ; Maximum surge isolation voltage, ISOW1044: 6250 V <sub>PK</sub> (Reinforced), ISOW1044B: 6000 V <sub>PK</sub> (Basic) | Per CSA62368-1:19, IEC 62368-1:2018 Ed. 3, CSA 61010-1-12+A1 and IEC 61010-1 3rd Ed., ISOW1044 (Reinforced): 600 V <sub>RMS</sub> , ISOW1044B (Basic): 1000 V <sub>RMS</sub> maximum working voltage (pollution degree 2, material group I, ambient temperature 90 °C), 1 MOPP (Means of Patient Protection) per CSA 60601-1:14. IEC 60601-1 (ISOW1044 only) Ed.3+A1, 250 V <sub>RMS</sub> maximum working voltage | Single protection, 5000<br>V <sub>RMS</sub> | Reinforced insulation, Altitude<br>≤ 5000 m, Tropical Climate,<br>700 V <sub>RMS</sub> maximum working<br>voltage. | ISOW1044 (Reinforced): 5000 V <sub>RMS</sub> reinforced insulation per EN 61010-1:2010/A1:2019 and EN 62368-1:2014 up to working voltage of 600 V <sub>RMS</sub> . ISOW1044B (Basic): 1000 V <sub>RMS</sub> | | Certification planned | Certification planned | Certification planned | Certification planned | Certification planned | ### 8.8 Safety Limiting Values Safety limiting intends to minimize potential damage to the isolation barrier uponfailure of input or output circuitry. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------------------------| | | Safety input, output, or supply current <sup>(1)</sup> | R $_{\theta$ JA = 68.5 °C/W, V $_{I}$ = 5.5 V, T $_{J}$ = 150 °C, T $_{A}$ = 25 °C, See Figure 8-1 | | | 332 | mA | | Is | Salety Input, output, or supply current | R $_{0,\mathrm{JA}}$ = 68.5 °C/W, V $_\mathrm{I}$ = 3.6 V, T $_\mathrm{J}$ = 150 °C, T $_\mathrm{A}$ = 25 °C, See Figure 8-1 | | | 507 | IIIA | | Ps | Safety input, output, or total power <sup>(1)</sup> | R $_{\theta}$ JA = 68.5 °C/W, T $_{J}$ = 150 °C, T $_{A}$ = 25 °C, See Figure 8-2 | | | 1826 | mA | | T <sub>S</sub> | Safety temperature <sup>(1)</sup> | | | | 150 | $^{\circ}\! \mathbb{C}$ | The maximum safety temperature, $T_S$ , has the same value as the maximum junction temperature, $T_J$ , specified for the device. The $I_S$ and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not beexceeded. These limits vary with the ambient temperature, $T_A$ . The junction-to-air thermal resistance, $R_{\theta JA}$ , in the table is that of a device installed on a high-K test board forleaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\,0\,JA} \times P$ ,where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\,0\,JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. ## **8.9 Electrical Characteristics** over recommended operating conditions, typical values are at $V_{DD}$ = 5V, GND1 = GNDIO, GND2 = GISOIN, $V_{IO}$ = 3.3 V and $T_{\Delta}$ =25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|------|------| | Device | | | | | | | | V <sub>ISOOUT</sub> | Isolated Output supply voltage | EN=V <sub>DD</sub> , STB, TXD, IN floating | 4.75 | 5 | 5.25 | V | | lout | Extra current available on Visoout | V <sub>DD</sub> = 4.5 to 5.5 V, CAN full loaded 60 Ω,<br>TXD toggling 5 Mbps, IN toggling 10 Mbps | | 20 | | mA | | V <sub>OH</sub> | Output high voltage on OUT pin | V <sub>DD</sub> = 5 V ± 10%, I <sub>OH</sub> = -4 mA, IN = V <sub>IO</sub> | V <sub>ISOIN</sub> - 0.4 | | | V | | V <sub>OL</sub> | Output low voltage on OUT pin | V <sub>DD</sub> = 5 V ± 10%, I <sub>OL</sub> = 4 mA, IN = GND2 | | | 0.4 | V | | l <sub>1</sub> | Input current, IN | IN at GND1 or V <sub>IO</sub> | - 25 | | 25 | μA | | l <sub>l</sub> | Input current, EN | EN at GND1 or V <sub>IO</sub> | - 25 | | 25 | μA | | TXD TERM | INAL | | | | | | | l <sub>1</sub> | Input leakage current | TXD = V <sub>IO</sub> or GND1 | - 25 | | 25 | uA | | Cı | Input capacitance | VIN = $0.4 \times \sin(2 \times \pi \times 1E + 6 \times t) + 1.65 \text{ V},$<br>V <sub>IO</sub> = $3.3 \text{ V}$ | | 2 | | pF | | RXD TERM | IINAL | | | | I. | | | | | $I_{O}$ = -4 mA for 4.5 V $\leqslant$ V $_{IO}$ $\leqslant$ 5.5 V, See $\cite{8}$ 9-4 | V <sub>IO</sub> - 0.4 \ | / <sub>IO</sub> - 0.2 | | V | | , | | $I_{O}$ = -2 mA for 3.0 V $\leq$ V $_{IO}$ $\leq$ 3.6 V, See $\boxed{8}$ 9-4 | V <sub>IO</sub> - 0.2 V <sub>IO</sub> | 0.06 | | V | | V <sub>OH</sub> | High level output voltage | $I_{O}$ = -1 mA for 2.25 V $\leqslant$ V $_{IO}$ $\leqslant$ 2.75 V, See $\center{N}$ 9-4 | V <sub>IO</sub> - 0.1 V <sub>I</sub> | o - 0.04 | | V | | | | $I_{O}$ = -1 mA for 1.71 V $\leq$ V $_{IO}$ $\leq$ 1.89 V, See $\boxtimes$ 9-4 | V <sub>IO</sub> - 0.1 V <sub>I</sub> | o - 0.04 | | V | | | | $I_{O}$ = 4 mA for 4.5 V $\leq$ V $_{IO}$ $\leq$ 5.5 V, See $\centure{2mm}$ 9-4 | | 0.2 | 0.4 | ٧ | | V <sub>OL</sub> | Low level output voltage | $\rm I_O$ = 2 mA for 3.0 V $\leq \rm V_{IO} \leq$ 3.6 V, See § 9-4 | | 0.07 | 0.2 | V | | v OL | Low level output voltage | $I_{O}$ = 1 mA for 2.25 V $\leqslant$ V $_{IO}$ $\leqslant$ 2.75 V, See $\centum{\centum{\color=100000in}{3}}$ 9-4 | | 0.035 | 0.1 | V | | | | $I_{0}$ = 1 mA for 1.71 V $\leq$ V $_{IO}$ $\leq$ 1.89 V, See $\boxed{8}$ 9-4 | | 0.04 | 0.1 | ٧ | | STB Termi | nal | | | | | | | lı . | Input leakage current | STB = V <sub>IO</sub> or GND1 | -25 | | 25 | uA | | Cı | Input capacitance | VIN = $0.4 \times \sin(2 \times \pi \times 1E + 6 \times t) + 1.65 \text{ V}$ , $V_{IO} = 3.3 \text{ V}$ | | 2 | | pF | | DRIVER EL | ECTRICAL CHARACTERISTIC | S | | | | | | v/ | Bus output voltage(Dominant), CANH | STB=GND1, TXD = 0 V, 50 $\Omega \leqslant R_L \leqslant$ 65 $\Omega$ , and $C_L$ = open, See $\[ \]$ 9-1and $\[ \]$ 9-2 | 2.75 | | 4.5 | V | | V <sub>O(DOM)</sub> | Bus output voltage(Dominant), CANL | STB=GND1, TXD = 0 V, 50 $\Omega \leqslant R_L \leqslant$ 65 $\Omega$ , and $C_L$ = open, See $\[ \]$ 9-1and $\[ \]$ 9-2 | 0.5 | | 2.25 | V | | V <sub>O(REC)</sub> | Bus output voltage(recessive), CANH and CANL | STB=GND1, TXD = V <sub>IO</sub> and R <sub>L</sub> = open, See 图 9-1and 图 9-2 | 2.0 0.5 | x V <sub>ISOIN</sub> | 3.0 | V | | | Differential output voltage(dominant) | STB=GND1, TXD = 0 V, 45 $\Omega \leqslant$ R <sub>L</sub> $\leqslant$ 70 $\Omega$ , and C <sub>L</sub> = open, See $\boxed{8}$ 9-1and $\boxed{8}$ 9-2 | 1.4 | | 3.3 | V | | V <sub>OD(DOM)</sub> | Differential output voltage(dominant) | STB=GND1, TXD = 0 V, 50 $\Omega \le R_L \le 65$ $\Omega$ , and $C_L$ = open, See $\square$ 9-1and $\square$ 9-2 | 1.5 | | 3.0 | V | | OD(DOW) | | | | | | | over recommended operating conditions, typical values are at $V_{DD}$ = 5V, GND1 = GNDIO, GND2 = GISOIN, $V_{IO}$ = 3.3 V and $T_A$ =25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------|---------|---------------------| | \ / | Differential output voltage(recessive) | TXD = VIO, $R_L$ = 60 $\Omega$ , and $C_L$ = open, See $\[ \]$ 9-1and $\[ \]$ 9-2 | - 120.0 | 12.0 | mV | | V <sub>OD(REC)</sub> | Differential output voltage(recessive) | TXD = VIO, R <sub>L</sub> = open, and C <sub>L</sub> = open, See 图 9-1and 图 9-2 | - 50.0 | 50.0 | mV | | V <sub>O(STB)</sub> | Bus Output Voltage, CANH,<br>Standby mode | STB = V <sub>IO,</sub> R <sub>L</sub> = open, See 图 9-1and 图 9-2 | - 100 | 100 | mV | | V <sub>O(STB)</sub> | Bus Output Voltage, CANL,<br>Standby mode | STB = V <sub>IO</sub> , RL = open, See 图 9-1and 图 9-2 | - 100 | 100 | mV | | V <sub>OD(STB)</sub> | Bus Output Voltage, CANH-CANL, Standby mode | STB=V <sub>IO</sub> , RL = open, See 图 9-1and 图 9-2 | -200 | 200 | mV | | V <sub>SYM_DC</sub> | Output symmetry (V <sub>ISOIN</sub> - V <sub>O(CANH)</sub> ) | $R_L$ = 60 $\Omega$ and $C_L$ = open, TXD = $V_{IO}$ or GND1, See $\boxed{8}$ 9-1and $\boxed{8}$ 9-2 | - 400.0 | 400.0 | mV | | l | Short circuit current steady | -15 V < CANH < 40 V, CANL = open, and TXD = 0 V, See | - 115.0 | | mA | | l <sub>os(ss_dom)</sub> | state output current, dominant | -15 V < CANL < 40 V, CANH = open, and TXD = 0 V, See | | 115.0 | mA | | I <sub>OS(SS_REC)</sub> | Short circuit current steady state output current, recessive | -27 V < VBUS < 32 V, VBUS = CANH = CANL, and TXD = $V_{IO}$ , See $\[ \]$ 9-8 | - 5.0 | 5.0 | mA | | RECEIVER | ELECTRICAL CHARACTERIS | rics | | | | | V <sub>CM</sub> | Input common mode range | See 图 9-4and 表 9-1 | - 12 | 12 | V | | V <sub>IT</sub> | Differential input threshold voltage, normal mode | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB = GND1, See 图 9-4and 表 9-1 | 500.0 | 900.0 | mV | | V <sub>IT(STB)</sub> | Differential input threshold voltage, standby mode | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB = V <sub>IO</sub> | 400 | 1150 | mV | | V <sub>HYS</sub> | Hysteresis voltage for differential input threshold, normal mode | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB = GND1 | | 100 | mV | | $V_{DIFF(DOM)}$ | Dominant state differential input voltage range, normal mode | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB = GND1, See 图 9-4and 表 9-1 | 0.9 | 9 | ٧ | | $V_{DIFF(DOM)}$ | Dominant state differential input voltage range, standby mode | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB = V <sub>IO</sub> , See 图 9-4and 表 9-1 | 1.15 | 9 | V | | V <sub>DIFF(REC)</sub> | Recessive state differential input voltage range, normal mode | -12 V $\leq$ V <sub>CM</sub> $\leq$ 12 V, STB = GND1, See 图 9-4and 表 9-1 | - 4 | 0.5 | V | | V <sub>DIFF(REC)</sub> | Recessive state differential input voltage range, standby mode | -12 V ≤ V <sub>CM</sub> ≤ 12 V, STB = V <sub>IO</sub> , See 图<br>9-4and 表 9-1 | - 4 | 0.4 | V | | I <sub>OFF(LKG)</sub> | power-off bus input leakage current | CANH = CANL = 5 V, V <sub>DD</sub> = V <sub>IO</sub> = GND1 | | 5 | uA | | Cı | Input capacitance to ground (CANH or CANL) | TXD = V <sub>IO</sub> | | 20 | pF | | C <sub>ID</sub> | Differential input capacitance | $TXD = V_{IO}$ | | 10 | pF | | R <sub>ID</sub> | Differential input resistance | TXD = $V_{IO}$ ; -12 $V \le VCM \le +12 V$ | 40 | 90 | $\mathbf{k} \Omega$ | | R <sub>IN</sub> | Input resistance (CANH or CANL) | TXD = $V_{10}$ ; -12 V $\leq$ VCM $\leq$ +12 V | 20 | 45 | kΩ | | R <sub>IN(M)</sub> | Input resistance matching: (1 - R <sub>IN(CANH)</sub> /R <sub>IN(CANL)</sub> ) x 100% | V <sub>CANH</sub> = V <sub>CANL</sub> = 5 V | - 1 | 1 | % | ## **8.10 Supply Current Characteristics** Typical values are at $V_{DD}$ =5V, $V_{IO}$ =3.3V, Min/Max over recommended operating conditions, GND1 = GNDIO, GND2 = GISOIN, $V_{DD}$ = 4.5 V to 5.5 V(unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------------|-------------------------------------------------------------------------|-----|------|----------|------| | Power | converter disabled | | | | <u> </u> | | | I <sub>DD</sub> | Power converter supply current | EN = GND1, STB, TXD, IN floating | | 0.23 | 0.27 | mA | | I <sub>IO</sub> | Logic supply current | EN = GND1, STB, TXD, IN floating | | 0.34 | 0.70 | mA | | Supply | current: Normal Mode | | | | | | | I <sub>DD</sub> | Power converter supply current | TXD = GND1, Bus dominant, $R_L$ = 60 $\Omega$ | | 124 | 211 | mA | | I <sub>DD</sub> | Power converter supply current | TXD = $V_{IO}$ , Bus recessive, $R_L = 60 \Omega$ | | 26 | 46 | mA | | I <sub>DD</sub> | Power converter supply current | TXD = 1Mbps 50% duty square wave, $R_L$ = 60 $\Omega$ | | 76 | 123 | mA | | I <sub>DD</sub> | Power converter supply current | TXD = 5 Mbps 50% duty square wave, $R_L$ = 60 $\Omega$ | | 78 | 136 | mA | | I <sub>IO</sub> | Logic supply current | TXD = GND1, Bus dominant, V <sub>IO</sub> = 1.71 to 1.89 V | | 4.3 | 5.5 | mA | | I <sub>IO</sub> | Logic supply current | TXD = GND1, Bus dominant, V <sub>IO</sub> = 2.25 to 5.5 V | | 4.9 | 6.0 | mA | | I <sub>IO</sub> | Logic supply current | TXD = V <sub>IO</sub> , Bus recessive, V <sub>IO</sub> = 1.71 to 1.89 V | | 3.3 | 5.4 | mA | | I <sub>IO</sub> | Logic supply current | TXD = V <sub>IO</sub> , Bus recessive, V <sub>IO</sub> = 2.25 to 5.5 V | | 3.8 | 5.5 | mA | | I <sub>IO</sub> | Logic supply current | TXD = 1 Mbps square wave 50% duty, V <sub>IO</sub> = 3 to 3.6V | | 4.4 | 5.3 | mA | | I <sub>IO</sub> | Logic supply current | TXD = 5 Mbps square wave 50% duty, V <sub>IO</sub> = 3 to 3.6V | | 4.5 | 6.2 | mA | | Supply | current: Standby mode | | | | • | | | I <sub>DD</sub> | Power converter supply current | STB = $V_{IO}$ , $R_L = 60 \Omega$ | | 16 | 23 | mA | | I <sub>IO</sub> | Logic supply current | STB = V <sub>IO</sub> , V <sub>IO</sub> = 3 to 3.6 V | | 2.7 | 3.5 | mA | ### **8.11 Switching Characteristics** Typical specifications are at $V_{IO}$ = 3.3V, $V_{DD}$ = 5V, GND1 = GNDIO, GND2 = GISOIN, Min/Max are over recommended operating conditions (unless otherwise noted) | | conditions (unless otherwise noted) PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | DEVICE S | SWITCHING CHARACTERISTICS | | | | | | | t <sub>PROP(LOO</sub> | Total loop delay, driver input TXD to receiver RXD, recessive to dominant | $R_L$ = 60 Ω, $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF;<br>input rise/fall time (10% to 90%) on TXD<br>= 1 ns; 1.71 V < V <sub>IO</sub> < 5.5 V, See $\[ \]$ 9-3 | | 140 | 205 | ns | | t <sub>PROP(LOO</sub> | Total loop delay, driver input TXD to receiver RXD, dominant to recessive | $R_L$ = 60 Ω, $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF; input rise/fall time (10% to 90%) on TXD =1 ns; 1.71 V < V <sub>IO</sub> <5.5 V, See $\boxed{8}$ 9-3 | | 167 | 222 | ns | | t <sub>MODE</sub> | Mode change time, from Normal to<br>Standby or from Standby to Normal | | | | 20 | us | | t <sub>WK_FILTE</sub><br>R | Filter time for a valid wake-up pattern | | 0.5 | | 1.8 | us | | t <sub>WK_TIME</sub> | Bus wake-up timeout value | | 0.8 | | 5 | ms | | CMTI | Common mode transient immunity | TXD = V <sub>IO</sub> or GND1, V <sub>CM</sub> = 1200 V <sub>PK</sub> ,<br>See 图 9-9 | 85 | 100 | | kV/µs | | DRIVER S | SWITCHING CHARACTERISTICS | | | | | | | t <sub>pHR</sub> | Propagation delay time, LOW to HIGH TXD edge to driver recessive (dominant to recessive) | | | 87 | 110 | | | t <sub>pLD</sub> | Propagation delay time, HIGH TO LOW TXD edge to driver dominant (recessive to dominant) | $R_L$ = 60 $\Omega$ and $C_L$ = 100 pF; input rise/fall time (10% to 90%) on TXD =1 ns, See $\P$ 9-3 | | 78 | 105 | ns | | t <sub>sk(p)</sub> | pulse skew ( tpHR - tpLD ) | | | 15 | | | | t <sub>R</sub> | Differential output signal rise time | | | 27 | | | | t <sub>F</sub> | Differential output signal fall time | | | 48 | | | | $V_{SYM}$ | Driver symmetry (V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/V <sub>CC</sub> | R <sub>TERM</sub> = 60 Ω, C <sub>L</sub> = open, C <sub>SPLIT</sub> = 4.7nF, TXD = Dominant or receissive or toggling at 250khz, 1Mhz See 图 9-3 | 0.9 | | 1.1 | V/V | | t <sub>TXD_DTO</sub> | Dominant time out | $R_L$ = 60 $\Omega$ and $C_L$ = open,<br>See GUID-20200710-SS0I-JPX8-LTFT-<br>RNRQCRR6XDXR | 1.2 | | 3.8 | ms | | RECEIVE | R SWITCHING CHARACTERISTICS | | | | | | | t <sub>pRH</sub> | Propagation delay time, bus dominant to recessive transition to RXD high output (dominant to recessive) | | | 90 | 115 | ns | | t <sub>pDL</sub> | Propogation delay time, bus recessive to dominant transition to RXD low output (recessive to dominant) | C <sub>L(RXD)</sub> = 15 pF, See 图 9-5 | | 80 | 105 | ns | | t <sub>R</sub> | Output signal rise time(RXD) | | | 1 | | ns | | t <sub>F</sub> | Output signal fall time(RXD) | | | 1 | | ns | | FD TIMIN | G PARAMETERS | | | | ' | | | <b>t</b> | Bit time on CAN bus output pins with $t_{BIT(TXD)} = 500 \text{ ns}$ | R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF;<br>input rise/fall time (10% to 90%) on TXD<br>=1 ns, See $\[ \]$ 9-6 | 435 | | 530 | ns | | t <sub>BIT(BUS)</sub> | Bit time on CAN bus output pins with $t_{BIT(TXD)}$ = 200 ns | R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF;<br>input rise/fall time (10% to 90%) on TXD<br>=1 ns, See $\square$ 9-6 | 155 | | 210 | ns | Typical specifications are at $V_{IO}$ = 3.3V, $V_{DD}$ = 5V, GND1 = GNDIO, GND2 = GISOIN, Min/Max are over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | <b>t</b> | Bit time on RXD bus output pins with $t_{BIT(TXD)} = 500 \text{ ns}$ | $R_L$ = 60 Ω, $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF; input rise/fall time (10% to 90%) on TXD =1 ns, See $\boxed{\$}$ 9-6 | 400 | | 550 | ns | | t <sub>BIT(RXD)</sub> | Bit time on RXD bus output pins with $t_{BIT(TXD)} = 200 \text{ ns}$ | $R_L$ = 60 Ω, $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF; input rise/fall time (10% to 90%) on TXD =1 ns, See $\boxed{\$}$ 9-6 | 120 | | 220 | ns | | ANDEC | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 500 ns | $\begin{array}{l} R_L = 60~\Omega,~C_L = 100~pF,~C_{L(RXD)} = 15~pF;\\ input~rise/fall~time~(10\%~to~90\%)~on~TXD\\ = 1~ns;~~^{\Delta}~tREC~=~t_{BIT(RXD)}~-~t_{BIT(BUS)},\\ See~~\mathbb{N}~9-6 \end{array}$ | -65 | | 40 | ns | | ∆tREC | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 200 ns | $\begin{array}{l} R_L = 60~\Omega,~C_L = 100~pF,~C_{L(RXD)} = 15~pF;\\ input~rise/fall~time~(10\%~to~90\%)~on~TXD\\ = 1~ns;~~^{\Delta}~tREC = t_{BIT(RXD)} - t_{BIT(BUS)},\\ See~~\mathbb{N}~9-6 \end{array}$ | -45 | | 15 | ns | | GPIO Cha | annel | | | | , | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | | | 11 | 25 | ns | | PWD | Pulse Width distortion, t <sub>PLH</sub> - t <sub>PHL</sub> | | | 3.5 | 10 | ns | | t <sub>r</sub> | Output signal rise time | | | 2.2 | 5 | ns | | t <sub>f</sub> | Output signal fall time | | | 2.2 | 5 | ns | ### 8.12 Insulation Characteristics Curves 图 8-1. Thermal Derating Curve for Limiting Current 图 8-2. Thermal Derating Curve for Limiting Power per VDE per VDE ## 8.13 Typical Characteristics $V_{DD}$ = $V_{IO}$ , $V_{ISOIN}$ = $V_{ISOOUT}$ , $C_{L(RXD)}$ = 15 pF , $R_L$ = 60 $\Omega$ , $T_A$ = 25°C unless otherwise noted. ## 8.13 Typical Characteristics (continued) $V_{DD} = V_{IO} \text{ , } V_{ISOIN} = V_{ISOOUT}, \ C_{L(RXD)} = 15 \ pF \text{ , } R_L = 60 \ \Omega \text{ , } T_A = 25 ^{\circ}C \text{ unless otherwise noted.}$ 图 8-9. Loop Delay (Dominant to Recessive) vs Temperature 图 8-11. Receiver differential threshold voltage vs Temperature 2.35 2.30 2.25 2.20 2.15 -20 -40 0 20 40 60 80 100 120 Temperature (°C) $V_{DD} = 5 V$ STB = Low 图 8-10. Dominant state differential output voltage vs Temperature 图 8-12. Dominant Timeout vs Temperature 图 8-14. Typical TXD, RXD, CANH and CANL Waveforms at 500 kbps ## 8.13 Typical Characteristics (continued) $V_{DD} = V_{IO} \text{ , } V_{ISOIN} = V_{ISOOUT}, \ C_{L(RXD)} = 15 \ pF \text{ , } R_L = 60 \ \Omega \text{ , } T_A = 25 ^{\circ}C \text{ unless otherwise noted.}$ ### **9 Parameter Measurement Information** 图 9-1. Driver Voltage, Current and Test Definitions 图 9-2. Bus Logic State Voltage Definitions A. The input pulse is supplied by a generator having the following characteristics: PRR $\le$ 125 kHz, 50% duty cycle, tr $\le$ 6 ns, tf $\le$ 6 ns, ZO = 50 $\Omega$ . ## 图 9-3. Driver Test Circuit and Voltage Waveforms 图 9-4. Receiver Voltage and Current Definitions A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 125 kHz, 50% duty cycle, $t_r \leq$ 6 ns, $t_f \leq$ 6 ns, $t_C =$ 50 $\Omega$ . ## 图 9-5. Receiver Test Circuit and Voltage Waveforms 表 9-1. Receiver Differential Input Voltage Threshold Test | | , to introduce an input remage in contract to the second s | | | | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|---------------------------------------|--|--|--|--| | | INPUT | OUT | <b>TPUT</b> | | | | | | | V <sub>CANH</sub> | V <sub>CANL</sub> | V <sub>ID</sub> | R | XD | | | | | | -11.5 V | -12.5 V | 1000 mV | L | | | | | | | 12.5 V | 11.5 V | 1000 mV | L | · · · · · · · · · · · · · · · · · · · | | | | | | -8.55 V | -9.45 V | 900 mV | L | V <sub>OL</sub> | | | | | | 9.45 V | 8.55 V | 900 mV | L | | | | | | | -8.75 V | -9.25 V | 500 mV | Н | | | | | | | 9.25 V | 8.75 V | 500 mV | Н | | | | | | | -11.8 V | -12.2 V | 400 mV | Н | V <sub>OH</sub> | | | | | | 12.2 V | 11.8 V | 400 mV | Н | | | | | | | Open | Open | X | Н | | | | | | 图 9-6. t<sub>LOOP</sub> and CAN FD Timing Parameter Measurement A. The input pulse is supplied by a generator having the following characteristics: $t_r \le 6$ ns, $t_f ## 图 9-7. Dominant Time-out Test Circuit and Voltage Waveforms 图 9-8. Driver Short-Circuit Current Test Circuit and Waveforms 图 9-9. Common-Mode Transient Immunity Test Circuit Copyright © 2016, Texas Instruments Incorporated - A. $V_{CCI}$ and $V_{CCO}$ refers to the power supplies $V_{IO}$ and $V_{ISOIN}$ , respectively. $C_L$ = 15 pF and The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50 kHz, 50% duty cycle, $t_r \leq$ 3 ns, $t_f ns - B. $C_L = 15 \text{ pF}$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . 图 9-10. Switching Characteristics Test Circuit and Voltage Waveforms Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 10 Detailed Description ### 10.1 Overview The ISOW1044 has signal isolation channels, power isolation with integrated transformer and CAN transceiver all integrated in one package. ISOW1044 supports maximum signaling rate up to 1Mbps for CAN, and 5 Mbps for CAN FD. Functional Block Diagram shows functional block diagram of ISOW1044. ### 10.2 Power Isolation The integrated isolated DC-DC converter uses advanced circuit and on-chip layout techniques to reduce radiated emissions and achieve upto 47% typical efficiency. The integrated transformer uses thin film polymer as the insulation barrier. In case bus communication is not needed, the DC-DC converter can be switched off using EN pin to save power. The output voltage, $V_{ISOOUT}$ , is monitored and feedback information is conveyed to the primary side through a dedicated isolation channel. The duty cycle of the primary switching stage is adjusted accordingly. The fast feedback control loop of the power converter ensures low overshoots and undershoots during load transients. Undervoltage lockout (UVLO) with hysteresis is integrated on the $V_{IO}$ , $V_{DD}$ and $V_{ISOOUT}$ supplies which ensures robust fails-safe system performance under noisy conditions. An integrated soft-start mechanism ensures controlled inrush current and avoids any overshoot on the output during power up. ### 10.3 Signal Isolation The integrated signal isolation channels for CAN tranceiver and GPIIO employ an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon-dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one state and sends no signal to represent the other state. The receiver demodulates the signal after signal conditioning and produces the output through a buffer stage. The signal-isolation channels incorporate advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions from the high frequency carrier and IO buffer switching. \$\text{\text{\$10-3}}\$ shows a functional block diagram of a typical signal isolation channel. In order to keep any noise coupling from power converter away from signal path, power supplies on side1 for power converter ( $V_{DD}$ ) and signal path( $V_{IO}$ ) are kept separate. Similarly on side2, power converter output ( $V_{ISOOUT}$ ) needs to be connected to power supply for CAN ( $V_{ISOIN}$ ) externally on PCB. For more details, refer to Layout Guidelines section. ### 10.4 CAN Transceiver The ISOW1044 device includes a digitally isolated CAN transceiver that offers $\pm 58$ -V DC bus fault protection and $\pm 12$ -V common-mode voltage range. The device supports up to 5-Mbps data rate in CAN FD mode allowing much faster transfer of payload compared to classic CAN. The power converter operates from a 5-V supply on side 1 ( $V_{DD}$ ) and a 5-V supply on side 2 ( $V_{ISOOUT}$ ). The logic supply $V_{IO}$ on side 1 can operate from 1.71-V up to 5.5-V. This wide $V_{IO}$ supply range is of particular advantage for applications operating in harsh industrial environments because the low voltage on side 1 enables the connection to low voltage microcontrollers for power conservation, whereas the 5 V on side 2 maintains a high signal-to-noise ratio of the bus signals. The ISOW1044 supports a standby mode and remote BUS Wake-UP (WUP). The STB pin can be supplied from either the system processor or from a static system voltage source. In standby mode, the CAN driver and main receiver are switched off and bidirectional CAN communication is not possible. The DC-DC converter, low-power receiver, and bus monitor circuits are still enabled to allow for RXD wake-up requests via the CAN bus. The CAN bus pins are weakly pulled to GND in this mode. If normal mode is the only intended mode of operation than the STB pin can be tied directly to GND. ### 10.4.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode The ISOW1044 supports a remote wake-up request that is used to indicate to the host controller that the bus is active and the node should return to normal operation. The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2016 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the ISOW1044. Copyright © 2023 Texas Instruments Incorporated The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. The first filtered dominant initiates the WUP, and the bus monitor then waits on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received the bus monitor is waiting for a filtered dominant and again, other bus traffic does not reset the bus monitor. Immediately upon reception of the second filtered dominant the bus monitor recognizes the WUP and drives the RXD output low every time an additional filtered dominant signal is received from the bus. For a dominant or recessive to be considered filtered, the bus must be in that state for more than the $t_{WK\_FILTER}$ time. Due to variability in $t_{WK\_FILTER}$ the following scenarios are applicable. Bus state times less than $t_{WK\_FILTER(MIN)}$ are never detected as part of a WUP and thus no wake request is generated. Bus state times between $t_{WK\_FILTER(MIN)}$ and $t_{WK\_FILTER(MAX)}$ may be detected as part of a WUP and a wake-up request may be generated. Bus state times greater than $t_{WK\_FILTER(MAX)}$ are always detected as part of a WUP, and thus a wake request is always generated. See $\[mathbb{R}\]$ 10-1 for the timing diagram of the wake-up pattern. The pattern and $t_{WK\_FILTER}$ time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request. The ISO 11898-2:2016 standard has defined times for a short and long wake-up filter time. The $t_{WK\_FILTER}$ timing for the device has been picked to be within the minimum and maximum values of both filter ranges. This timing has been chosen such that a single bit time at 500 kbps, or two back-to-back bit times at 1 Mbps triggers the filter in either bus state. Any CAN frame at 500 kbps or less would contain a valid WUP. For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout value $t \le t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in its current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See $\[ \]$ 10-1 for the timing diagram of the wake-up pattern with wake timeout feature. 图 10-1. Wake-Up Pattern (WUP) with twk TIMEOUT Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 10.5 Functional Block Diagram 图 10-2. Block Diagram 图 10-3. Signal Isolation channel ## 10.6 Feature Description #### 10.6.1 CAN Bus States The CAN bus has two logical states during operation: *recessive* and *dominant*. A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to $V_{CC}/2$ via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins. A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver. The ISOW1044 transceiver implements a standby (STB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. 图 10-4. Bus States (Physical Bit Representation) 图 10-5. Simplified Recessive Common Mode Bias and Receiver A. A - Normal Mode B - Standby Mode #### 10.6.2 Digital Inputs and Outputs: TXD (Input) and RXD (Output) The $V_{IO}$ supply for the isolated digital input and output side of the device can be supplied by 1.8-V, 2.5-V, 3.3-V, and 5-V supplies and therefore the digital inputs and outputs are 1.8-V, 2.5-V, 3.3-V, and 5-V compatible. ## 10.6.3 TXD Dominant Timeout (DTO) The TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where the TXD pin is held dominant longer than the timeout period, $t_{TXD\_DTO}$ . The DTO circuit timer starts on a falling edge on the TXD pin. The DTO circuit disables the CAN bus driver if no rising edge occurs before the timeout period expires, which frees the bus for communication between other nodes on the network. The CAN driver is activated again when a recessive signal occurs on the TXD pin, clearing the TXD DTO condition. The receiver and RXD pin still reflect activity on the CAN bus, and the bus terminals are biased to the recessive level during a TXD dominant timeout. 图 10-6. Example Timing Diagram for TXD DTO #### 备注 Minimum Data Rate = $$11 / t_{TXD DTO}$$ (1) #### 10.6.4 Power-Up and Power-Down Behavior The ISOW1044 has built-in under-voltage lockout (UVLO) on all supplies ( $V_{DD}$ , $V_{IO}$ and $V_{ISOOUT}$ ) with positive-going and negative-going thresholds and hysteresis. Both the power converter supply ( $V_{DD}$ ) and Logic supply ( $V_{IO}$ ) need to be present for the device to work. If either of them is below its UVLO, both the signal path and the power converter are disabled. Assuming $V_{IO}$ is above its UVLO+, when the $V_{DD}$ voltage crosses the positive-going UVLO threshold during power-up, the DC-DC converter initializes and the power converter duty cycle is increased in a controlled manner. This soft-start scheme limits primary peak currents drawn from the $V_{DD}$ supply and charges the $V_{ISOOUT}$ output in a controlled manner, avoiding overshoots. CAN BUS is in high impedance state in this duration. When the UVLO positive-going threshold is crossed on the secondary side $V_{ISOOUT}$ pin, the feedback channel starts providing feedback to the primary controller. The regulation loop takes over and CAN drive output, Received data output (RXD) and gneral purpose logic channel (OUT) take their respective states defined by the inputs to the device i.e. Standby (STB), Driver data to be transmitted TXD, and general purpose logic input IN respectively. Designers should consider a sufficient time margin (typically 5 ms with 10- $\mu$ F load capacitance) to allow this power up sequence before any usable system functionality. When either of $V_{DD}$ or $V_{IO}$ is lost, the primary side DC-DC controller turns off when the UVLO lower threshold is reached. The $V_{ISOOUT}$ capacitor then discharges depending on the isolation channels and BUS load. #### 10.6.5 Protection Features The ISOW1044 device has multiple protection features to create a robust system level solution. Copyright © 2023 Texas Instruments Incorporated The first feature is an Enable/Fault protection feature. This EN/FLT pin can be used as either an input pin to enable or disable the integrated DC-DC power converter or as an output pin which works as an alert signal if the power converter is not operating properly. In the /Fault use case, a fault is reported if V<sub>DD</sub> > 7 V, V<sub>DD</sub> < 2.5 V, or if the junction temperature >170°C. When a fault is detected, this pin will go low, disabling the DC-DC converter to prevent any damage. 图 10-7. EN Fault Pin Diagram - An over-voltage clamp feature is present on V<sub>ISOOUT</sub> which will clamp the voltage at 6 V if there is an increase in voltage seen. For device reliability, it is recommended that V<sub>ISOOUT</sub> stays lower than the over-clamp voltage for device reliability. - Over-Voltage Lock Out (OVLO) on V<sub>DD</sub> will occur when a voltage higher than 7 V on V<sub>DD</sub> is seen. At OVLO, the device will go into a low power state and the EN/FLT pin will go low. - In cases of overload or short on power converter output V<sub>ISOOUT</sub>, maximum duty cycle of power converter is limited. In cases of driver bus short circuit due to the external power supply cable shorting to the bus cable, short circuit current protection on CAN chip restricts the bus current to ±115 mA maximum. - Thermal protection is also integrated to help prevent the device from getting damaged under such scenarios. An increase in the die temperature is monitored and the device is disabled when the die temperature becomes 165 °C (typical), thus disabling the short condition. The device is re-enabled when the junction temperature becomes 155 °C (typical). If an overload or output short-circuit condition prevails, this protection cycle is repeated. Care should be taken in the system design to prevent repeated or prolonged exposure to bus shorts as this exposes the device to high junction temperatures for extreme amounts of time affecting device reliability. #### 10.6.6 Floating Pins, Unpowered Device The ISOW1044 is designed to be ideal passive or no load to the CAN bus if it is unpowered. The bus pins (CANH, CANL) have extremely low leakage currents when the device is unpowered to avoid loading down the bus which is critical if some nodes of the network are unpowered while the rest of the of network remains in operation. The device has internal pull-ups on critical pins (TXD and STB) which places the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature. When a CAN controller supporting open drain outputs is used, an adequate external pull-up resistor must be used to ensure that the TXD output of the CAN controller maintains adequate bit timing to the input of the CAN transceiver. See 表 10-3 for more details. ### 10.6.7 Glitch-Free Power Up and Power Down Communication on the bus that already exist between a master node and slave node in a CAN network must not be disturbed when a new node is swapped in or out of the network. No glitches on the bus should occur when the device is: - · Hot plugged into the network in an unpowered state - Hot plugged into the network in a powered state and recessive state - · Powered up or powered down in a recessive state when already connected to the bus The ISOW1044 device meets above criteria and does not cause any false data toggling on the bus when powered up or powered down in a recessive state with supply ramp rates >= 50 us. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 10.7 Device Functional Modes 表 10-1 lists the supply configuration for these devices: 表 10-1. Supply configuration Function Table | | INPUTS | | OUTPUTS | | | | |--------------------------|--------------------------|-----------|----------------------------------------|-----------------------------|-------------------------|--| | V <sub>DD</sub> | V <sub>IO</sub> | EN/FLT | BUS OUTPUT (CANH/<br>CANL) | RXD | V <sub>ISOOUT</sub> (2) | | | < V <sub>DD(UVLO+)</sub> | >V <sub>IO(UVLO+)</sub> | Х | High-Z | Recessive<br>(Default High) | OFF | | | >V <sub>DD(UVLO+)</sub> | <v<sub>IO(UVLO+)</v<sub> | Х | High-Z | Recessive<br>(Default High) | Invalid Operation | | | 5 V | 1.71 V to 5.5 V | H or Open | Per Device Mode <sup>(1)</sup> and TXD | Mirrors Bus | 5 V | | | 5 V | 1.71 V to 5.5 V | L | High-Z | Recessive<br>(Default High) | OFF | | - (1) At Normal mode (STB = L), BUS OUTPUT follows TXD. Otherwise if at Standby mode (STB = H or Open), BUS OUTPUT is High-Z. - (2) V<sub>ISOOUT</sub> shorted to V<sub>ISOIN</sub> on PCB. GND2 and GISOIN pins are shorted together and EN/FLT = High. #### 表 10-2 shows the different driver functional modes: 表 10-2. Driver Functional Table | | | INPUTS | | OUTPUTS | | | | |--------------------------------|-------------------|-----------|-----------|-----------|-------------------|----------|--------------------------| | V <sub>DD</sub> <sup>(1)</sup> | V <sub>IO</sub> | EN/FLT | STB | INPUT TXD | CANH (3) | CANL (3) | DRIVEN BUS STATE | | | | | 1 | L | Н | L | Dominant | | | | H or Open | L | H or Open | Z | Z | Recessive | | PU | PU | | H or Open | Х | Hi-Z | Hi-Z | Weak pull-down to ground | | | | L | Х | Х | Hi-Z | Hi-Z | Weak pull-down to ground | | PD | PU | Х | Х | Х | Hi-Z | Hi-Z | Weak pull-down to ground | | PU | PD <sup>(2)</sup> | Х | Х | Х | Invalid Operation | | | <sup>(1)</sup> PU=Powered up, PD=Powered down; H=high level; L=Low level; X=Irrelevant; Z = common-mode (recessive) biased to V<sub>ISOIN</sub>/2, Hi-Z=High impedance state At Normal mode (STB = L), the CAN outputs follow the logic states at data input, TXD. A logic low at the TXD input causes the CAN output to go dominant. Therefore the differential output voltage defined by 方程式 2 is positive. A logic high at the TXD input causes the CAN BUS to go recessive. Therefore the differential output voltage defined by 方程式 2 is negative. $$V_{OD} = V_{CANH} - V_{CANI}$$ (2) At Standby mode (STB = H or Open), both outputs go to the high-impedance (Hi-Z) state. The logic state at the TXD pin is irrelevant when this mode. The driver is disabled (bus outputs are in the Hi-Z) by default when the STB pin is left open. The TXD pin has an internal pullup resistor. 表 10-3 shows the different receiver functional modes: <sup>(2)</sup> A strongly driven input signal on TXD can weakly power the floating V<sub>IO</sub> through an internal protection diode and cause an undetermined output. <sup>(3)</sup> V<sub>ISOOUT</sub> shorted to V<sub>ISOIN</sub> on PCB and GND2 and GISOIN pins are shorted together and EN/FLT = High #### 表 10-3. Receiver Functional Table | | | | INPUTS | | | OUTPUT | | | |--------------------------------|-------------------|-----------|-----------|---------------------------------------------------------------------------------|--------------------------|---------------------------------|-----------|---------------------------------------| | V <sub>DD</sub> <sup>(1)</sup> | V <sub>IO</sub> | EN/FLT | STB | CAN DIFFERENTIAL INPUTS V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | BUS STATE | RXD (3) | | | | | | | | V <sub>ID</sub> > 0.9 V | Dominant | L | | | | | | | L | 0.5 V< V <sub>ID</sub> < 0.9 V | Undefined | Undefined | | | | | | | | V <sub>ID</sub> < 0.5 V | Recessive | Н | | | | PU | DII | H or Open | H or Open | | V <sub>ID</sub> > 1.15 V | Dominant | | | | | FO | | H or Open | H or Open | H or Open | 0.4 V< V <sub>ID</sub> < 1.15 V | Undefined | H (L if a remote wake event occurred) | | | | | | V <sub>ID</sub> < 0.4 V | Recessive | | | | | | | | Х | Open (V <sub>ID</sub> = 0 V) | Open | Н | | | | | | L | Х | X | X | Hi-Z | | | | PD | PU | X | Х | X | X | Hi-Z | | | | PU | PD <sup>(2)</sup> | X | Х | X | Х | Invalid Operation | | | - (1) PU=Powered up, PD=Powered down; H=high level; L=Low level; X=Irrelevant; Hi-Z=High impedance state - (2) A strongly driven input signal on TXD can weakly power the floating VIO through an internal protection diode and cause an undetermined output. - (3) V<sub>ISOOUT</sub> shorted to V<sub>ISOIN</sub> on PCB. GND2 and GISOIN pins are shorted together and EN/FLT = High At Normal mode (STB = L), the receiver output, RXD, goes low when the differential input voltage defined by 方程式 3 is greater than the positive input threshold, $V_{IT+}$ . The receiver output, RXD, goes high when the differential input voltage defined by 方程式 3 is less than the negative input threshold, $V_{IT-}$ . If the $V_{ID}$ voltage is between the $V_{IT+}$ and $V_{IT-}$ thresholds, the output is indeterminate. $$V_{ID} = V_{CANH} - V_{CANL}$$ (3) At Standby mode (STB = H or Open), RXD output goes high and if a remote wake-up event occurs, it goes low. Other device feature functional states are shown in 表 10-4 and 表 10-5 below: #### 表 10-4. DC-DC Converter Enable/Disable | | INPUTS | OUTPUT | | |-----------------|-----------------|-----------|---------------------| | V <sub>DD</sub> | V <sub>IO</sub> | EN/FLT | V <sub>ISOOUT</sub> | | PU | PU | H or Open | 5 V | | PU | PU | L | OFF | ### 表 10-5. General Purpose Logic Input/Output | | INPUTS | | OUTPUT | CommentsComments | | | |------------------------------------------------------|-----------------|-----------|--------|-------------------|------------------------------------------------------------------------------------------|--| | <b>V</b> <sub>DD</sub> <sup>(1)</sup> <sup>(2)</sup> | V <sub>IO</sub> | EN/FLT | IN | OUT | Comments | | | PU | PU | | Н | Н | Output channel assumes logic state governed by IN Default state | | | | | H or Open | L | L | | | | | | | Open | L | | | | | | L | Х | Hi-Z | Device is in disabled state when either of V <sub>DD</sub> or V <sub>IO</sub> is missing | | | PD | PU | X | Х | Hi-Z | | | | PU | PD | Х | Х | Invalid Operation | | | - (1) PU = Powered Up; PD = Powered Down; H = Logic High; L= Logic Low; X = Irrelevant, Hi-Z = High Impedance (OFF) state - (2) V<sub>ISOOUT</sub> shorted to V<sub>ISOIN</sub> on PCB. GND2 and GISOIN pins are shorted together and EN=High ## 10.8 Device I/O Schematics 图 10-8. Device I/O schematics ### 11 Application and Implementation ### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 11.1 Application Information The ISOW1044 device can be used with other components from Texas Instruments such as a microcontroller and a linear voltage regulator to form a fully isolated CAN interface. Typically two power supplies isolated from each other are needed to power up both sides of Isolated CAN device. Due to the integrated DC-DC converter in the device, the isolated supply is generated inside the device that can be used to power isolated side of the CAN device and peripherals on isolated side, thus saving board space. ### 11.2 Typical Application The ISOW1044 device is suitable for applications that have limited board space and desire more integration. It is also suitable for very high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive. The device can be used in applications with a host micro-controller or FPGA that includes the link layer portion of the CAN protocol. In 11-1 shows a typical application configuration for 5 V controller applications. The bus termination is shown for illustrative purposes. The ISOW1044 device meets 8 kV contact ESD (Electrostatic discharge) per IEC 61000-4-2 standalone with no external components on bus. If the application requires the usage of Common mode choke (CMC), then use of Transient voltage suppressor (TVS) is a must to achieve 8kV IEC ESD. #### Notes: - 1. Keep 10 nF bypass capacitors close to $V_{DD}$ and $V_{ISOOUT}$ pins (< 1 mm) for optimum Radiated emissions performance - 2. GND1 and GNDIO need be shorted directcly. GND2 and GISOIN need be shorted directly, or through ferrite beads. - 3. All GISOIN pins (pin 15, 16, 17) need be shorted on PCB for optimum IEC-ESD performance. - 4. V<sub>SIN</sub> and V<sub>ISOOUT</sub> must be shorted on PCB. #### 图 11-1. Application circuit for ISOW1044 #### 11.2.1 Design Requirements Unlike an optocoupler-based solution, which requires several external components to improve performance, provide bias, or limit current, the ISOW1044 device only requires external bypass capacitors to operate as shown in above application diagram. www.ti.com.cn Because of very-high current flowing through the device $V_{DD}$ and $V_{ISOOUT}$ supplies, higher decoupling capacitors typically provide better noise and ripple performance. Although a 10-µF capacitor is adequate, higher decoupling capacitors (such as 47 μF) on both the V<sub>DD</sub> and V<sub>ISOOUT</sub> pins to the respective grounds are strongly recommended to achieve the best performance. #### 11.2.2 Detailed Design Procedure #### 11.2.2.1 Bus Loading, Length and Number of Nodes The ISO 11898-2 Standard specifies a maximum bus length of 40 m and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires transceivers with high input impedance such as the ISOW1044 transceiver. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 Standard. These organizations and standards have made system-level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, DeviceNet, and NMEA2000. The ISOW1044 device is specified to meet the 1.5-V requirement with a $50-\Omega$ load, incorporating the worst case including parallel transceivers. The differential input resistance of the device is a minimum of 30 kΩ. If 100 ISOW1044 transceivers are in parallel on a bus, this requirement is equivalent to a 300- $\Omega$ differential load worst case. That transceiver load of 300 $\Omega$ in parallel with the 60 $\Omega$ gives an equivalent loading of 50 $\Omega$ . Therefore, the ISOW1044 device theoretically supports up to 100 transceivers on a single bus segment. However, for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity, therefore a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO 11898 standard of 40 m by careful system design and data-rate tradeoffs. For example, CAN open network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes, and a significantly lowered data rate. This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. Using this flexibility requires the responsibility of good network design and balancing these tradeoffs. #### 11.2.2.2 CAN Termination The ISO11898 standard specifies the interconnect to be a single twisted pair cable (shielded or unshielded) with 120- $\Omega$ characteristic impedance ( $Z_{\Omega}$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop-lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be in a node, but if nodes are removed from the bus, the termination must be carefully placed so that it is not removed from the bus. Copyright © 2023 Texas Instruments Incorporated 图 11-2. Typical CAN Bus Termination may be a single 120- $\Omega$ resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired, then split termination can be used as below termination concepts. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions. 图 11-3. CAN Bus Termination Concepts #### 11.2.3 Application Curve 图 11-4. ISOW1044 Radiated Emissions versus CISPR32B line #### 11.2.4 Insulation Lifetime Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See 11-5 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 87.5% for lifetime which translates into minimum required insulation lifetime of 37.5 years at a working voltage that's 20% higher than the specified value. 11-6 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is 1000 V<sub>RMS</sub> with a lifetime of 1184 years. 图 11-5. Test Setup for Insulation Lifetime Measurement 图 11-6. Insulation Lifetime Projection Data ## 12 Power Supply Recommendations To make sure that operation is reliable at all data rates and supply voltages, adequate decoupling capacitors must be located as close to supply pins as possible. Power converter input $V_{DD}$ and output $V_{ISOOUT}$ supply pins should have high frequency ceramic capacitors 10 nF and bulk capacitors 10 $\mu$ F atleast close to the pins. Signal path supply pins, $V_{IO}$ and $V_{ISOIN}$ , should have 100 nF or higher value ceramic bypass capacitors close to device pins. ISOW10144 can consume typical peak pulse currents of upto 250mA under fully loaded conditions for short durations (10s of $\mu$ s) from the power source that is powering $V_{DD}$ of ISOW1044. Please make sure the current limit of upstream power device is atleast 300mA typical. ### 13 Layout ### 13.1 Layout Guidelines Figure 11-1 shows the recommended placement and routing of device bypass capacitors. Below guidelines must be followed to achieve low emissions design: - 1. High frequency bypass capacitors 10 nF must be placed close to V<sub>DD</sub> and V<sub>ISOOUT</sub> pins, within 1 mm distance away from device pins. This is very essential for optimised radiated emissions performance. Ensure that these capacitors are 0402 size so that they offer least inductance (ESL). - 2. Bulk capacitors of atleast 10 $\mu$ F must be placed on power converter input (V<sub>DD</sub>) and output (V<sub>ISOOUT</sub>) supply pins after the 10 nF capacitor with a distance of 2 4 mm, as shown in Layout Example. - 3. Traces on $V_{DD}$ and GND1 must be symmetric till bypass capacitors. Similarly traces on $V_{ISOOUT}$ and GND2 must be symmetric. - 4. Place two 0402 size Ferrite beads (Part number: BLM15EX331SN1) on power supply pins, one between V<sub>ISOOUT</sub> and V<sub>ISOIN</sub> and the other between GND2 (pin 11) and GND2(pin 15), as shown in example PCB layout, so that any high frequency noise from power converter output sees a high impedance before it goes to other components on PCB. - 5. Do not have any metal traces or ground pour within 4 mm of power converter output terminals $V_{\text{ISOOUT}}$ (pin12) and GND2 (pin11). - 6. Place the CAN BUS protection and filtering circuitry close to the bus connector to prevent transients, ESD, and noise from propagating onto the board. This layout example shows an optional transient voltage suppression (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of the transceiver. This example also shows two optional 68pF bus filter capacitors - 7. Common mode choke or ferrite beads on bus terminals (CANH/CANL) can minimise any high frequency noise that can couple of CAN bus cable which can act as antenna and amplify that noise. This will improve Radiated emissions performance on a system level. - 8. Following the layout guidelines of EVM as much as possible is highly recommended for a low radiated emissions design. EVM Link is available in Related Documentation. #### 13.2 Layout Example 图 13-1. Layout example Copyright © 2023 Texas Instruments Incorporated ### 14 Device and Documentation Support ### 14.1 Documentation Support #### 14.1.1 Related Documentation For related documentation see the following: - · Texas Instruments, Digital Isolator Design Guide - · Texas Instruments, Isolation Glossary - ISOW1044DFM Evaluation board ### 14.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 14.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 14.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 14.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 14.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 15 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ### **PACKAGE OUTLINE** ## **DFM0020A** # SOIC - 3.55 mm max height SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Ref. JEDEC registration MS-013 ## **EXAMPLE BOARD LAYOUT** ## **DFM0020A** ## SOIC - 3.55 mm max height SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. ### **EXAMPLE STENCIL DESIGN** ## **DFM0020A** ## SOIC - 3.55 mm max height SMALL OUTLINE PACKAGE NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design. www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | ISOW1044BDFMR | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOW1044 | | ISOW1044BDFMR.A | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOW1044 | | ISOW1044BDFMR.B | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | ISOW1044DFMR | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOW1044 | | ISOW1044DFMR.A | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOW1044 | | ISOW1044DFMR.B | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | ISOW1044DFMRG4 | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOW1044 | | ISOW1044DFMRG4.A | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOW1044 | | ISOW1044DFMRG4.B | Active | Production | SOIC (DFM) 20 | 850 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 18-Jul-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Ref. JEDEC registration MS-013 SMALL OUTLINE PACKAGE NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司