**ISO1500** ZHCSIV2C - SEPTEMBER 2018 - REVISED SEPTEMBER 2019 # 采用超小型封装的 ISO1500 3kV<sub>RMS</sub> 基础型隔离式 RS-485/RS-422 收发器 ## 1 特性 - 符合或超出 TIA/EIA-485-A 要求 - 半双工收发器 - 低 EMI 1Mbps 数据速率 - 总线 I/O 保护 - ±16kV HBM ESD - 1.71V 至 5.5V 逻辑侧电源 (V<sub>CC1</sub>), 4.5V 至 5.5V 总线侧电源 (V<sub>CC2</sub>) - 1/8 单位负载: 多达 256 个总线节点 - 失效防护接收器(总线开路、短路和空闲) - 100kV/µs(典型值)高共模瞬态抗扰度 - 扩展温度范围为 -40°C 至 +125°C - 适用于热插拔功能的无干扰加电和断电 - 超小型 SSOP (DBQ-16) 封装 - 安全相关认证: - 符合 DIN VDE V 0884-11:2017-01 标准的 4242V<sub>PK</sub> V<sub>IOTM</sub> 和 566V<sub>PK</sub> V<sub>IORM</sub> - 符合 UL 1577 标准且长达 1 分钟的 3000 V<sub>RMS</sub> 隔离 - IEC 60950-1、IEC 62368-1 和 IEC 61010-1 认 证 - CQC、TUV 和 CSA 认证 - VDE、UL、CQC 和 TUV 认证完成;等待 CSA 审批 #### 2 应用 - 电表 - 保护继电器 - 工厂自动化与控制 - HVAC 系统和楼宇自动化 - 电机驱动器 ## 3 说明 ISO1500 器件是适用于 TIA/EIA RS-485 和 RS-422 应用的电隔离差动线路 收发器。该器件采用超小型 16 引脚 SSOP 封装,具有一个 3 通道数字隔离器和一个 RS-485 收发器。该收发器的总线引脚受到 IEC ESD 接触放电和 IEC EFT 事件保护。接收器输出具有针对总线开路、短路和空闲情况的失效防护。与其他集成的隔离式 RS-485 解决方案或采用光耦合器和非隔离式 RS-485 收发器的分立式实施相比,ISO1500 的小解决方案尺寸可极大地减少所需的布板空间。 该器件用于长距离通信。隔离会破坏通信节点之间的接地回路,从而获得更大的共模电压范围。经测试,每个器件的对称隔离层可在总线收发器和逻辑电平接口之间按照 UL 1577 标准提供为时 1 分钟的 3000V<sub>RMS</sub> 隔离。 ISO1500 器件可由 1 侧的 1.71V 至 5.5V 电压供电,从而使器件可与低压 FPGA 和 ASIC 相连接。2 侧的电源电压范围为 4.5V 至 5.5V。该器件支持 -40℃ 至+125℃ 的宽工作环境温度范围。 # 器件信息<sup>(1)</sup> | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|-----------|-----------------| | ISO1500 | SSOP (16) | 4.90mm × 3.90mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 简化原理图 Logic Supply **Bus-Side Supply** Vcc $V_{CC1}$ $V_{\text{DD}}$ /17 DE ISO1500 MCU RS485 Bus D R RE Isolated Ground **DGND** GND1 GND<sub>2</sub> Logic Ground Galvanic Isolation Barrier | _ | $\rightarrow$ | |---|---------------| | _ | ᆂ | | _ | ` N | | | | | 1 | 特性1 | 7 | Parameter Measurement Information | 15 | |---|-----------------------------------------------------------------|----|-----------------------------------|----| | 2 | 应用 1 | 8 | Detailed Description | 18 | | 3 | 说明 1 | | 8.1 Overview | 18 | | 4 | 修订历史记录 | | 8.2 Functional Block Diagram | 18 | | 5 | Pin Configuration and Functions | | 8.3 Feature Description | 18 | | 6 | Specifications4 | | 8.4 Device Functional Modes | 20 | | U | 6.1 Absolute Maximum Ratings | 9 | Application and Implementation | 22 | | | 6.2 ESD Ratings | | 9.1 Application Information | 22 | | | 6.3 Recommended Operating Conditions | | 9.2 Typical Application | 23 | | | 6.4 Thermal Information | 10 | Power Supply Recommendations | | | | 6.5 Power Ratings | 11 | Layout | | | | 6.6 Insulation Specifications | | 11.1 Layout Guidelines | | | | 6.7 Safety-Related Certifications | | 11.2 Layout Example | | | | 6.8 Safety Limiting Values | 12 | 器件和文档支持 | | | | 6.9 Electrical Characteristics: Driver | | 12.1 文档支持 | | | | 6.10 Electrical Characteristics: Receiver | | 12.2 接收文档更新通知 | | | | 6.11 Supply Current Characteristics: Side 1(I <sub>CC1</sub> )9 | | 12.3 社区资源 | | | | 6.12 Supply Current Characteristics: Side 2(I <sub>CC2</sub> )9 | | 12.4 商标 | | | | 6.13 Switching Characteristics: Driver | | 12.5 静电放电警告 | 27 | | | 6.14 Switching Characteristics: Receiver 10 | | 12.6 Glossary | | | | 6.15 Insulation Characteristics Curves 10 | 13 | 机械、封装和可订购信息 | 27 | | | 6.16 Typical Characteristics | | A - 5/2 | | | | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | nanges from Revision B (May 2019) to Revision C | Page | |----|---------------------------------------------------------------------------------------------------|-----------| | • | 已更改 证书相关信息 特性 部分中的 VDE 和 CSA 安全相关认证说明 | 1 | | • | Added footnote to Pin function table for NC pin | 3 | | • | Changed Insulation Specifications table with test condition for VIOSM and qPD (Partial discharge) | 6 | | • | Changed certificate related info in Safety-Related Certifications section | 7 | | _ | | _ | | | nanges from Revision A (December 2018) to Revision B<br>已添加 向特性列表中添加了 HBM FSD | Page<br>1 | | | nanges from Revision A (December 2018) to Revision B<br>已添加 向特性列表中添加了 HBM ESD | | | • | , | | # 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | ./0 | DECODITION | | | |-------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------|--------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | | Α | 12 | I/O | Transceiver noninverting input or output (I/O) on the bus side | | | | В | 13 | I/O | Transceiver inverting input or output (I/O) on the bus side | | | | D | 6 | I | Driver input | | | | DE | 5 | 1 | Driver enable. This pin enables the driver output when high and disables the driver output when low or open. | | | | CND4 | 2 | | Cround connection for V | | | | GND1 | 8 | _ | Ground connection for V <sub>CC1</sub> | | | | GND2 | 9 | | | Convert connection for V | | | GND2 | 15 | _ | Ground connection for V <sub>CC2</sub> | | | | | 7 | | | | | | NC <sup>(1)</sup> | 11 | _ | No internal connection | | | | | 14 | | | | | | R | 3 | 0 | Receiver output | | | | RE | 4 | 1 | Receiver enable. This pin disables the receiver output when high or open and enables the receiver output when low. | | | | V <sub>CC1</sub> | 1 | _ | Logic-side power supply | | | | V | 10 | | Transceiver-side power supply. These pins are not connected internally and must be shorted | | | | V <sub>CC2</sub> | 16 | | externally on PCB. | | | (1) Device functionality is not affected if NC pins are connected to supply or ground on PCB # 6 Specifications # 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------|------|--------------------------------------|------------| | V <sub>CC1</sub> | Supply voltage, side 1 | -0.5 | 6 | V | | V <sub>CC2</sub> | Supply voltage, side 2 | -0.5 | 6 | V | | V <sub>IO</sub> | Logic voltage level (D, DE, RE, R) | -0.5 | V <sub>CC1</sub> +0.5 <sup>(3)</sup> | V | | Io | Output current on R pin | -15 | 15 | mA | | V <sub>BUS</sub> | Voltage on bus pins (A, B, Y, Z w.r.t GND2) | -18 | 18 | V | | T <sub>J</sub> | Junction temperature | -40 | 150 | $^{\circ}$ | | T <sub>STG</sub> | Storage temperature | -65 | 150 | $^{\circ}$ | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values. - (3) Maximum voltage must not exceed 6 V # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------|--------|------| | | Electrostatic discharge | All pins except bus pins <sup>(1)</sup> | ±4000 | V | | V | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 | Bus terminals to GND2 <sup>(1)</sup> | ±16000 | | | V <sub>(ESD)</sub> | Electrostatic discharge<br>Charged device model (CDM), per<br>JEDEC specification JESD22-C101 | All pins <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions | | | MIN | MAX | UNIT | |-------------------|----------------------------------------------------------|----------------------|----------------------|------| | 17 | Supply Voltage, Side 1, 1.8-V operation | 1.71 | 1.89 | V | | V <sub>CC1</sub> | Supply Voltage, Side 1, 2.5-V, 3.3-V and 5.5-V operation | 2.25 | 5.5 | V | | V <sub>CC2</sub> | Supply Voltage, Side 2 | 4.5 | 5.5 | V | | VI | Common mode voltage at any bus terminal: A or B | -7 | 12 | V | | V <sub>IH</sub> | High-level input voltage (D, DE, RE inputs) | 0.7*V <sub>CC1</sub> | V <sub>CC1</sub> | V | | V <sub>IL</sub> | Low-level input voltage (D, DE, RE inputs) | 0 | 0.3*V <sub>CC1</sub> | V | | $V_{ID}$ | Differential input voltage | -12 | 12 | V | | Io | Output current, Driver | -60 | 60 | mA | | I <sub>OR</sub> | Output current, Receiver | -4 | 4 | mA | | R <sub>L</sub> | Differential load resistance | 54 | | Ω | | 1/t <sub>UI</sub> | Signaling rate | | 1 | Mbps | | T <sub>A</sub> | Operating ambient temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | ISO1500<br>DBQ (SSOP)<br>16 PINS | UNIT | |----------------------|-------------------------------------------|----------------------------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 112.7 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 57.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **Thermal Information (continued)** | | | ISO1500 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBQ (SSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 64.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 32.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 63.7 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | | °C/W | # 6.5 Power Ratings | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | $P_D$ | Maximum power dissipation (both sides) | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_A = 125^{\circ}\text{C}, T_J =$ | | | 278 | mW | | P <sub>D1</sub> | Maximum power dissipation (side-1) | 150°C, A-B load = 54 $\Omega$ 50pF, Load on R=15pF | | | 28 | mW | | P <sub>D2</sub> | Maximum power dissipation (side-2) | Input a 500kHz 50% duty cycle square wave to D pin with V <sub>DE</sub> =V <sub>CC1</sub> , V <sub>RE</sub> =GND1 | | | 250 | mW | # 6.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | SPECIFICATIONS DBQ-16 | UNIT | |-------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------| | IEC 6066 | <u> </u> | | משל וס | | | CLR | External clearance (1) | Side 1 to side 2 distance through air | >3.7 | mm | | CPG | External creepage (1) | Side 1 to side 2 distance across package surface | >3.7 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | >17 | μm | | CTI | Comparative tracking index | IEC 60112; UL 746A | >600 | V | | | Material Group | According to IEC 60664-1 | 1 | | | | Overvoltage category | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-III | | | DIN VDE | V 0884-11:2017-01 <sup>(2)</sup> | | 1 | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 566 | $V_{PK}$ | | V <sub>IOWM</sub> | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test; | 400 | $V_{RMS}$ | | 1011111 | | DC voltage | 566 | $V_{DC}$ | | $V_{IOTM}$ | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , $t = 60$ s (qualification); $V_{TEST} = 1.2 \times V_{IOTM}$ , $t = 1$ s (100% production) | 4242 | $V_{PK}$ | | V <sub>IOSM</sub> | Maximum surge isolation voltage ISO1500 <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 µs waveform, V <sub>TEST</sub> = 10000 V <sub>PK</sub> (qualification) | 4000 | V <sub>PK</sub> | | | Apparent charge <sup>(4)</sup> | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s | ≤ 5 | рС | | q <sub>pd</sub> | | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤ 5 | | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤5 | | | C <sub>IO</sub> | Barrier capacitance, input to output (5) | $V_{IO} = 0.4 \times \sin(2 \pi ft), f = 1 MHz$ | ~1 | pF | | - | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | R <sub>IO</sub> | Insulation resistance, input to output (5) | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le T_{A} \le 150^{\circ}\text{C}$ | > 10 <sup>11</sup> | Ω | | - | | $V_{IO} = 500 \text{ V at } T_{S} = 150^{\circ}\text{C}$ | > 10 <sup>9</sup> | | | | Pollution degree | - | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | , | | I | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , $t = 60$ s (qualification); $V_{TEST} = 1.2$<br>× $V_{ISO}$ , $t = 1$ s (100% production) | 3000 | V <sub>RMS</sub> | <sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. ISO1500 is suitable for safe *electrical insulation* within the safety ratings. Compliance with the safety ratings shall be ensured by means - Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - Apparent charge is electrical discharge caused by a partial discharge (pd). - All pins on each side of the barrier tied together creating a two-pin device. of suitable protective circuits. ## 6.7 Safety-Related Certifications | VDE | CSA | UL | CQC | TUV | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Certified according to DIN<br>VDE V 0884-11:2017- 01 | Plan to certify according<br>to IEC 60950-1, IEC<br>62368-1 | Recognized under UL<br>1577 Component<br>Recognition Program | Certified according to GB4943.1-2011 | Certified according to EN<br>61010-1:2010/A1:2019,<br>EN 60950-<br>1:2006/A2:2013 and EN<br>62368-1:2014 | | Maximum transient isolation voltage, 4242 V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 566 V <sub>PK</sub> ; Maximum surge isolation voltage, 4000 V <sub>PK</sub> | CSA 60950-1-07+A1+A2<br>and IEC 60950-1 2nd Ed.,<br>for pollution degree 2,<br>material group I: 370<br>V <sub>RMS</sub> | Single protection,<br>3000 V <sub>RMS</sub> | Basic insulation, Altitude ≤ 5000 m, Tropical Climate, 400 V <sub>RMS</sub> maximum working voltage | EN 61010-<br>1:2010/A1:2019,<br>300 VRMS basic isolation<br>EN 60950-<br>1:2006/A2:2013 and EN<br>62368-1:2014, 400 VRMS<br>basic isolation | | Certificate number: 40040142 | Certificate planned | File number: E181974 | Certificate number:<br>CQC18001199097 | Client ID number: 77311 | # 6.8 Safety Limiting Values Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | | PARAMETER TEST CONDITIONS MIN TYP MAX | | | | | | | |----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|------|----|--| | DBQ-16 | DBQ-16 PACKAGE | | | | | | | | | | $R_{\theta JA} = 67.9^{\circ}C/W, V_I = 5.5 \text{ V}, T_J = 150^{\circ}C, T_A = 25^{\circ}C, \text{ see } \boxed{\$} 1$ | | | 201 | | | | | Cofety input output or output, gurrent | $R_{\theta JA} = 67.9^{\circ}\text{C/W}, V_I = 3.6 \text{ V}, T_J = 150^{\circ}\text{C}, T_A = 25^{\circ}\text{C}, \text{ see } \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | | | 308 | A | | | Is | Safety input, output, or supply current | R <sub>θJA</sub> = 67.9°C/W, V <sub>I</sub> = 2.75 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C, see 图 1 | | | 403 | mA | | | | | R <sub>θJA</sub> = 67.9°C/W, V <sub>I</sub> = 1.89 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C, see <b>₹</b> 1 | | | 586 | | | | Ps | Safety input, output, or total power | $R_{\theta JA} = 67.9^{\circ}C/W, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C,$ see $2$ | | | 1105 | mW | | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | | <sup>(1)</sup> The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{\theta,JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. #### 6.9 Electrical Characteristics: Driver Typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C (Min/Max specs are over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|------------------------|------------------|-------| | | | Open circuit voltage, unloaded bus,<br>$4.5 \text{ V} \leq \text{V}_{\text{CC2}} \leq 5.5 \text{ V}$ | 1.5 | 4.3 | V <sub>CC2</sub> | V | | V <sub>OD</sub> | Driver differential-output voltage | $R_L$ = 60 Ω, −7 V ≤ V <sub>TEST</sub> ≤ 12 V,<br>4.5 V < V <sub>CC2</sub> < 5.5 V (see <b>2</b> 19) | 1.5 | 2.5 | | V | | | magnitude | R <sub>L</sub> = 100 Ω (see <u>8</u> 20), RS-422 load | 2 | 2.9 | | V | | | | $R_L$ = 54 Ω (see $\ \ \ \ \ \ \ \ \ \ \ \ \ $ | 1.5 | 2.5 | | V | | $\Delta V_{OD} $ | Change in differential output voltage between two states | $R_L$ = 54 $\Omega$ or $R_L$ = 100 $\Omega$ , see $\ 20$ | -50 | | 50 | mV | | V <sub>OC</sub> | Common-mode output voltage | $R_L$ = 54 $\Omega$ or $R_L$ = 100 $\Omega$ , see $20$ | | 0.5 × V <sub>CC2</sub> | 3 | V | | $\Delta V_{OC(SS)}$ | change in steady-state common-mode output voltage between two states | $R_L$ = 54 $\Omega$ or $R_L$ = 100 $\Omega$ , see $20$ | -50 | | 50 | mV | | V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage | $R_L$ = 54 $\Omega$ or $R_L$ = 100 $\Omega$ , see $20$ | | 300 | | mV | | Ios | Short-circuit output current | $V_D = V_{CC1} \text{ or } V_D = V_{GND1}, V_{DE} = V_{CC1},$<br>-7 V \leq V_O \leq 12 V, see \leftilde{\mathbb{B}} 28 | -175 | | 175 | mA | | li | Input current | $V_D$ and $V_{DE} = 0$ V or $V_D$ and $V_{DE} = V_{CC1}$ | -10 | | 10 | μΑ | | CMTI | Common-mode transient immunity | V <sub>D</sub> = V <sub>CC1</sub> or GND1, V <sub>CM</sub> = 1200V, See 图 22 | 85 | 100 | | kV/µs | #### 6.10 Electrical Characteristics: Receiver Typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C (Min/Max are over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|---------|-------| | l <sub>i1</sub> | Bus input current | $V_{DE} = 0 \text{ V}, V_{CC2} = 0 \text{ V or } V_{CC2} = 5.5 \text{ V}, \text{ One bus}$ input at $-7 \text{ V or } 12 \text{ V}, \text{ other input at } 0 \text{ V}$ | -100 | | 100 | μΑ | | V <sub>TH+</sub> | Positive-going input threshold voltage | -7 V ≤ Common mode voltage on bus terminals ≤ See <sup>(1)</sup> -100 | | -50 | mV | | | V <sub>TH</sub> _ | Negative-going input threshold voltage | -7 V ≤ Common mode voltage on bus terminals ≤ 12 V | -200 | -145 | See (1) | mV | | V <sub>hys</sub> | Input hysteresis (V <sub>TH+</sub> – V <sub>TH-</sub> ) | -7 V ≤ Common mode voltage on bus terminals ≤ 12 V | 20 | 45 | | mV | | | | V <sub>CC1</sub> =5V+/-10%, I <sub>OH</sub> = -4 mA, V <sub>ID</sub> = 200 mV | V <sub>CC1</sub> - 0.4 | | | V | | $V_{OH}$ | Output high voltage on the R pin | $V_{CC1}$ =3.3V+/-10%, $I_{OH}$ = -2 mA, $V_{ID}$ = 200 mV | V <sub>CC1</sub> - 0.3 | | | V | | • ОП | Suparingh voltage on the repin | $V_{CC1}$ =2.5V+/-10%, 1.8V+/-5%, $I_{OH}$ = -1 mA, $V_{ID}$ = 200 mV | V <sub>CC1</sub> - 0.2 | | | V | | | | $V_{CC1}=5V+/-10\%$ , $I_{OL}=4$ mA, $V_{ID}=-200$ mV | | | 0.4 | V | | $V_{OL}$ | Output low voltage on the R pin | $V_{CC1}$ =3.3V+/-10%, $I_{OL}$ = 2 mA, $V_{ID}$ = -200 mV | | | 0.3 | V | | VOL | Suparion voltage on the repin | $V_{CC1}$ =2.5V+/-10%, 1.8V+/-5%, $I_{OL}$ = 1 mA, $V_{ID}$ = -200 mV | | | 0.2 | V | | l <sub>OZ</sub> | Output high-impedance current on the R pin | $V_R = 0 \text{ V or } V_R = V_{CC1}, V_{\overline{RE}} = V_{CC1}$ | -1 | | 1 | μΑ | | l <sub>i</sub> | Input current on the RE pin | $V_{\overline{RE}} = 0 \text{ V or } V_{\overline{RE}} = V_{CC1}$ | -10 | | 10 | μΑ | | CMTI | Common-mode transient immunity | V <sub>ID</sub> = 1.5 V or -1.5 V, V <sub>CM</sub> = 1200 V , See <b>₹</b> 22 | 85 | 100 | | kV/µs | <sup>(1)</sup> Under any specific conditions, $V_{TH+}$ is ensured to be at least $V_{hys}$ higher than $V_{TH-}$ . # 6.11 Supply Current Characteristics: Side 1(I<sub>CC1</sub>) Bus loaded or unloaded (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | DRIVER ENABLE | ED, RECEIVER DISABLED | | | | | | Logic-side supply current | $V_D = V_{CC1}, V_{CC1} = 5 \text{ V} \pm 10\%$ | | 2.6 | 4.4 | mA | | Logic-side supply current | $V_D = V_{CC1}, V_{CC1} = 3.3 \text{ V} \pm 10\%$ | | 2.6 | 4.4 | mA | | Logic-side supply current | D = 1Mbps square wave with 50% duty cycle, $V_{CC1}$ = 5 V ± 10% | | 3.2 | 5.1 | mA | | Logic-side supply current | D = 1Mbps square wave with 50% duty cycle, $V_{CC1}$ = 3.3 V ± 10% | | 3.2 | 5.1 | mA | | DRIVER ENABLE | ED, RECEIVER ENABLED | | | , | | | Logic-side supply current | $V_{RE} = V_{GND1}, V_D = V_{CC1}, V_{CC1} = 5 \text{ V} \pm 10\%$ | | 2.6 | 4.4 | mA | | Logic-side supply current | $V_{\overline{RE}} = V_{GND1}, V_D = V_{CC1}, V_{CC1} = 3.3 \text{ V} \pm 10\%$ | | 2.6 | 4.4 | mA | | Logic-side supply current | $V_{\overline{RE}} = V_{GND1}$ , D = 1Mbps square wave with 50% duty cycle, $V_{CC1} = 5 \text{ V} \pm 10\%$ , $C_{L(R)}^{(1)} = 15 \text{ pF}$ | | 3.4 | 5.2 | mA | | Logic-side supply current | $V_{\overline{RE}} = V_{GND1}$ , D= 1Mbps square wave with 50% duty cycle, $V_{CC1} = 3.3 \text{ V} \pm 10\%$ , $C_{L(R)}^{(1)} = 15 \text{ pF}$ | | 3.2 | 5.2 | mA | | DRIVER DISABL | ED, RECEIVER ENABLED | | | | | | Logic-side supply current | $V_{(A-B)} \ge 200 \text{ mV}, V_D = V_{CC1}, V_{CC1} = 5 \text{ V} \pm 10\%$ | | 1.5 | 3.1 | mA | | Logic-side supply current | $V_{(A-B)} \ge 200 \text{ mV}, V_D = V_{CC1}, V_{CC1} = 3.3 \text{ V} \pm 10\%$ | | 1.5 | 3.1 | mA | | Logic-side supply current | (A-B) =1Mbps square wave with 50% duty cycle, $V_D = V_{CC1}$ , $V_{CC1} = 5 \text{ V} \pm 10\%$ , $C_{L(R)}^{(1)} = 15 \text{ pF}$ | | 1.7 | 3.2 | mA | | Logic-side supply current | (A-B) = 1Mbps square wave with 50% duty cycle, $V_D = V_{CC1}$ , $V_{CC1} = 3.3 \text{ V} \pm 10\%$ , $C_{L(R)}^{(1)} = 15 \text{ pF}$ | | 1.7 | 3.2 | mA | | DRIVER DISABL | ED, RECEIVER DISABLED | | | | | | Logic-side supply current | $V_{DE} = V_{GND1}, V_D = V_{CC1}, V_{CC1} = 5 \text{ V} \pm 10\%$ | | 1.5 | 3.1 | mA | | Logic-side supply current | $V_{DE} = V_{GND1}, V_D = V_{CC1}, V_{CC1} = 3.3 \text{ V} \pm 10\%$ | | 1.5 | 3.1 | mA | <sup>(1)</sup> $C_{L(R)}$ is the load capacitance on the R pin. # 6.12 Supply Current Characteristics: Side 2(I<sub>CC2</sub>) $V_{RE} = V_{GND1}$ or $V_{RE} = V_{CC1}$ (over recommended operating conditions unless otherwise noted) | - KE - GNDT - | KE (C) (commended of commended comme | | | | | | | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | DRIVER ENABLE | | | | | | | | | Bus-side supply current | $V_D = V_{CC1}, V_{CC2} = 5 \text{ V} \pm 10\%$ | | 2.5 | 4.4 | mA | | | | DRIVER ENABLE | | | | | | | | | Bus-side supply current | $V_D = V_{CC1}, R_L = 54 \Omega, V_{CC2} = 5 V \pm 10\%$ | | 52 | 70 | mA | | | | Bus-side supply current | D =1Mbps square wave with 50% duty cycle, R <sub>L</sub> = 54 $\Omega$ , C <sub>L</sub> = 50 pF, V <sub>CC2</sub> = 5 V ± 10% | | 60 | 80 | mA | | | | DRIVER DISABLE | DRIVER DISABLED, BUS LOADED OR UNLOADED | | | | | | | | Bus-side supply current | $V_D = V_{CC1}, V_{CC2} = 5 \text{ V} \pm 10\%$ | | 2.4 | 3.9 | mA | | | # 6.13 Switching Characteristics: Driver Typical specs are at V<sub>CC1</sub>=3.3V, V<sub>CC2</sub>=5V, T<sub>A</sub>=27°C (Min/Max specs over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|------------------------------------------------------------------------------|----------------------------------------------|-----|-----|-----|------| | 1Mbps Di | EVICE | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise time and fall time | $R_L$ = 54 Ω, $C_L$ = 50 pF, see $21$ | | 210 | 300 | ns | | $t_{PHL}, t_{PLH}$ | Propagation delay | $R_L$ = 54 Ω, $C_L$ = 50 pF, see <b>2</b> 21 | | 210 | 300 | ns | | PWD | Pulse width distortion <sup>(1)</sup> , t <sub>PHL</sub> - t <sub>PLH</sub> | $R_L$ = 54 Ω, $C_L$ = 50 pF, see $21$ | | 3 | 30 | ns | | $t_{PHZ},t_{PLZ}$ | Disable time | See 图 23, and 图 24 | | 160 | 250 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Enable time | See 图 23, and 图 24 | | 200 | 400 | ns | <sup>(1)</sup> Also known as pulse skew. # 6.14 Switching Characteristics: Receiver Typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C (Min/Max are over recommended operating conditions unless otherwise noted) | , | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|------------------------------------------------------------------------------|----------------------------------|-----|-----|-----|------| | 1Mbps Di | EVICE | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise time and fall time | C <sub>L</sub> = 15 pF, see 图 25 | | 2.4 | 4 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | C <sub>L</sub> = 15 pF, see 图 25 | | 120 | 180 | ns | | PWD | Pulse width distortion <sup>(1)</sup> , t <sub>PHL</sub> - t <sub>PLH</sub> | C <sub>L</sub> = 15 pF, see 图 25 | | 5 | 20 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | See 图 26 and 图 27 | | 11 | 30 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Enable time | See 图 26 and 图 27 | | 7 | 20 | ns | <sup>(1)</sup> Also known as pulse skew. #### 6.15 Insulation Characteristics Curves # 6.16 Typical Characteristics # NSTRUMENTS # Typical Characteristics (接下页) 图 9. Driver Output Current Vs Supply Voltage (V<sub>CC2</sub>) 图 10. Driver rise/fall time vs Temperature # Typical Characteristics (接下页) 图 11. Driver Propagation Delay vs Temperature 图 13. Receiver Buffer Low Level Output Voltage Vs Low Level Output Current 图 14. Receiver Propagation Delay Vs Temperature # TEXAS INSTRUMENTS # Typical Characteristics (接下页) # 7 Parameter Measurement Information 图 19. Driver Voltages (1) $R_L = 100 \Omega$ for RS422, $R_L = 54 \Omega$ for RS-485 图 20. Driver Voltages (1) $C_L$ includes fixture and instrumentation capacitance. 图 21. Driver Switching Specifications (1) Includes probe and fixture capacitance. 图 22. Common Mode Transient Immunity (CMTI)—Half Duplex # Parameter Measurement Information (接下页) (1) C<sub>L</sub> includes fixture and instrumentation capacitance # 图 23. Driver Enable and Disable Times 图 24. Driver Enable and Disable Times (1) $C_L$ includes fixture and instrumentation capacitance. # 图 25. Receiver Switching Specifications 图 26. Receiver Enable and Disable Times # Parameter Measurement Information (接下页) 图 27. Receiver Enable and Disable Times (1) The driver should not sustain any damage with this configuration. 图 28. Short-Circuit Current Limiting # 8 Detailed Description #### 8.1 Overview The ISO1500 device is an isolated RS-485/RS-422 transceiver designed to operate in harsh industrial environments. This device supports data transmissions up to 1 Mbps. The ISO1500 device has a 3-channel digital isolator and an RS-485 transceiver in an ultra-small SSOP package. The silicon-dioxide based capacitive isolation barrier supports an isolation withstand voltage of 3 kV<sub>RMS</sub> and an isolation working voltage of 566 V<sub>PK</sub>. Isolation breaks the ground loop between the communicating nodes and lets data transfer in the presence of large ground potential differences. The wide logic supply of the device ( $V_{CC1}$ ) supports interfacing with 1.8-V, 2.5-V, 3.3-V. and 5-V control logic. Functional Block Diagram shows the functional block diagram of the the half-duplex device. ## 8.2 Functional Block Diagram #### 8.3 Feature Description 表 1 shows an overview of the device features. 表 1. Device Features | PART NUMBER | ISOLATION | DUPLEX | DATA RATE | PACKAGE | |-------------|-----------|--------|-----------|-------------| | ISO1500 | Basic | Half | 1 Mbps | 16-pin SSOP | #### 8.3.1 Electromagnetic Compatibility (EMC) Considerations Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO1500 device has dedicated circuitry to help protect the transceiver from Contact ESD per IEC61000-4-2. #### 8.3.2 Failsafe Receiver The differential receiver of the ISO1500 device has failsafe protection from invalid bus states caused by: - · Open bus conditions such as a broken cable or a disconnected connector - Shorted bus conditions such as insulation breakdown of a cable that shorts the twisted-pair - Idle bus conditions that occur when no driver on the bus is actively driving The differential input of the RS-485 receiver is 0 in any of these conditions for a terminated transmission line. The receiver outputs a failsafe logic-high state so that the output of the receiver is not indeterminate. The receiver thresholds are offset in the receiver failsafe protection so that the indeterminate range of the input does not include a 0 V differential. The receiver output must generate a logic high when the differential input ( $V_{ID}$ ) is greater than 200 mV to comply with the RS-485 standard. The receiver output must also generate a output a logic low when $V_{ID}$ is less than -200 mV to comply with the RS-485 standard. The receiver parameters that determine the failsafe performance are $V_{TH+}$ , $V_{TH-}$ , and $V_{HYS}$ . Differential signals less than -200 mV always cause a low receiver output as shown in the *Electrical Characteristics* table. Differential signals greater than 200 mV always cause a high receiver output. A differential input signal that is near zero is still greater than the $V_{TH+}$ threshold which makes the receiver output logic high. The receiver output goes to a low state only when the differential input decreases by $V_{HYS}$ to less than $V_{TH+}$ . The internal failsafe biasing feature removes the need for the two external resistors that are typically required with traditional isolated RS-485 transceivers as shown in ₹ 29. 图 29. Failsafe Transceiver #### 8.3.3 Thermal Shutdown The ISO1500 device has a thermal shutdown circuit to protect against damage when a fault condition occurs. A driver output short circuit or bus contention condition can cause the driver current to increase significantly which increases the power dissipation inside the device. An increase in the die temperature is monitored and the device is disabled when the die temperature becomes 170°C (typical) which lets the device decrease the temperature. The device is enabled when the junction temperature becomes 163°C (typical). #### 8.3.4 Glitch-Free Power Up and Power Down Communication on the bus that already exist between a master node and slave node in an RS485 network must not be disturbed when a new node is swapped in or out of the network. No glitches on the bus occur when the device is: - Hot plugged into the network in an unpowered state - Hot plugged into the network in a powered state and disabled state - Powered up or powered down in a disabled state when already connected to the bus The ISO1500 device does not cause any false data toggling on the bus when powered up or powered down in a disabled state with supply ramp rates from 100 $\mu$ s to 10 ms. #### 8.4 Device Functional Modes 表 2 shows the driver functional modes. #### 表 2. Driver Functional Table(1) | V | V | INPUT D | DRIVER ENABLE | OUTPUTS | | | |-------------------|------------------|---------|---------------|---------|------|--| | V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT D | DE | Α | В | | | | | Н | Н | Н | L | | | | PU | L | Н | L | Н | | | PU | | X | L | Hi-Z | Hi-Z | | | | | X | Open | Hi-Z | Hi-Z | | | | | Open | Н | Н | L | | | PD <sup>(2)</sup> | PU | X | X | Hi-Z | Hi-Z | | | X | PD | X | X | Hi-Z | Hi-Z | | - (1) PU = Powered Up; PD = Powered Down; H = High Level; L = Low level; X = Irrelevant, Hi-Z = High impedance state - (2) A strongly driven input signal can weakly power the floating V<sub>CC1</sub> through an internal protection diode and cause an undetermined output. When the driver enable pin, DE, is logic high, the differential outputs, A and B, follow the logic states at data input, D. A logic high at the D input causes the A output to go high and the B output to go low. Therefore the differential output voltage defined by 公式 1 is positive. $$V_{OD} = V_A - V_B \tag{1}$$ A logic low at the D input causes the B output to go high and the A output to go low. Therefore the differential output voltage defined by 公式 1 is negative. A logic low at the DE input causes both outputs to go to the high-impedance (Hi-Z) state. The logic state at the D pin is irrelevant when the DE input is logic low. The DE pin has an internal pulldown resistor to ground. The driver is disabled (bus outputs are in the Hi-Z) by default when the DE pin is left open. The D pin has an internal pullup resistor. The A output goes high and the B output goes low when the D pin is left open while the driver enabled. 表 3 shows the receiver functional modes. #### 表 3. Receiver Functional Table<sup>(1)</sup> | V <sub>CC1</sub> | V <sub>CC2</sub> | DIFFERENTIAL INPUT | RECEIVER ENABLE RE | OUTPUT R | | |-------------------|------------------|-----------------------------------|--------------------------|---------------|---| | | | $V_{ID} = V_A - V_B$ | | | | | | | -0.02 V ≤ V <sub>ID</sub> | L | Н | | | | | -0.2 V < V <sub>ID</sub> < 0.02 V | L | Indeterminate | | | PU | PU | DII | V <sub>ID</sub> ≤ -0.2 V | L | L | | PU | PU | X | Н | Hi-Z | | | | | X | Open | Hi-Z | | | | | Open, Short, Idle | L | Н | | | PD <sup>(2)</sup> | PU | X | X | Hi-Z | | | PU | PD | X | L | Н | | | PD <sup>(2)</sup> | PD | X | X | Hi-Z | | - (1) PU = Powered Up; PD = Powered Down; H = Logic High; L= Logic Low; X = Irrelevant, Hi-Z = High Impedance (OFF) state - (2) A strongly driven input signal can weakly power the floating V<sub>CC1</sub> through an internal protection diode and cause an undetermined output. The receiver is enabled when the receiver enable pin, $\overline{RE}$ , is logic low. The receiver output, R, goes high when the differential input voltage defined by $\Delta \vec{x}$ 2 is greater than the positive input threshold, $V_{TH+}$ . $$V_{ID} = V_A - V_B \tag{2}$$ The receiver output, R, goes low when the differential input voltage defined by 公式 2 is less than the negative input threshold, $V_{TH-}$ . If the $V_{ID}$ voltage is between the $V_{TH+}$ and $V_{TH-}$ thresholds, the output is indeterminate. The receiver output is in the Hi-Z state and the magnitude and polarity of $V_{ID}$ are irrelevant when the RE pin is logic high or left open. The internal biasing of the receiver inputs causes the output to go to a failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus). ## 8.4.1 Device I/O Schematics 图 30. Device I/O Schematics # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The ISO1500 device is designed for bidirectional data transfer on multipoint RS-485 networks. The design of each RS-485 node in the network requires an ISO1500 device and an isolated power supply as shown in 图 32. An RS-485 bus has multiple transceivers that connect in parallel to a bus cable. Both cable ends are terminated with a termination resistor, $R_T$ , to remove line reflections. The value of $R_T$ matches the characteristic impedance, $Z_0$ , of the cable. This method, known as parallel termination, lets higher data rates be used over a longer cable length. In half-duplex implementation, as shown in 🛭 31, the driver and receiver enable pins let any node at any given moment be configured in either transmit or receive mode which decreases cable requirements. 图 31. Half-Duplex Network Circuit ## 9.2 Typical Application 图 32. Typical Application #### 9.2.1 Design Requirements Unlike an optocoupler-based solution, which requires several external components to improve performance, provide bias, or limit current, the ISO1500 device only requires external bypass capacitors to operate. ## 9.2.2 Detailed Design Procedure The RS-485 bus is a robust electrical interface suitable for long-distance communications. The RS-485 interface can be used in a wide range of applications with varying requirements of distance of communication, data rate, and number of nodes. #### 9.2.2.1 Data Rate and Bus Length (3) # Typical Application (接下页) 图 33. Cable Length vs Data Rate Characteristics Applications can increase the cable length at slower data rates compared to what is shown in ₹33 by allowing for jitter of 5% or higher. Use ₹33 as a guideline for cable selection, data rate, cable length and subsequent jitter budgeting. #### 9.2.2.2 Stub Length In an RS-485 network, the distance between the transceiver inputs and the cable trunk is known as the *stub*. The stub should be as short as possible when a node is connected to the bus. Stubs are a non-terminated piece of bus line that can introduce reflections of varying phase as the length of the stub increases. The electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver as a general guideline. Therefore, the maximum physical stub length $(L_{(STUB)})$ is calculated as shown in $\Delta \vec{x}$ 3. $L_{(STUB)} \le 0.1 \times t_r \times v \times c$ #### where - t<sub>r</sub> is the 10/90 rise time of the driver. - c is the speed of light (3 x 10<sup>8</sup> m/s). - v is the signal velocity of the cable or trace as a factor of c. #### 9.2.2.3 Bus Loading The current supplied by the driver must supply into a load because the output of the driver depends on this current. Add transceivers to the bus to increase the total bus loading. The RS-485 standard specifies a hypothetical term of a unit load (UL) to estimate the maximum number of possible bus loads. The UL represents a load impedance of approximately 12 k $\Omega$ . Standard-compliant drivers must be able to drive 32 of these ULs. The ISO1500 device has 1/8 UL impedance transceiver and can connect up to 256 nodes to the bus. # 10 Power Supply Recommendations To make sure device operation is reliable at all data rates and supply voltages, a $0.1-\mu F$ bypass capacitor is recommended at the logic and transceiver supply pins ( $V_{CC1}$ and $V_{CC2}$ ). The capacitors should be placed as near to the supply pins as possible. Side 2 requires one $V_{CC2}$ decoupling capacitor on each $V_{CC2}$ pin. If only one primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as TI's SN6505B device. For such applications, detailed power supply design and transformer selection recommendations are available in the SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet. # 11 Layout #### 11.1 Layout Guidelines A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 34). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. $\boxtimes$ 35 shows the recommended placement and routing of the device bypass capacitors and optional TVS diodes. Put the two V<sub>CC2</sub> bypass capacitors on the top layer and as near to the device pins as possible. Do not use vias to complete the connection to the V<sub>CC2</sub> and GND2 pins. If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. Refer to the *Digital Isolator Design Guide* for detailed layout recommendations. #### 11.1.1 PCB Material For digital circuit boards operating at less than 150 Mbps, (or rise and fall times greater than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics. #### 11.2 Layout Example Figure 34. Recommended Layer Stack # Layout Example (接下页) 图 35. Layout Example ## 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《数字隔离器设计指南》 - 德州仪器 (TI), 《隔离相关术语》 - 德州仪器 (TI), 《ISO1500 隔离式 RS-485 半双工评估模块》用户指南 ## 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com. 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。 #### 12.3 社区资源 TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | . , | . , | | | | (4) | (5) | | | | ISO1500DBQ | Active | Production | SSOP (DBQ) 16 | 75 TUBE | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1500 | | ISO1500DBQ.B | Active | Production | SSOP (DBQ) 16 | 75 TUBE | - | Call TI | Call TI | -40 to 125 | | | ISO1500DBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1500 | | ISO1500DBQR.B | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | ISO1500DBQRG4 | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 1500 | | ISO1500DBQRG4.B | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO1500DBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO1500DBQRG4 | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ISO1500DBQR | SSOP | DBQ | 16 | 2500 | 350.0 | 350.0 | 43.0 | | | ISO1500DBQRG4 | SSOP | DBQ | 16 | 2500 | 350.0 | 350.0 | 43.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 # **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | ISO1500DBQ | DBQ | SSOP | 16 | 75 | 505.46 | 6.76 | 3810 | 4 | SHRINK SMALL-OUTLINE PACKAGE ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side. - 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司