



SBOS216B - SEPTEMBER 2001 - REVISED OCTOBER 2006

# Low-Power, Single-Supply, CMOS **INSTRUMENTATION AMPLIFIERS**

# **FEATURES**

- DESIGNED FOR LOW COST
- HIGH GAIN ACCURACY: G = 5, 0.07%, 2ppm/°C
- GAIN SET WITH EXT. RESISTORS FOR > 5V/V
- HIGH CMRR: 73dB DC, 50dB at 45kHz
- LOW BIAS CURRENT: 0.5pA
- BANDWIDTH, SLEW RATE: 2.0MHz, 5V/µs
- RAIL-TO-RAIL OUTPUT SWING: (V+) 0.02V
- WIDE TEMPERATURE RANGE: -55°C to +125°C
- LOW QUIESCENT CURRENT: 490µA max/chan
- SHUTDOWN: 0.01μA
- MSOP-8 SINGLE AND TSSOP-14 DUAL PACKAGES

# APPLICATIONS

- INDUSTRIAL SENSOR AMPLIFIERS: Bridge, RTD, Thermocouple, Position
- PHYSIOLOGICAL AMPLIFIERS: ECG, EEG, EMG
- A/D CONVERTER SIGNAL CONDITIONING
- DIFFERENTIAL LINE RECEIVERS WITH GAIN
- FIELD UTILITY METERS
- PCMCIA CARDS
- AUDIO AMPLIFIERS
- **COMMUNICATION SYSTEMS**
- TEST EQUIPMENT
- AUTOMOTIVE INSTRUMENTATION

# **DESCRIPTION**

The INA332 and INA2332 are rail-to-rail output, low-power CMOS instrumentation amplifiers that offer wide range, singlesupply, and bipolar-supply operation. Using a special manufacturing flow, the INA332 family provides the lowest cost available, while still achieving low-noise amplification of differential signals with low quiescent current of 415μA (dropping to 0.01µA when shut down). Returning to normal operation within microseconds, this INA can be used for battery or multichannel applications.

Configured internally in a gain of 5V/V, the INA332 offers flexibility in higher gains by choosing external resistors.

The INA332 rejects line noise and its harmonics because common-mode error remains low even at higher frequencies.

High bandwidth and slew rate make the INA332 ideal for directly driving sampling Analog-to-Digital (A/D) converters as well as general-purpose applications.

With high precision, low cost, and small packages, the INA332 outperforms discrete designs.

Additionally, because they are specified for a wide temperature range of -55°C to +125°C, the INA332 family can be used in demanding environments.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### ABSOLUTE MAXIMUM RATINGS(1)

| Supply Voltage, V+ to V            | 7.5V                       |
|------------------------------------|----------------------------|
| Signal Input Terminals, Voltage(2) | (V–) – 0.5V to (V+) + 0.5V |
| Current <sup>(2)</sup>             | 10mA                       |
| Output Short-Circuit(3)            | Continuous                 |
| Operating Temperature              | –55°C to +125°C            |
| Storage Temperature                | 65°C to +150°C             |
| Junction Temperature               | +150°C                     |
|                                    |                            |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than  $0.5 \mbox{V}$  beyond the supply rails should be current limited to 10mA or less. (3) Short-circuit to ground, one amplifier per package.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT               | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | SPECIFIED<br>PACKAGE<br>MARKING | ORDERING<br>NUMBER           | TRANSPORT<br>MEDIA, QUANTITY           |
|-----------------------|--------------|-----------------------|----------------------|---------------------------------|------------------------------|----------------------------------------|
| Single<br>INA332AIDGK | MSOP-8       | DGK<br>"              | –55°C to +125°C      | B32                             | INA332AIDGKT<br>INA332AIDGKR | Tape and Reel, 250 Tape and Reel, 2500 |
| Dual<br>INA2332AIPW   | TSSOP-14     | PW<br>"               | –55°C to +125°C      | 2332A<br>"                      | INA2332AIPWT<br>INA2332AIPWR | Tape and Reel, 250 Tape and Reel, 2500 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

## **PIN CONFIGURATION**



# ELECTRICAL CHARACTERISTICS: $V_S = +2.7V$ TO +5.5V

**BOLDFACE** limits apply over the specified temperature range,  $T_A = -55^{\circ}C$  TO +125°C

At  $T_A$  = +25°C,  $R_L$  = 10k $\Omega$ , G = 25, and  $V_{CM}$  =  $V_S/2$ , unless otherwise noted.

| PARAMETER                                                                                                                                             |                                            | CONDITION                                                                                                                                                                                                                                                                                                               | MIN                             | TYP                                                             | MAX                                     | UNITS                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------|
| INPUT Input Offset Voltage, RTI Over Temperature Temperature Coefficient dVo. vs Power Supply Pt Over Temperature Long-Term Stability Input Impedance | V <sub>os</sub><br><sub>s</sub> /dT<br>SRR | $V_S = +5V$ $V_S = +2.7V \text{ to } +5.5V$                                                                                                                                                                                                                                                                             |                                 | ±2<br>±5<br>±50<br>±0.4<br>10 <sup>13</sup>    3                | ±8<br>±9<br>±250<br>±260                | mV<br><b>mV</b><br>μ <b>V/°C</b><br>μV/V<br>μ <b>V/W</b><br>μV/month<br>Ω    pF |
| Input Common-Mode Range                                                                                                                               | /IRR                                       | $\begin{array}{c} V_{S} = 2.7V \\ V_{S} = 5V \\ \end{array}$ $\begin{array}{c} V_{S} = 5V, \\ V_{S} = 5V, V_{CM} = 0.55V \text{ to } 3.8V \\ \end{array}$ $\begin{array}{c} V_{S} = 5V, V_{CM} = 0.55V \text{ to } 3.8V \\ \end{array}$ $\begin{array}{c} V_{S} = 2.7V, V_{CM} = 0.35V \text{ to } 1.5V \\ \end{array}$ | 0.35<br>0.55<br>60<br><b>60</b> | 73<br>73<br>114                                                 | 1.5<br>3.8                              | 22    PI<br>V<br>V<br>dB<br><b>dB</b><br>dB<br>dB                               |
| INPUT BIAS CURRENT<br>Bias Current<br>Offset Current                                                                                                  | I <sub>B</sub>                             | $V_{CM} = V_S/2$                                                                                                                                                                                                                                                                                                        |                                 | ±0.5<br>±0.5                                                    | ±10<br>±10                              | pA<br>pA                                                                        |
| NOISE, RTI Voltage Noise: f = 10Hz f = 100Hz f = 1kHz f = 0.1Hz to 10Hz Current Noise: f = 1kHz                                                       | e <sub>N</sub>                             | $R_S = 0\Omega$                                                                                                                                                                                                                                                                                                         |                                 | 280<br>96<br>46<br>7<br>0.5                                     |                                         | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp-p<br>fA/√Hz                                   |
| GAIN <sup>(1)</sup> Gain Equation, Externally Set Range of Gain Gain Error vs Temperature Nonlinearity Over Temperature                               |                                            | G > 5<br>G = 5<br>$G = 25$ , $V_S = 5V$ , $V_O = 0.05$ to 4.95                                                                                                                                                                                                                                                          | 5                               | $G = 5 + 5(R_2/R_1)$ $\pm 0.07$ $\pm 2$ $\pm 0.001$ $\pm 0.002$ | 1000<br>±0.4<br>±10<br>±0.010<br>±0.015 | V/V<br>%<br>ppm/°C<br>% of FS<br>% of FS                                        |
| OUTPUT Output Voltage Swing from Rail <sup>(2)</sup> Over Temperature Capacitance Load Drive Short-Circuit Current                                    | I <sub>sc</sub>                            | G ≥ 10                                                                                                                                                                                                                                                                                                                  | 50<br><b>50</b><br>See          | 25 Typical Characteris +48/–32                                  | tics <sup>(3)</sup>                     | mV<br><b>mV</b><br>pF<br>mA                                                     |
| FREQUENCY RESPONSE Bandwidth, -3dB Slew Rate Settling Time, 0.1% 0.01% Overload Recovery                                                              | BW<br>SR<br>t <sub>S</sub>                 | G = 25<br>$V_S = 5V, G = 25$<br>$G = 25, C_L = 100pF, V_O = 2V \text{ step}$<br>50% Input Overload $G = 25$                                                                                                                                                                                                             |                                 | 2.0<br>5<br>1.7<br>2.5<br>2                                     |                                         | MHz<br>V/μs<br>μs<br>μs<br>μs                                                   |
| POWER SUPPLY Specified Voltage Range Operating Voltage Range Quiescent Current per Channel Over Temperature Shutdown Quiescent Current/Chan           | I <sub>Q</sub><br>I <sub>SD</sub>          | $V_{SD} > 2.5^{(4)}$ $V_{SD} < 0.8^{(4)}$                                                                                                                                                                                                                                                                               | +2.7                            | +2.5 to +5.5<br>415<br>0.01                                     | +5.5<br>490<br><b>600</b><br>1          | V<br>V<br>μΑ<br>μ <b>Α</b><br>μΑ                                                |
| TEMPERATURE RANGE Specified/Operating Range Storage Range Thermal Resistance                                                                          | $	heta_{\sf JA}$                           | MSOP-8, TSSOP-14 Surface Mount                                                                                                                                                                                                                                                                                          | -55<br>-65                      | 150                                                             | +125<br>+150                            | °C/W                                                                            |

NOTES: (1) Does not include errors from external gain setting resistors.



<sup>(2)</sup> Output voltage swings are measured between the output and power-supply rails. Output swings to rail only if G ≥ 10. Output does not swing to positive rail if gain is less than 10.

<sup>(3)</sup> See typical characteristic curve, Percent Overshoot vs Load Capacitance.

<sup>(4)</sup> See typical characteristic curve, Shutdown Voltage vs Supply Voltage.

# TYPICAL CHARACTERISTICS

























































# APPLICATIONS INFORMATION

The INA332 is a modified version of the classic *two op amp* instrumentation amplifier, with an additional gain amplifier.

Figure 1 shows the basic connections for the operation of the INA332 and INA2332. The power supply should be capacitively decoupled with  $0.1\mu F$  capacitors as close to the INA332 as possible for noisy or high-impedance applications.

The output is referred to the reference terminal, which must be at least 1.2V below the positive supply rail.

### **OPERATING VOLTAGE**

The INA332 family is fully specified over a supply range of +2.7V to +5.5V, with key parameters tested over the temperature range of -55°C to +125°C. Parameters that vary significantly with operating conditions, such as load conditions or temperature, are shown in the Typical Characteristics.

The INA332 may be operated on a single supply. Figure 2 shows a bridge amplifier circuit operated from a single +5V supply. The bridge provides a small differential voltage riding on an input common-mode voltage.



FIGURE 1. Basic Connections.



FIGURE 2. Single-Supply Bridge Amplifier.



#### **SETTING THE GAIN**

The ratio of  $R_2$  to  $R_1$ , or the impedance between pins 1, 5, and 6, determines the gain of the INA332. With an internally set gain of 5, the INA332 can be programmed for gains greater than 5 according to the following equation:

$$G = 5 + 5 (R_2/R_1)$$

The INA332 is designed to provide accurate gain, with gain error less than 0.4%. Setting gain with matching TC resistors will minimize gain drift. Errors from external resistors will add directly to the error, and may become dominant error sources.

#### **COMMON-MODE INPUT RANGE**

The upper limit of the common-mode input range is set by the common-mode input range of the second amplifier, A2, to 1.2V below positive supply. Under most conditions, the amplifier operates beyond this point with reduced performance. The lower limit of the input range is bounded by the output swing of amplifier A1, and is a function of the reference voltage according to the following equation:

$$V_{OA1} = 5/4 V_{CM} - 1/4 V_{REF}$$

(See typical characteristic curve, Common-Mode Input Range vs Reference Voltage).

#### **REFERENCE**

The reference terminal defines the zero output voltage level. In setting the reference voltage, the common-mode input of A3 should be considered according to the following equation:

$$V_{OA2} = V_{RFF} + 5 (V_{IN} + - V_{IN} -)$$

For ensured operation,  $V_{OA2}$  should be less than  $V_{DD}-1.2V$ . The reference pin requires a low-impedance connection. As little as  $160\Omega$  in series with the reference pin will degrade the CMRR to 50dB. The reference pin may be used to compensate for the offset voltage (see the *Offset Trimming* section). The reference voltage level also influences the commonmode input range (see the *Common-Mode Input Range* section).

#### INPUT BIAS CURRENT RETURN

With a high input impedance of  $10^{13}\Omega$ , the INA332 is ideal for use with high-impedance sources. The input bias current of less than 10pA makes the INA332 nearly independent of input impedance and ideal for low-power applications.

For proper operation, a path must be provided for input bias currents for both inputs. Without input bias current paths, the inputs will *float* to a potential that exceeds common-mode range and the input amplifier will saturate. Figure 3 shows how bias current path can be provided in the cases of microphone applications, thermistor applications, ground returns, and dc-coupled resistive bridge applications.



FIGURE 3. Providing an Input Common-Mode Path.

When differential source impedance is low, the bias current return path can be connected to one input. With higher source impedance, two equal resistors will provide a balanced input. The advantages are lower input offset voltage due to bias current flowing through the source impedance and better high-frequency gain.



#### SHUTDOWN MODE

The shutdown pin of the INA332 is nominally connected to V+. When the pin is pulled below 0.8V on a 5V supply, the INA332 goes into sleep mode within nanoseconds. For actual shutdown threshold, see typical characteristic curve, *Shutdown Voltage vs Supply Voltage*. Drawing less than  $2\mu A$  of current, and returning from sleep mode in microseconds, the shutdown feature is useful for portable applications. Once in sleep mode, the amplifier has high output impedance, making the INA332 suitable for multiplexing.

### **RAIL-TO-RAIL OUTPUT**

A class AB output stage with common-source transistors is used to achieve rail-to-rail output for gains of 10 or greater. For resistive loads greater than  $10k\Omega$ , the output voltage can swing to within 25mV of the supply rail while maintaining low gain error. For heavier loads and over temperature, see the typical characteristic curve, *Output Voltage Swing vs Output Current*. The INA332's low output impedance at high frequencies makes it suitable for directly driving Capacitive-Input A/D converters, as shown in Figure 4.



FIGURE 4. INA332 Directly Drives Capacitive-Input, High-Speed A/D Converter.

## **OUTPUT BUFFERING**

The INA332 is optimized for a load impedance of  $10 k\Omega$  or greater. For higher output current the INA332 can be buffered using the OPA340, as shown in Figure 5. The OPA340 can swing within 50mV of the supply rail, driving a  $600\Omega$  load. The OPA340 is available in the tiny MSOP-8 package.

#### **OFFSET TRIMMING**

The INA332 is laser trimmed for low offset voltage. In the event that external offset adjustment is required, the offset can be adjusted by applying a correction voltage to the reference terminal. Figure 6 shows an optional circuit for trimming offset voltage. The voltage applied to the REF terminal is added to the output signal. The gain from REF to  $V_{OUT}$  is +1. An op amp buffer is used to provide low impedance at the REF terminal to preserve good common-mode rejection.



FIGURE 5. Output Buffering Circuit. Able to drive loads as low as  $600\Omega$ .



FIGURE 6. Optional Offset Trimming Voltage.

## INPUT PROTECTION

Device inputs are protected by ESD diodes that will conduct if the input voltages exceed the power supplies by more than 500mV. Momentary voltages greater than 500mV beyond the power supply can be tolerated if the current through the input pins is limited to 10mA. This is easily accomplished with input resistor  $R_{\text{LIM}}$ , as shown in Figure 7. Many input signals are inherently current-limited to less than 10mA; therefore, a limiting resistor is not required.



FIGURE 7. Sample Output Buffering Circuit.



#### OFFSET VOLTAGE ERROR CALCULATION

The offset voltage ( $V_{OS}$ ) of the INA332AIDGK is specified at a maximum of  $500\mu V$  with a +5V power supply and the common-mode voltage at  $V_S/2$ . Additional specifications for power-supply rejection and common-mode rejection are provided to allow the user to easily calculate worst-case expected offset under the conditions of a given application.

Power-Supply Rejection Ratio (PSRR) is specified in  $\mu$ V/V. For the INA332, worst case PSRR is  $200\mu$ V/V, which means for each volt of change in power supply, the offset may shift up to  $200\mu$ V. Common-Mode Rejection Ratio (CMRR) is specified in dB, which can be converted to  $\mu$ V/V using the following equation:

CMRR (in 
$$\mu V/V$$
) =  $10^{[(CMRR \text{ in dB})/-20]} \cdot 10^{6}$ 

For the INA332, the worst case CMRR over the specified common-mode range is 60dB (at G = 25) or about  $30\mu\text{V/V}$  This means that for every volt of change in common-mode, the offset will shift less than  $30\mu\text{V}$ .

These numbers can be used to calculate excursions from the specified offset voltage under different application conditions. For example, an application might configure the amplifier with a 3.3V supply with 1V common-mode. This configuration varies from the specified configuration, representing a 1.7V variation in power supply (5V in the offset specification versus 3.3V in the application) and a 0.65V variation in common-mode voltage from the specified  $V_{\rm S}/2$ .

Calculation of the worst-case expected offset would be as follows:

Adjusted 
$$V_{OS}$$
 = Maximum specified  $V_{OS}$  + (power-supply variation) • PSRR + (common-mode variation) • CMRR

$$V_{OS} = 0.5 \text{mV} + (1.7 \text{V} \cdot 200 \mu \text{V}) + (0.65 \text{V} \cdot 30 \mu \text{V})$$
  
=  $\pm 0.860 \text{mV}$ 

However, the typical value will be smaller, as seen in the Typical Characteristics.

#### FEEDBACK CAPACITOR IMPROVES RESPONSE

For optimum settling time and stability with high-impedance feedback networks, it may be necessary to add a feedback capacitor across the feedback resistor,  $R_{\text{F}}$ , as shown in Figure 8. This capacitor compensates for the zero created by the feedback network impedance and the INA332's RG-pin input capacitance (and any parasitic layout capacitance). The effect becomes more significant with higher impedance networks. Also,  $R_{\text{X}}$  and  $C_{\text{L}}$  can be added to reduce high-frequency noise.



FIGURE 8. Feedback Capacitor Improves Dynamic Performance

It is suggested that a variable capacitor be used for the feedback capacitor since input capacitance may vary between instrumentation amplifiers, and layout capacitance is difficult to determine. For the circuit shown in Figure 8, the value of the variable feedback capacitor should be chosen by the following equation:

$$R_{IN} \bullet C_{IN} = R_F \bullet C_F$$

Where  $C_{\text{IN}}$  is equal to the INA332's RG-pin input capacitance (typically 3pF) plus the layout capacitance. The capacitor can be varied until optimum performance is obtained.



# **APPLICATION CIRCUITS**

## **MEDICAL ECG APPLICATIONS**

Figure 9 shows the INA332 configured to serve as a low-cost ECG amplifier, suitable for moderate accuracy heart-rate applications such as fitness equipment. The input signals are obtained from the left and right arms of the patient. The common-mode voltage is set by two  $2 \mathrm{M}\Omega$  resistors. This potential through a buffer provides optional right leg drive.

Filtering can be modified to suit application needs by changing the capacitor value of the output filter.

# LOW-POWER, SINGLE-SUPPLY DATA ACQUISITION SYSTEMS

Refer to Figure 4 to see the INA332 configured to drive an ADS7818. Functioning at frequencies of up to 500kHz, the INA332 is ideal for low-power data acquisition.



FIGURE 9. Simplified ECG Circuit for Medical Applications.

www.ti.com 17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| INA2332AIPWR          | Active     | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA2332AIPWR.B        | Active     | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA2332AIPWRG4        | Active     | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA2332AIPWRG4.B      | Active     | Production    | TSSOP (PW)   14 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA2332AIPWT          | Active     | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA2332AIPWT.B        | Active     | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA2332AIPWTG4        | Active     | Production    | TSSOP (PW)   14 | 250   SMALL T&R       | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -55 to 125   | INA<br>2332A     |
| INA332AIDGKR          | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | Call TI   Sn   Nipdauag       | Level-2-260C-1 YEAR        | -55 to 125   | B32              |
| INA332AIDGKR.B        | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -55 to 125   | B32              |
| INA332AIDGKRG4        | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -55 to 125   | B32              |
| INA332AIDGKT          | Active     | Production    | VSSOP (DGK)   8 | 250   SMALL T&R       | Yes  | Call TI   Sn   Nipdauag       | Level-2-260C-1 YEAR        | -55 to 125   | B32              |
| INA332AIDGKT.B        | Active     | Production    | VSSOP (DGK)   8 | 250   SMALL T&R       | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -55 to 125   | B32              |
| INA332AIDGKTG4        | Active     | Production    | VSSOP (DGK)   8 | 250   SMALL T&R       | Yes  | Call TI                       | Level-2-260C-1 YEAR        | -55 to 125   | B32              |

 $<sup>\</sup>ensuremath{^{\text{(1)}}}$  Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA2332AIPWR   | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| INA2332AIPWRG4 | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| INA2332AIPWT   | TSSOP           | PW                 | 14 | 250  | 180.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA2332AIPWR   | TSSOP        | PW              | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| INA2332AIPWRG4 | TSSOP        | PW              | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| INA2332AIPWT   | TSSOP        | PW              | 14   | 250  | 213.0       | 191.0      | 35.0        |





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated