www.ti.com.cn # 音频差分线路接收器 0 dB (G = 1) 查询样品: INA2134-EP ### 特性 - 单通道和双通道版本 - 低失真: f = 1 kHz 时, 为 0.0005% - 高转换率: 14 V/ms - 快速建立时间: 3 ms 达到 0.01% - 宽电源电压: ±4 V 至 ±18 V - 低静态电流: 最大值 3.1 mA - 高共模抑制比 (CMRR): 90 dB - 固定增益 = 0 dB (1 V/V) - 双 14-引脚小外形尺寸集成电路 (SOIC) 封装 #### 应用 - 音频差分线路接收器 - 求和放大器 - 单位增益反相放大器 - 伪接地生成器 - 仪器积木式构件 - 电流并联监视器 - 电压可控电流源 - 接地环路消除器 ## 支持国防, 航空航天, 和医疗应用 - 受控基线 - 一个组装/测试场所 - 一个制造场所 - 军用温度范围 (-55°C/125°C) 内可用(1) - 拓展的产品使用寿命 - 拓展的产品变更通知 - 产品可追溯性 - (1) 可提供额外温度范围-请与厂家联系 ### 说明 INA2134 是一款差分线路接收器,此接收器含有带片内精密电阻器的高性能运算放大器。 此器件完全符合高性能 音频应用的需求并且具有极佳的直流 (ac) 性能规范,其中包括低失真(1 kHz 时为 0.0005%)以及高转换率 (14 V/ms),这确保了良好的动态响应。 此外,宽输出电压摆幅和高输出驱动能力使得此器件可用于多种要求严格的应用。 双通道版本特有完全独立的电路,即使当过驱或者过载时,也可实现最低串扰和零交感。 INA2134 片上电阻器经过激光微调以实现准确增益和最优共模抑制。 而且,电阻器的出色 TCR 跟踪在全温度范围内保持增益精度和共模抑制。 器件可在 ±4 V 至 ±18 V 温度范围内正常运行(8-V 至 36-V 总电源) INA2134 采用 14-引脚 SOIC 表面贴装封装并可在军用温度范围, -55°C 至 125°C 下运行。 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NC = No Connection This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE | TOP-SIDE MARKING | ORDERABLE PART<br>NUMBER | VID NUMBER | TRANSPORT MEDIA | |----------------|-------------|------------------|--------------------------|----------------|----------------------| | –55°C to 125°C | SOIC-14 – D | INA2134M | INA2134MDREP | V62/12613-01XE | Tape and Reel, large | | -55 C to 125 C | 30IC-14 – D | IINA2 134W | INA2134MDEP | V62/12613-02XE | Tube | For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. ## **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted) | | | VALUE | UNIT | |--------------------------------------|------------------------|------------|------| | Supply voltage, V+ to V- | | 40 | V | | Input voltage range | ±80 | V | | | Output short-circuit (to ground) (2) | Continuous | | | | Operating temperature | -55 to 125 | °C | | | Storage temperature | | -65 to 150 | °C | | Junction temperature | | 150 | | | Lead temperature (soldering, 10 s) | | 300 | °C | | ESD Rating | Human Body Model (HBM) | 500 | V | | | Machine Model (MM) | 100 | V | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) One channel per package. www.ti.com.cn #### THERMAL INFORMATION | | | INA2134 | | |---------------|-------------------------------------------------------------|---------|-------| | | THERMAL METRIC <sup>(1)</sup> | D | UNITS | | | | 14 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 73.1 | | | $\theta_{JC}$ | Junction-to-case thermal resistance | 31.1 | | | $\theta_{JB}$ | Junction-to-board thermal resistance <sup>(3)</sup> | 27.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (4) | 3.2 | | | ΨЈВ | Junction-to-board characterization parameter <sup>(5)</sup> | 27.3 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). ### **ELECTRICAL CHARACTERISTICS** At $T_A = 25$ °C, $V_S = \pm 18$ V, $R_L = 2$ k $\Omega$ , and Ref pin connected to Ground (unless otherwise noted). | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|--------------------|--------------------------------------------------------------------------------------------|-----------|---------------|-------|--------------------| | AUDIO PERFORMANCE | | | | | | | | Total harmonic distortion + noise | e, f = 1 kHz | V <sub>IN</sub> = 10 Vrms | 0.0005 | | | % | | Noise floor <sup>(1)</sup> | | 20 kHz BW | | -100 | | dBu | | Headroom <sup>(1)</sup> | | THD+N < 1% | | 23 | | dBu | | FREQUENCY RESPONSE | | | | | | | | Small-signal bandwidth | | | | 3.1 | | MHz | | Slew rate | | | | 14 | | V/µs | | Settling time: | 0.1% | 10-V step, C <sub>L</sub> = 100 pF | | 2 | | μs | | | 0.01% | 10-V step, C <sub>L</sub> = 100 pF | | 3 | | μs | | Overload recovery time | | 50% overdrive | | 3 | | μs | | Channel separation (dual), f = 1 | kHz | | | 117 | | dB | | OUTPUT NOISE VOLTAGE <sup>(2)</sup> | | | | | | | | f = 20 Hz to 20 kHz | | | | 7 | | μVrms | | f = 1 kHz | | | | 52 | | nV/√ <del>Hz</del> | | OFFSET VOLTAGE(3) | | | | | | | | Input offset voltage | | $V_{CM} = 0 V$ | | ±100 | ±1000 | μV | | | vs Temperature | -55°C to 125°C | | ±2 | | μV/°C | | | vs Power<br>supply | $V_S = \pm 4 \text{ V to } \pm 18 \text{ V, } -55^{\circ}\text{C to } 125^{\circ}\text{C}$ | | ±5 | ±60 | μV/V | | INPUT | | | | | | | | Common-mode voltage range: | Positive | V <sub>O</sub> = 0 V | 2(V+) - 5 | 2(V+) - 4 | | V | | | Negative | V <sub>O</sub> = 0 V | 2(V-) + 5 | 2(V-) + 2 | | V | | Differential voltage range | | | See | Typical Curve | | | | Common mode valentian | | $V_{CM}$ = ±31 V, $R_S$ = 0 $\Omega$ | 74 | 90 | | dB | | Common-mode rejection | | $V_{CM}$ = ±31 V, $R_S$ = 0 $\Omega$ , -55°C to 125°C | 72 | 85 | | dB | | Impedance: (4) | Differential | | | 50 | | kΩ | | | Common-mode | | | 50 | | kΩ | <sup>(1)</sup> dBu = 20log (Vrms/0.7746). <sup>(2)</sup> Includes effects of amplifier's input current noise and thermal noise contribution of resistor network. <sup>(3)</sup> Includes effects of amplifier's input bias and offset currents. <sup>4) 25-</sup>kΩ resistors are ratio matched, but have ±25% absolute value. ## **ELECTRICAL CHARACTERISTICS (continued)** At $T_A = 25$ °C, $V_S = \pm 18$ V, $R_L = 2$ k $\Omega$ , and Ref pin connected to Ground (unless otherwise noted). | PARAM | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------|-------------------------------------------------------------------------------------|-------------|------------|------|------| | GAIN | | | | | | | | Initial | | | | 1 | | V/V | | Error | | $V_0 = -16 \text{ V to } 16 \text{ V}$ | | ±0.02 | ±0.1 | % | | | vs Temperature | $V_0 = -16 \text{ V to } 16 \text{ V}, -55^{\circ}\text{C to } 125^{\circ}\text{C}$ | | ±2 | ±3.5 | % | | | Nonlinearity | $V_0 = -16 \text{ V to } 16 \text{ V}$ | | 0.0001 | | % | | OUTPUT | | | | | | | | Voltage output: | Positive | | (V+) - 2 | (V+) - 1.8 | | V | | | Negative | | (V-) + 2 | (V-) + 1.6 | | V | | | Positive | Specified temperature range | (V+) - 2.45 | (V+) - 2.1 | | V | | | Negative | Specified temperature range | (V-) + 2.45 | (V-) + 1.8 | | V | | Current limit, continuous to | o common | | | ±60 | | mA | | Capacitive load (stable op | peration) | | | 500 | | pF | | POWER SUPPLY | | | | | | | | Rated voltage | | | | ±18 | | V | | Voltage range | | | ±4 | | ±18 | V | | O. d | I:C\ | I <sub>O</sub> = 0 A | | ±2.4 | ±2.9 | mA | | Quiescent current (per am | припег) | I <sub>O</sub> = 0 A, -55°C to 125°C | | ±2.7 | ±3.1 | mA | | TEMPERATURE RANGE | | | | | | | | Specified temperature ran | nge | | <b>–</b> 55 | | 125 | °C | | Operating temperature range | | | <b>–</b> 55 | | 125 | °C | | Storage temperature rang | e | | -65 | | 150 | °C | - A. See datasheet for absolute maximum and minimum recommended operating conditions. - Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life). - C. The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characterisitics. Figure 1. INA2134 Electromigration Fail Mode/Wirebond Life Derating Chart #### **TYPICAL CHARACTERISTICS** ## **TYPICAL CHARACTERISTICS (continued)** ## **TYPICAL CHARACTERISTICS (continued)** ## **TYPICAL CHARACTERISTICS (continued)** #### APPLICATION INFORMATION #### **Basic Connection** Figure 2 shows the basic connections required for operation of the INA2134. Decoupling capacitors are strongly recommended in applications with noisy or high impedance power supplies. The capacitors should be placed close to the device pins as shown in Figure 2. All circuitry is completely independent in the dual version assuring lowest crosstalk and normal behavior when one amplifier is overdriven or short-circuited. As shown in Figure 2, the differential input signal is connected to pins 2 and 3. The source impedances connected to the inputs must be nearly equal to assure good common mode rejection. A $10-\Omega$ mismatch in source impedance will degrade the common-mode rejection of a typical device to approximately 74 dB. If the source has a known impedance mismatch, an additional resistor in series with the opposite input can be used to preserve good common-mode rejection. Do not interchange pins 1 and 3 or pins 2 and 5, even though nominal resistor values are equal. These resistors are laser trimmed for precise resistor ratios to achieve accurate gain and highest CMR. Interchanging these pins would not provide specified performance. Figure 2. Precision Difference Amplifier (Basic Power Supply and Signal Connections) #### **Audio Performance** The INA2134 was designed for enhanced ac performance. Very low distortion, low noise, and wide bandwidth provide superior performance in high quality audio applications. Laser-trimmed matched resistors provide optimum common-mode rejection (typically 90 dB), especially when compared to circuits implemented with an operational amplifier and discrete precision resistors. In addition, high slew rate (14 V/µs) and fast settling time (3 ms to 0.01%) ensure good dynamic performance. The INA2134 has excellent distortion characteristics. THD+Noise is below 0.002% throughout the audio frequency range. Up to approximately 10-kHz distortion is below the measurement limit of commonly used test equipment. Furthermore, distortion remains relatively flat over its wide output voltage swing range (approximately 1.7 V from either supply). ## Offset Voltage Trim The INA2134 is laser trimmed for low offset voltage and drift. Most applications require no external offset adjustment. Figure 3 shows an optional circuit for trimming the output offset voltage. The output is referred to the output reference terminal (pin 1), which is normally grounded. A voltage applied to the Ref terminal will be summed with the output signal. This can be used to null offset voltage as shown in Figure 3. The source impedance of a signal applied to the Ref terminal should be less than 10 $\Omega$ to maintain good common-mode rejection. Figure 3. Offset Adjustment ### **Other Applications** The difference amplifier is a highly versatile building block that is useful in a wide variety of applications. See the INA105 data sheet (SBOS145) for additional applications ideas, including: - · Current Receiver with Compliance to Rails - · Precision Unity-Gain Inverting Amplifier - ±10-V Precision Voltage Reference - ±5- Precision Voltage Reference - · Precision Unity-Gain Buffer - Precision Average Value Amplifier - Precision G = 2 Amplifier - · Precision Summing Amplifier - Precision G = 1/2 Amplifier - Precision Bipolar Offsetting - · Precision Summing Amplifier with Gain - Instrumentation Amplifier Guard Drive Generator - Precision Summing Instrumentation Amplifier - · Precision Absolute Value Buffer - Precision Voltage-to-Current Converter with Differential Inputs - Differential Input Voltage-to-Current Converter for Low I<sub>OUT</sub> - Isolating Current Source - Differential Output Difference Amplifier - Isolating Current Source with Buffering Amplifier for Greater Accuracy - Window Comparator with Window Span and Window Center Inputs - Precision Voltage-Controlled Current Source with Buffered Differential Inputs and Gain - Digitally Controlled Gain of ±1 Amplifier Figure 4. Precision Summing Amplifier **Figure 5. Boosting Output Current** Figure 6. High Input Impedance Instrumentation Amplifier 7-Oct-2025 www.ti.com #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | INA2134MDREP | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | INA2134M | | INA2134MDREP.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | INA2134M | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF INA2134-EP: Catalog: INA2134 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 7-Oct-2025 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | INA2134MDREP | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | I | INA2134MDREP | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司