











**INA188** 

ZHCSE92 – SEPTEMBER 2015

# **INA188**

# 精密零漂移、轨到轨输出、高压仪表放大器

## 1 特性

- 出色的直流性能:
  - 低输入偏移电压: 55µV (最大值)
  - 低输入偏移漂移: 0.2μV/°C(最大值)
  - 高共模抑制比 (CMRR): 104dB, 增益 ≥ 10 (最小值)
- 低输入噪声:
  - 1kHz 时为 12nV/√Hz
  - 0.25 μV<sub>PP</sub>(0.1Hz 至 10Hz)
- 宽电源范围:
  - 单电源: 4V 至 36V
  - 双电源: ±2V 至 ±18V
- 通过单个外部电阻设置增益:
  - 增益公式: G = 1 + (50kΩ / R<sub>G</sub>)
  - 增益误差: 0.007%, G = 1
  - 增益漂移: 5ppm/°C (最大值), G = 1
- 输入电压: (V-) + 0.1V 至 (V+) 1.5V
- 己过滤射频干扰 (RFI) 的输入
- 轨到轨输出
- 低静态电流: 1.4mA
- 工作温度范围: -55°C 至 +150°C
- 小外形尺寸集成电路 (SOIC)-8 和双边扁平无引线 (DFN)-8 封装

## 2 应用范围

- 桥式放大器
- 心电图 (ECG) 放大器
- 压力传感器
- 医疗仪表
- 便携式仪表
- 新器
- 热电偶放大器
- 电阻式温度检测器 (RTD) 传感器放大器
- 数据采集

## 3 说明

INA188 是一款精密的仪表放大器,其采用德州仪器 (TI) 专有的自动归零技术,可实现低偏移电压、近零偏移和增益漂移、出色的线性度以及向下扩展至直流的超低噪声密度 (12nV/\(\overline{Hz}\))。

INA188 经优化可提供超过 104dB 的出色共模抑制比 (G≥10)。 出色的共模和电源抑制性能可为高分辨率的精密测量应用提供支持。 这种通用型三运放设计可提供轨到轨输出、由 4V 单电源或高达 ±18V 的双电源供电的低电压运行以及一个高阻抗的宽输入范围。 这些规范值使得该器件成为通用信号测量和传感器调节应用(如温度或桥式应用)的理想选择。

可通过单个外部电阻在 1 到 1000 范围内设置增益。 INA188 设计为采用符合行业标准的增益公式:  $G=1+(50k\Omega/R_G)$ 。 基准引脚可用于单电源运行过程中的电平转换或者用于偏移校准。

INA188 的额定运行温度范围为 -40°C 至 +125°C。

#### 器件信息

| 订货编号   | 封装          | 封装尺寸            |
|--------|-------------|-----------------|
| INA188 | SOIC (8)    | 4.90mm x 3.91mm |
| INA188 | WSON (8)(2) | 4.00mm x 4.00mm |

- (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。
- (2) DRJ 封装 (WSON-8) 是一款预览器件。

#### 简化电路原理图





# 目录

| 21<br>27<br>27 |
|----------------|
| 27             |
|                |
| 27             |
| <u>27</u>      |
| 29             |
| 29             |
| 29             |
| 30             |
| 31             |
| 31             |
| 31             |
| 31             |
| 31             |
| 31             |
| 31             |
| 32             |
|                |
|                |

# 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2015 年 9 月 | *    | 最初发布。 |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |      | I/O | DESCRIPTION                                                                                |
|------|------|-----|--------------------------------------------------------------------------------------------|
| NO.  | NAME | 1/0 | DESCRIPTION                                                                                |
| REF  | 5    | I   | Reference input. This pin must be driven by low impedance or connected to ground.          |
| RG   | 1, 8 | _   | Gain setting pin. For gains greater than 1, place a gain resistor between pin 1 and pin 8. |
| V-   | 4    | _   | Negative supply                                                                            |
| V+   | 7    | _   | Positive supply                                                                            |
| VIN- | 2    | I   | Negative input                                                                             |
| VIN+ | 3    | I   | Positive input                                                                             |
| VOUT | 6    | 0   | Output                                                                                     |

# TEXAS INSTRUMENTS

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                          |                                       | MIN                                                                                | MAX                                                                | UNIT |
|--------------------------|---------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|
|                          | Cupply                                | ±20                                                                                |                                                                    | V    |
| Voltage                  | Supply                                |                                                                                    | ±20 40 (single supply) ±10 - 0.5 (V+) + 0.5  Continuous 55 150 150 | V    |
| Voltage                  | Current                               | ±20  40 (single supply)  ±10  mA  (V-) - 0.5  (V+) + 0.5  Continuous  -55  150  °C |                                                                    |      |
|                          | Analog input range (2)                | (V-) - 0.5                                                                         | (V+) + 0.5                                                         | V    |
| Output short-circuit (3) |                                       |                                                                                    | Continuous                                                         |      |
|                          | Operating range, T <sub>A</sub>       | <b>–</b> 55                                                                        | 150                                                                |      |
| Temperature              | Junction, T <sub>J</sub>              |                                                                                    | 150                                                                | °C   |
|                          | Storage temperature, T <sub>stg</sub> | -65                                                                                | 150                                                                |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                  | Floatroatatic disaboras | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2500 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                       | MIN    | NOM MAX  | UNIT |
|----|-----------------------|--------|----------|------|
| Vs | Supply voltage        | 4 (±2) | 36 (±18) | V    |
|    | Specified temperature | -40    | 125      | °C   |

#### 6.4 Thermal Information

|                      |                                              | IN       | A188                                               |      |
|----------------------|----------------------------------------------|----------|----------------------------------------------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | 188  DRG (WSON)  8 PINS  145  75  39  14  105  N/A | UNIT |
|                      |                                              | 8 PINS   | 8 PINS                                             |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 125      | 145                                                | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 80       | 75                                                 | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 68       | 39                                                 | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 32       | 14                                                 | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 68       | 105                                                | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A                                                | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails must be current limited to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

ZHCSE92 - SEPTEMBER 2015

# 6.5 Electrical Characteristics: $V_S = \pm 4 \text{ V to } \pm 18 \text{ V (V}_S = 8 \text{ V to } 36 \text{ V)}$

At  $T_A = 25$ °C,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = V_S$  / 2, and G = 1, unless otherwise noted.

|                      | PARAMETER                                  | TEST CONDITIONS                                                                     | MIN        | TYP             | MAX            | UNIT               |
|----------------------|--------------------------------------------|-------------------------------------------------------------------------------------|------------|-----------------|----------------|--------------------|
| INPUT <sup>(1)</sup> |                                            |                                                                                     |            |                 |                |                    |
|                      |                                            | At RTI <sup>(2)</sup>                                                               |            | ±25             | ±55            | μV                 |
| V <sub>OSI</sub>     | Input stage offset voltage                 | At RTI, $T_A = -40$ °C to +125°C                                                    |            | ±0.08           | ±0.2           | μV/°C              |
| .,                   |                                            | At RTI                                                                              |            | ±60             | ±170           | μV                 |
| V <sub>oso</sub>     | Output stage offset voltage                | At RTI, $T_A = -40$ °C to +125°C                                                    |            | ±0.2            | ±0.35          | μV/°C              |
| .,                   | 0" !:                                      | At RTI                                                                              |            | ±25 ±60 / G     | ±55 ±170 / G   | μV                 |
| Vos                  | Offset voltage                             | At RTI, $T_A = -40$ °C to +125°C                                                    |            |                 | ±0.2 ±0.35 / G | μV/°C              |
|                      |                                            | G = 1, V <sub>S</sub> = 4 V to 36 V, V <sub>CM</sub> = V <sub>S</sub> / 2           |            | ±0.7            | ±2.25          |                    |
|                      |                                            | G = 10, V <sub>S</sub> = 4 V to 36 V, V <sub>CM</sub> = V <sub>S</sub> / 2          |            | ±0.6            |                |                    |
| PSRR                 | Power-supply rejection ratio               | G = 100, V <sub>S</sub> = 4 V to 36 V, V <sub>CM</sub> = V <sub>S</sub> / 2         |            | ±0.45           |                | μV/V               |
|                      |                                            | G = 1000, V <sub>S</sub> = 4 V to 36 V, V <sub>CM</sub> = V <sub>S</sub> / 2        |            | ±0.3            | ±0.8           |                    |
|                      | Long-term stability                        |                                                                                     |            | 1 (3)           |                | μV                 |
|                      | Turn-on time to specified V <sub>OSI</sub> |                                                                                     | See the    | Typical Chara   | acteristics    | -                  |
| Z <sub>id</sub>      | Differential input impedance               |                                                                                     |            | 100    6        |                |                    |
| Z <sub>ic</sub>      | Common-mode input impedance                |                                                                                     |            | 100    9.5      |                | GΩ    pF           |
| V <sub>CM</sub>      | Common-mode voltage range                  | The input signal common-mode range can be calculated with this tool                 | (V-) + 0.1 |                 | (V+) - 1.5     | V                  |
|                      |                                            | G = 1, at dc to 60 Hz, $V_{CM} = (V-) + 1.0 \text{ V}$ to $(V+) - 2.5 \text{ V}$    | 84         | 90              |                |                    |
|                      | Common-mode rejection ratio                | G = 10, at dc to 60 Hz, $V_{CM} = (V-) + 1.0 \text{ V}$ to $(V+) - 2.5 \text{ V}$   | 104        | 110             |                |                    |
| CMRR                 |                                            | G = 100, at dc to 60 Hz, $V_{CM} = (V-) + 1.0 \text{ V}$ to $(V+) - 2.5 \text{ V}$  | 118        | 130             |                | dB                 |
|                      |                                            | G = 1000, at dc to 60 Hz, $V_{CM} = (V-) + 1.0 \text{ V}$ to $(V+) - 2.5 \text{ V}$ | 118        | 130             |                |                    |
| INPUT BI             | AS CURRENT                                 |                                                                                     |            |                 |                |                    |
|                      | land bin norman                            |                                                                                     |            | ±850            | ±2500          | pA                 |
| I <sub>IB</sub>      | Input bias current                         | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                |            | See Figure 10   | )              | pA/°C              |
|                      | land offert comment                        |                                                                                     |            | ±850            | ±2500          | pA                 |
| los                  | Input offset current                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                |            | See Figure 1    | 1              | pA/°C              |
| INPUT V              | OLTAGE NOISE                               | •                                                                                   |            |                 |                |                    |
| •                    | Input voltage neige                        | $f = 1 \text{ kHz}, G = 100, R_S = 0 \Omega$                                        |            | 12.5            |                | nV/√ <del>Hz</del> |
| e <sub>NI</sub>      | Input voltage noise                        | $f$ = 0.1 Hz to 10 Hz, G = 100, $R_{S}$ = 0 $\Omega$                                |            | 0.25            |                | $\mu V_{PP}$       |
| •                    | Output voltage poice                       | $f = 1 \text{ kHz}, G = 100, R_S = 0 \Omega$                                        |            | 118             |                | nV/√ <del>Hz</del> |
| e <sub>NO</sub>      | Output voltage noise                       | $f$ = 0.1 Hz to 10 Hz, G = 100, $R_{S}$ = 0 $\Omega$                                |            | 2.5             |                | $\mu V_{PP}$       |
|                      | Input ourrent poice                        | f = 1 kHz                                                                           |            | 440             |                | fA/√ <del>Hz</del> |
| i <sub>N</sub>       | Input current noise                        | f = 0.1 Hz to 10 Hz                                                                 |            | 10              |                | pA <sub>PP</sub>   |
| GAIN                 |                                            |                                                                                     |            |                 |                |                    |
| G                    | Gain equation                              |                                                                                     |            | 1 + (50 kΩ / R  | G)             | V/V                |
| -                    | Gain range                                 |                                                                                     | 1          |                 | 1000           | V/V                |
|                      |                                            | $G = 1$ , $(V-) + 0.5 V \le V_O \le (V+) - 1.5 V$                                   |            | ±0.007%         | ±0.025%        |                    |
| _                    | Onin arms                                  | $G = 10, (V-) + 0.5 V \le V_O \le (V+) - 1.5 V$                                     |            | ±0.05%          | ±0.20%         |                    |
| E <sub>G</sub>       | Gain error                                 | $G = 100, (V-) + 0.5 V \le V_O \le (V+) - 1.5 V$                                    |            | ±0.06%          | ±0.20%         |                    |
|                      |                                            | G = 1000, (V–) + 0.5 V $\leq$ V <sub>O</sub> $\leq$ (V+) – 1.5 V                    |            | ±0.2%           | ±0.50%         |                    |
|                      |                                            | G = 1, T <sub>A</sub> = -40°C to +125°C                                             |            | 1               | 5              |                    |
|                      | Gain versus temperature                    | $G > 1^{(4)}$ , $T_A = -40^{\circ}C$ to $+125^{\circ}C$                             |            | 15              | 50             | ppm/°C             |
|                      |                                            | $G = 1, V_O = -10 \text{ V to } +10 \text{ V}$                                      |            | 3               | 8              |                    |
|                      | Gain nonlinearity                          | $G > 1, V_O = -10 \text{ V to } +10 \text{ V}$                                      | See F      | igure 42 to Fig |                | ppm                |
|                      |                                            | , 0                                                                                 | 1 220.     | U               | ·              | l                  |

<sup>(1)</sup> Total  $V_{OS}$ , referred-to-input =  $(V_{OSI})$  +  $(V_{OSO} / G)$ .

RTI = Referred-to-input. 300-hour life test at 150°C demonstrated a randomly distributed variation of approximately 1  $\mu$ V.

Does not include effects of external resistor R<sub>G</sub>.



# Electrical Characteristics: $V_S = \pm 4 \text{ V to } \pm 18 \text{ V (V}_S = 8 \text{ V to } 36 \text{ V)}$ (continued)

At  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$ ,  $V_{REF}$  =  $V_S$  / 2, and G = 1, unless otherwise noted.

|                 | PARAMETER                 |                       | TEST CONDITIONS                                             | MIN | TYP  | MAX      | UNIT |
|-----------------|---------------------------|-----------------------|-------------------------------------------------------------|-----|------|----------|------|
| OUTPU           | T                         |                       |                                                             | '   |      |          |      |
|                 | Output voltage swing from | m rail <sup>(5)</sup> | $R_L = 10 \text{ k}\Omega^{(5)}$                            |     | 220  | 250      | mV   |
|                 | Capacitive load drive     |                       |                                                             |     | 1    |          | nF   |
| I <sub>SC</sub> | Short-circuit current     |                       | Continuous to common                                        |     | ±18  |          | mA   |
| FREQU           | ENCY RESPONSE             |                       |                                                             |     |      |          |      |
|                 |                           |                       | G = 1                                                       |     | 600  |          |      |
| DIM             | D 1 '11 0 ID              |                       | G = 10                                                      |     | 95   |          |      |
| BW              | Bandwidth, -3 dB          |                       | G = 100                                                     |     | 15   |          | kHz  |
|                 |                           |                       | G = 1000                                                    |     | 1.5  |          |      |
| 0.0             | 01 .                      |                       | $G = 1$ , $V_S = \pm 18$ V, $V_O = 10$ -V step              |     | 0.9  |          |      |
| SR              | Slew rate                 |                       | G = 100, V <sub>S</sub> = ±18 V, V <sub>O</sub> = 10-V step |     | 0.17 |          | V/µs |
|                 |                           | T 0.40/               | G = 1, V <sub>S</sub> = ±18 V, V <sub>STEP</sub> = 10 V     |     | 50   |          |      |
|                 | Settling time             | To 0.1%               | G = 100, V <sub>S</sub> = ±18 V, V <sub>STEP</sub> = 10 V   |     | 400  |          | μs   |
| t <sub>S</sub>  |                           | T 0.040/              | G = 1, V <sub>S</sub> = ±18 V, V <sub>STEP</sub> = 10 V     |     | 60   |          |      |
|                 |                           | To 0.01%              | G = 100, V <sub>S</sub> = ±18 V, V <sub>STEP</sub> = 10 V   |     | 500  |          | μs   |
|                 | Overload recovery         |                       | 50% overdrive                                               |     | 75   |          | μs   |
| REFER           | ENCE INPUT                |                       |                                                             |     |      |          |      |
| R <sub>IN</sub> | Input impedance           |                       |                                                             |     | 40   |          | kΩ   |
|                 | Voltage range             |                       |                                                             | V-  |      | V+       | V    |
| POWER           | R SUPPLY                  |                       |                                                             |     |      | <u>.</u> |      |
|                 | \/-lt                     | Single                |                                                             | 4   |      | 36       | V    |
|                 | Voltage range             | Dual                  |                                                             | ±2  |      | ±18      | V    |
|                 | 0                         |                       | $V_{IN} = V_S / 2$                                          |     | 1.4  | 1.6      | A    |
| ΙQ              | Quiescent current         |                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$        |     |      | 1.8      | mA   |
| TEMPE           | RATURE RANGE              |                       |                                                             |     |      |          |      |
|                 | Specified temperature ra  | nge                   |                                                             | -40 |      | 125      | °C   |
|                 | Operating temperature ra  | inge                  |                                                             | -55 |      | 150      | °C   |

<sup>(5)</sup> See Typical Characteristics curves, Output Voltage Swing vs Output Current (Figure 19 to Figure 22).

www.ti.com.cn ZHCSE92 - SEPTEMBER 2015

# 6.6 Electrical Characteristics: $V_S = \pm 2 \text{ V to } < \pm 4 \text{ V (}V_S = 4 \text{ V to } < 8 \text{ V)}$

At  $T_A = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$ ,  $V_{REF} = V_S$  / 2, and G = 1, unless otherwise noted. Specifications not shown are identical to the *Electrical Characteristics* table for  $V_S = \pm 2 \text{ V}$  to  $\pm 18 \text{ V}$  ( $V_S = 8 \text{ V}$  to 36 V).

|                      | PARAMETER                                  | TEST CONDITIONS                                                                           | MIN     | TYP                         | MAX           | UNIT               |  |
|----------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|---------|-----------------------------|---------------|--------------------|--|
| INPUT <sup>(1)</sup> |                                            |                                                                                           |         |                             |               |                    |  |
|                      |                                            | At RTI <sup>(2)</sup>                                                                     |         | ±25                         | ±55           | μV                 |  |
| V <sub>OSI</sub>     | Input stage offset voltage                 | At RTI, T <sub>A</sub> = -40°C to +125°C                                                  |         | ±0.08                       | ±0.2          | μV/°C              |  |
|                      |                                            | At RTI                                                                                    |         | ±60                         | ±170          | μV                 |  |
| V <sub>oso</sub>     | Output stage offset voltage                | At RTI, $T_A = -40$ °C to +125°C                                                          |         | ±0.2                        | ±0.35         | μV/°C              |  |
| V <sub>OS</sub>      | Offset voltage                             | At RTI                                                                                    |         | ±25 ±60 / G                 | ±55 ±170 /    | μV                 |  |
| -05                  | onest venage                               | At RTI, $T_A = -40$ °C to +125°C                                                          |         | ±                           | 0.2 ±0.35 / G | μV/°C              |  |
|                      | Long-term stability                        |                                                                                           |         | 1 (3)                       |               | μV                 |  |
|                      | Turn-on time to specified V <sub>OSI</sub> |                                                                                           | See the | Typical Charac              | cteristics    |                    |  |
| Z <sub>id</sub>      | Differential input impedance               |                                                                                           |         | 100    6                    |               |                    |  |
| Z <sub>ic</sub>      | Common-mode input impedance                |                                                                                           |         | 100    9.5                  |               | GΩ    pF           |  |
| V <sub>CM</sub>      | Common-mode voltage range                  | V <sub>O</sub> = 0 V, the input signal common-mode range can be calculated with this tool | (V-)    |                             | (V+) - 1.5    | V                  |  |
|                      |                                            | G = 1, at dc to 60 Hz, V <sub>CM</sub> = (V–) + 1.0 V to (V+) – 2.5 V                     | 80      | 90                          |               |                    |  |
|                      | Common-mode rejection ratio                | G = 10, at dc to 60 Hz, V <sub>CM</sub> = (V–) + 1.0 V to (V+) – 2.5 V                    | 94      | 110                         |               |                    |  |
| CMRR                 |                                            | G = 100, at dc to 60 Hz, V <sub>CM</sub> = (V-) + 1.0 V to (V+) - 2.5 V                   | 102     | 120                         |               | dB                 |  |
|                      |                                            | G = 1000, at dc to 60 Hz, V <sub>CM</sub> = (V–) + 1.0 V to (V+) – 2.5 V                  | 102     | 120                         |               |                    |  |
| INPUT BI             | AS CURRENT                                 |                                                                                           |         |                             |               |                    |  |
| _                    |                                            |                                                                                           | ±850    | ±2500                       | pA            |                    |  |
| I <sub>IB</sub>      | Input bias current                         | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                      |         | See Figure 10               |               | pA/°C              |  |
| _                    |                                            |                                                                                           |         | ±850                        | ±2500         | pA                 |  |
| I <sub>OS</sub>      | Input offset current                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                      |         | See Figure 11               |               | pA/°C              |  |
| INPUT VO             | OLTAGE NOISE                               |                                                                                           |         |                             |               |                    |  |
|                      |                                            | $f = 1 \text{ kHz}, G = 100, R_S = 0 \Omega$                                              |         | 12.5                        |               | nV/√ <del>Hz</del> |  |
| e <sub>NI</sub>      | Input voltage noise                        | $f = 0.1 \text{ Hz to } 10 \text{ Hz}, G = 100, R_S = 0 \Omega$                           |         | 0.25                        |               | $\mu V_{PP}$       |  |
|                      |                                            | $f = 1 \text{ kHz}, G = 100, R_S = 0 \Omega$                                              |         | 118                         |               | nV/√ <del>Hz</del> |  |
| e <sub>NO</sub>      | Output voltage noise                       | $f = 0.1 \text{ Hz to } 10 \text{ Hz}, G = 100, R_S = 0 \Omega$                           |         | 2.5                         |               | $\mu V_{PP}$       |  |
|                      |                                            | f = 1 kHz                                                                                 |         | 430                         |               | fA/√Hz             |  |
| I <sub>N</sub>       | Input current noise                        | f = 0.1 Hz to 10 Hz                                                                       |         | 10                          |               | pA <sub>PP</sub>   |  |
| GAIN                 |                                            |                                                                                           |         |                             |               |                    |  |
| G                    | Gain equation                              |                                                                                           |         | 1 + (50 kΩ / R <sub>G</sub> | )             | V/V                |  |
|                      | Gain range                                 |                                                                                           | 1       |                             | 1000          | V/V                |  |
|                      |                                            | $G = 1$ , $(V-) + 0.5 V \le V_O \le (V+) - 1.5 V$                                         |         | ±0.007%                     | ±0.05%        |                    |  |
| _                    | Gain error                                 | G = 10, (V-) + 0.5 V $\leq$ V <sub>O</sub> $\leq$ (V+) - 1.5 V                            |         | ±0.07%                      | ±0.2%         |                    |  |
| E <sub>G</sub>       |                                            | G = 100, (V-) + 0.5 V $\leq$ V <sub>O</sub> $\leq$ (V+) - 1.5 V                           |         | ±0.07%                      | ±0.2%         |                    |  |
|                      |                                            | G = 1000, (V–) + 0.5 V $\leq$ V <sub>O</sub> $\leq$ (V+) – 1.5 V                          |         | ±0.25%                      | ±0.5%         | ]                  |  |
|                      | 0:                                         | $G = 1$ , $T_A = -40$ °C to $+125$ °C                                                     |         | 1                           | 5             | 10.0               |  |
|                      | Gain versus temperature                    | $G > 1^{(4)}, T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                               |         | 15                          | 50            | ppm/°C             |  |
|                      | Gain nonlinearity                          | $G = 1, V_O = (V-) + 0.5 V \le V_O \le (V+) - 1.5 V$                                      |         | 3                           | 8             | ppm                |  |

 <sup>(1)</sup> Total V<sub>OS</sub>, referred-to-input = (V<sub>OSI</sub>) + (V<sub>OSO</sub> / G).
 (2) RTI = Referred-to-input.
 (3) 300-hour life test at 150°C demonstrated randomly distributed variation of approximately 1 μV.

Does not include effects of external resistor R<sub>G</sub>.

www.ti.com.cn

# Electrical Characteristics: $V_S = \pm 2 \text{ V to } < \pm 4 \text{ V (V}_S = 4 \text{ V to } < 8 \text{ V) (continued)}$

At  $T_A = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$ ,  $V_{REF} = V_S$  / 2, and G = 1, unless otherwise noted. Specifications not shown are identical to the *Electrical Characteristics* table for  $V_S = \pm 2 \text{ V}$  to  $\pm 18 \text{ V}$  ( $V_S = 8 \text{ V}$  to 36 V).

|                 | PARAMETER                |                       | TEST CONDITIONS                                          | MIN | TYP  | MAX | UNIT  |
|-----------------|--------------------------|-----------------------|----------------------------------------------------------|-----|------|-----|-------|
| OUTPU           | Т                        |                       |                                                          | •   |      |     |       |
|                 | Output voltage swing fro | m rail <sup>(5)</sup> | $R_L = 10 \text{ k}\Omega$                               |     | 220  | 250 | mV    |
|                 | Capacitive load drive    |                       |                                                          |     | 1    |     | nF    |
| I <sub>SC</sub> | Short-circuit current    |                       | Continuous to common                                     |     | ±18  |     | mA    |
| FREQU           | ENCY RESPONSE            |                       |                                                          |     |      |     |       |
|                 |                          |                       | G = 1                                                    |     | 600  |     |       |
| DW              | Daniel del O dD          |                       | G = 10                                                   |     | 95   |     | 1.11= |
| BW              | Bandwidth, –3 dB         |                       | G = 100                                                  |     | 15   |     | kHz   |
|                 |                          |                       | G = 1000                                                 |     | 1.5  |     |       |
| CD.             | Slew rate                |                       | G = 1, V <sub>S</sub> = 5 V, V <sub>O</sub> = 4-V step   |     | 0.9  |     | 1//   |
| SR              | Siew rate                |                       | G = 100, V <sub>S</sub> = 5 V, V <sub>O</sub> = 4-V step |     | 0.17 |     | V/µs  |
|                 | Settling time            | T 0.40/               | G = 1, V <sub>S</sub> = 5 V, V <sub>STEP</sub> = 4 V     |     | 50   |     |       |
|                 |                          | To 0.1%               | G = 100, V <sub>S</sub> = 5 V, V <sub>STEP</sub> = 4 V   |     | 400  |     | μs    |
| t <sub>S</sub>  |                          | T 0.040/              | G = 1, V <sub>S</sub> = 5 V, V <sub>STEP</sub> = 4 V     |     | 60   |     |       |
|                 |                          | To 0.01%              | G = 100, V <sub>S</sub> = 5 V, V <sub>STEP</sub> = 4 V   |     | 500  |     | μs    |
|                 | Overload recovery        |                       | 50% overdrive                                            |     | 75   |     | μs    |
| REFER           | ENCE INPUT               |                       |                                                          |     |      |     |       |
| R <sub>IN</sub> | Input impedance          |                       |                                                          |     | 40   |     | kΩ    |
|                 | Voltage range            |                       |                                                          | V–  |      | V+  | V     |
| POWER           | R SUPPLY                 |                       |                                                          |     |      |     |       |
|                 | \/altaga ranga           | Single                |                                                          | 4   |      | 36  | V     |
|                 | Voltage range            | Dual                  |                                                          | ±2  |      | ±18 | V     |
|                 | Quiocont ourrent         | <del>,</del>          | $V_{IN} = V_S / 2$                                       |     | 1.4  | 1.6 | mΛ    |
| ΙQ              | Quiescent current        |                       | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$     |     |      | 1.8 | mA    |
| TEMPE           | RATURE RANGE             |                       |                                                          |     |      |     |       |
|                 | Specified temperature ra | ange                  |                                                          | -40 |      | 125 | °C    |
|                 | Operating temperature r  | ange                  |                                                          | -55 |      | 150 | °C    |

<sup>(5)</sup> See Typical Characteristics curves, Output Voltage Swing vs Output Current (Figure 19 to Figure 22).



## 6.7 Typical Characteristics



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





Figure 11. Input Offset Current vs Temperature

Figure 12. Change in Input Offset Voltage vs Warm-Up Time



# **Typical Characteristics (continued)**



# **NSTRUMENTS**

# **Typical Characteristics (continued)**



**Output Current** 



Figure 20. Negative Output Voltage Swing vs **Output Current** 



Figure 21. Positive Output Voltage Swing vs **Output Current** 



Figure 22. Negative Output Voltage Swing vs **Output Current** 



Figure 23. Voltage Noise Spectral Density vs Frequency



Figure 24. 0.1-Hz to 10-Hz RTI Voltage Noise



# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} =$  midsupply, and G = 1, unless otherwise noted.



 $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, G = 1$ 

Figure 29. Large-Signal Pulse Response

 $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, G = 10$ 

Figure 30. Large-Signal Pulse Response

# TEXAS INSTRUMENTS

www.ti.com.cn

## **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





Figure 37. Small-Signal Response vs Capacitive Load

Figure 38. Total Harmonic Distortion + Noise vs Frequency





Figure 39. Supply Current vs Temperature

Figure 40. Supply Current vs Supply Voltage





Figure 41. Open-Loop Output Impedance

Figure 42. Gain Nonlinearity

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The INA188 is a monolithic instrumentation amplifier (INA) based on the 36-V, precision zero-drift OPA188 (operational amplifier) core. The INA188 also integrates laser-trimmed resistors to ensure excellent common-mode rejection and low gain error. The combination of the zero-drift amplifier core and the precision resistors allows this device to achieve outstanding dc precision and makes the INA188 ideal for many high-voltage industrial applications.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Inside the INA188

The *Functional Block Diagram* section provides a detailed diagram for the INA188, including the ESD protection and radio frequency interference (RFI) filtering. Instrumentation amplifiers are commonly represented in a simplified form, as shown in Figure 47.



Figure 47. INA Simplified Form

A brief description of the internal operation is as follows:

The differential input voltage applied across  $R_G$  causes a signal current to flow through the  $R_G$  resistor and both  $R_F$  resistors. The output difference amplifier ( $A_3$ ) removes the common-mode component of the input signal and refers the output signal to the REF pin.

The equations shown in the *Functional Block Diagram* section describe the output voltages of  $A_1$  and  $A_2$ . Understanding the internal node voltages is useful to avoid saturating the device and to ensure proper device operation.

#### 7.3.2 Setting the Gain

The gain of the INA188 is set by a single external resistor,  $R_G$ , connected between pins 1 and 8. The value of  $R_G$  is selected according to Equation 1:

$$G = 1 + \frac{50 \text{ k}\Omega}{R_G} \tag{1}$$

Table 1 lists several commonly-used gains and resistor values. The  $50-k\Omega$  term in Equation 1 comes from the sum of the two internal  $25-k\Omega$  feedback resistors. These on-chip resistors are laser-trimmed to accurate absolute values. The accuracy and temperature coefficients of these resistors are included in the gain accuracy and drift specifications of the INA188.

Table 1. Commonly-Used Gains and Resistor Values

| DESIRED GAIN | R <sub>G</sub> (Ω) | NEAREST 1% R <sub>G</sub> (Ω) |
|--------------|--------------------|-------------------------------|
| 1            | NC <sup>(1)</sup>  | NC                            |
| 2            | 50k                | 49.9k                         |
| 5            | 12.5k              | 12.4k                         |
| 10           | 5.556k             | 5.49k                         |
| 20           | 2.632k             | 2.61k                         |
| 50           | 1.02k              | 1.02k                         |
| 100          | 505.1              | 511                           |
| 200          | 251.3              | 249                           |
| 500          | 100.2              | 100                           |
| 1000         | 50.05              | 49.9                          |

<sup>(1)</sup> NC denotes no connection. When using the SPICE model, the simulation does not converge unless a resistor is connected to the R<sub>G</sub> pins; use a very large resistor value.



#### 7.3.2.1 Gain Drift

The stability and temperature drift of the external gain setting resistor,  $R_G$ , also affects gain. The contribution of  $R_G$  to gain accuracy and drift can be determined from Equation 1.

The best gain drift of 5 ppm/°C can be achieved when the INA188 uses G=1 without  $R_G$  connected. In this case, gain drift is limited only by the slight mismatch of the temperature coefficient of the integrated 20-k $\Omega$  resistors in the differential amplifier ( $A_3$ ). At gains greater than 1, gain drift increases as a result of the individual drift of the 25-k $\Omega$  resistors in the feedback of  $A_1$  and  $A_2$ , relative to the drift of the external gain resistor  $R_G$ . The low temperature coefficient of the internal feedback resistors significantly improves the overall temperature stability of applications using gains greater than 1 V/V over competing alternate solutions.

Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance and contribute additional gain error (such as a possible unstable gain error) at gains of approximately 100 or greater. To ensure stability, avoid parasitic capacitance of more than a few picofarads at  $R_G$  connections. Careful matching of any parasitics on both  $R_G$  pins maintains optimal CMRR over frequency; see *Typical Characteristics* curve, Figure 17.

#### 7.3.3 Zero Drift Topology

#### 7.3.3.1 Internal Offset Correction

Figure 48 shows a simple representation of the proprietary zero-drift architecture for one of the three amplifiers that comprise the INA188. These high-precision input amplifiers enable very low dc error and drift as a result of a modern chopper technology with an embedded synchronous filter that removes nearly all chopping noise. The chopping frequency is approximately 750 kHz. This amplifier is zero-corrected every 3 µs using a proprietary technique. This design has no aliasing.



Figure 48. Zero-Drift Amplifier Functional Block Diagram

#### 7.3.3.2 Noise Performance

This zero-drift architecture reduces flicker (1/f) noise to a minimum, and therefore enables the precise measurement of small dc-signals with high resolution, accuracy, and repeatability. The auto-calibration technique used by the INA188 results in reduced low-frequency noise, typically only 12 nV/ $\sqrt{\text{Hz}}$  (at G = 100). The spectral noise density is detailed in Figure 53. Low-frequency noise of the INA188 is approximately 0.25  $\mu$ V<sub>PP</sub> measured from 0.1 Hz to 10 Hz (at G = 100).

#### 7.3.3.3 Input Bias Current Clock Feedthrough

Zero-drift amplifiers, such as the INA188, use switching on their inputs to correct for the intrinsic offset and drift of the amplifier. Charge injection from the integrated switches on the inputs can introduce very short transients in the input bias current of the amplifier. The extremely short duration of these pulses prevents them from being amplified; however, the pulses can be coupled to the output of the amplifier through the feedback network. The most effective method to prevent transients in the input bias current from producing additional noise at the amplifier output is to use a low-pass filter (such as an RC network).

#### 7.3.4 EMI Rejection

The INA188 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources (such as wireless communications) and densely-populated boards with a mix of analog signal-chain and digital components. The INA188 is specifically designed to minimize susceptibility to EMI by incorporating an internal low-pass filter. Depending on the end-system requirements, additional EMI filters may be required near the signal inputs of the system, as well as incorporating known good practices such as using short traces, low-pass filters, and damping resistors combined with parallel and shielded signal routing. Texas Instruments developed a method to accurately measure the immunity of an amplifier over a broad frequency spectrum, extending from 10 MHz to 6 GHz. This method uses an EMI rejection ratio (EMIRR) to quantify the INA188 ability to reject EMI. Figure 49 and Figure 50 show the INA188 EMIRR graph for both differential and common-mode EMI rejection across this frequency range. Table 2 shows the EMIRR values for the INA188 at frequencies commonly encountered in real-world applications. Applications listed in Table 2 can be centered on or operated near the particular frequency shown.





Table 2. INA188 EMIRR for Frequencies of Interest

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                                                                                                     | DIFFERENTIAL<br>(IN-P) EMIRR | COMMON-MODE<br>EMIRR |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, ultrahigh-frequency (UHF) applications                                                                                       | 83 dB                        | 101 dB               |
| 900 MHz   | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications                                     | 103 dB                       | 118 dB               |
| 1.8 GHz   | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)                                                                                               | 112 dB                       | 125 dB               |
| 2.4 GHz   | 802.11b, 802.11g, 802.11n, Bluetooth <sup>®</sup> , mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 114 dB                       | 123 dB               |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                                   | 110 dB                       | 121 dB               |
| 5.0 GHz   | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                             | 119 dB                       | 123 dB               |



#### 7.3.5 Input Protection and Electrical Overstress

Designers often ask questions about the capability of an amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal ESD protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. The *Functional Block Diagram* section illustrates the ESD circuits contained in the INA188. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines. This protection circuitry is intended to remain inactive during normal circuit operation.

The input pins of the INA188 are protected with internal diodes connected to the power-supply rails. These diodes clamp the applied signal to prevent the input circuitry from being damaged. If the input signal voltage can exceed the power supplies by more than 0.3 V, limit the input signal current to less than 10 mA to protect the internal clamp diodes. This current limiting can generally be done with a series input resistor. Some signal sources are inherently current-limited and do not require limiting resistors.

#### 7.3.6 Input Common-Mode Range

The linear input voltage range of the INA188 input circuitry extends from 100 mV inside the negative supply voltage to 1.5 V below the positive supply, and maintains 84-dB (minimum) common-mode rejection throughout this range. The common-mode range for most common operating conditions is best calculated using the INA common-mode range calculating tool. The INA188 can operate over a wide range of power supplies and  $V_{REF}$  configurations, thus providing a comprehensive guide to common-mode range limits for all possible conditions is impractical.

The most commonly overlooked overload condition occurs when a circuit exceeds the output swing of  $A_1$  and  $A_2$ , which are internal circuit nodes that cannot be measured. Calculating the expected voltages at the output of  $A_1$  and  $A_2$  (see the *Functional Block Diagram* section) provides a check for the most common overload conditions. The designs of  $A_1$  and  $A_2$  are identical and the outputs can swing to within approximately 250 mV of the power-supply rails. For example, when the  $A_2$  output is saturated,  $A_1$  can continue to be in linear operation, responding to changes in the noninverting input voltage. This difference can give the appearance of linear operation but the output voltage is invalid.

#### 7.4 Device Functional Modes

### 7.4.1 Single-Supply Operation

The INA188 can be used on single power supplies of 4 V to 36 V. Use the output REF pin to level shift the internal output voltage into a linear operating condition. Ideally, connecting the REF oin to a potential that is mid-supply avoids saturating the output of the input amplifiers ( $A_1$  and  $A_2$ ). Actual output voltage swing is limited to 250 mV above ground when the load is referred to ground. The typical characteristic curves, *Output Voltage Swing vs Output Current* (Figure 19 to Figure 22) illustrates how the output voltage swing varies with output current. See the *Driving the Reference Pin* section for information on how to adequately drive the reference pin.

With single-supply operation,  $V_{IN+}$  and  $V_{IN-}$  must both be 0.1 V above ground for linear operation. For instance, the inverting input cannot be connected to ground to measure a voltage connected to the noninverting input.

www.ti.com.cn

# **Device Functional Modes (continued)**

#### 7.4.2 Offset Trimming

Most applications require no external offset adjustment; however, if necessary, adjustments can be made by applying a voltage to the REF pin. Figure 51 shows an optional circuit for trimming the output offset voltage. The voltage applied to the REF pin is summed at the output. The op amp buffer provides low impedance at the REF pin to preserve good common-mode rejection.



Figure 51. Optional Trimming of the Output Offset Voltage



### **Device Functional Modes (continued)**

#### 7.4.3 Input Bias Current Return Path

The input impedance of the INA188 is extremely high—approximately 20 G $\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically 750 pA. High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. Figure 52 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA188, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path can be connected to one input (as shown in the thermocouple example in Figure 52). With a higher source impedance, using two equal resistors provides a balanced input with possible advantages of a lower input offset voltage as a result of bias current and better high-frequency common-mode rejection.



Figure 52. Providing an Input Common-Mode Current Path

# **NSTRUMENTS**

# **Device Functional Modes (continued)**

#### 7.4.4 Driving the Reference Pin

The output voltage of the INA188 is developed with respect to the voltage on the reference pin. Often, the reference pin (pin 5) is connected to the low-impedance system ground in dual-supply operation. In single-supply operation, offsetting the output signal to a precise mid-supply level (for example, 2.5 V in a 5-V supply environment) can be useful. To accomplish this, a voltage source can be tied to the REF pin to level-shift the output so that the INA188 can drive a single-supply analog-to-digital converter (ADC).

For best performance, keep the source impedance to the REF pin below 5 Ω. As illustrated in the Functional Block Diagram section, the reference pin is internally connected to a 20-kΩ resistor. Additional impedance at the REF pin adds to this 20-kΩ resistor. The imbalance in the resistor ratios results in degraded common-mode rejection ratio (CMRR).

Figure 53 shows two different methods of driving the reference pin with low impedance. The OPA330 is a lowpower, chopper-stabilized amplifier, and therefore offers excellent stability over temperature. The OPA330 is available in a space-saving SC70 and an even smaller chip-scale package. The REF3225 is a precision reference in a small SOT23-6 package.



b) Level shifting using the low-impedance output of the REF3225.

Figure 53. Options for Low-Impedance Level Shifting



## **Device Functional Modes (continued)**

#### 7.4.5 Error Sources Example

Most modern signal-conditioning systems calibrate errors at room temperature. However, calibration of errors that result from a change in temperature is normally difficult and costly. Therefore, minimizing these errors is important and can be done by choosing high-precision components (such as the INA188 that has improved specifications in critical areas that impact the precision of the overall system). Figure 54 shows an example application.



Figure 54. Example Application with G = 10 V/V and a 1-V Differential Voltage

Resistor-adjustable INAs such as the INA188 show the lowest gain error in G=1 because of the inherently well-matched drift of the internal resistors of the differential amplifier. At gains greater than 1 (for instance, G=10 V/V or G=100 V/V) the gain error becomes a significant error source because of the contribution of the resistor drift of the  $25\text{-k}\Omega$  feedback resistors in conjunction with the external gain resistor. Except for very high-gain applications, gain drift is by far the largest error contributor compared to other drift errors, such as offset drift. The INA188 offers the lowest gain error over temperature in the marketplace for both G>1 and G=1 (no external gain resistor). Table 3 summarizes the major error sources in common INA applications and compares the two cases of G=1 (no external resistor) and G=10 (5.49-k $\Omega$  external resistor). As explained in Table 3, although the static errors (absolute accuracy errors) in G=1 are almost twice as great as compared to G=10, there are much fewer drift errors because of the much lower gain error drift. In most applications, these static errors can readily be removed during calibration in production. All calculations refer the error to the input for easy comparison and system evaluation.



# **Device Functional Modes (continued)**

# **Table 3. Error Calculation**

| ERROR SOURCE                        | ERROR CALCULATION SPECIFICATION                                                                               |                                                | G = 10 ERROR<br>(ppm) | G = 1 ERROR<br>(ppm) |  |  |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------|----------------------|--|--|
| ABSOLUTE ACCURACY AT 25°C           |                                                                                                               |                                                |                       |                      |  |  |
| Input offset voltage                | V <sub>OSI</sub> / V <sub>DIFF</sub>                                                                          | 65 μV                                          | 65                    | 65                   |  |  |
| Output offset voltage               | $V_{OSO}$ / (G × $V_{DIFF}$ )                                                                                 | 180 μV                                         | 18                    | 180                  |  |  |
| Input offset current                | $I_{OS}$ x maximum (R <sub>S+</sub> , R <sub>S-</sub> ) / $V_{DIFF}$                                          | 5 nA                                           | 50                    | 50                   |  |  |
| Common-mode rejection ratio         | V <sub>CM</sub> / (10 <sup>CMRR/20</sup> x V <sub>DIFF</sub> )                                                | 104 dB (G = 10),<br>84 dB (G = 1)              | 20                    | 501                  |  |  |
| Total absolute accuracy error (ppm) |                                                                                                               |                                                | 153                   | 796                  |  |  |
| DRIFT TO 105°C                      |                                                                                                               |                                                |                       |                      |  |  |
| Gain drift                          | GTC × (T <sub>A</sub> – 25)                                                                                   | 35 ppm/°C (G = 10),<br>1 ppm/°C (G = 1)        | 2800                  | 80                   |  |  |
| Input offset voltage drift          | $(V_{OSI\_TC} / V_{DIFF}) \times (T_A - 25)$                                                                  | 0.15 μV/°C                                     | 12                    | 12                   |  |  |
| Output offset voltage drift         | [V <sub>OSO_TC</sub> / ( G × V <sub>DIFF</sub> )] × (T <sub>A</sub> – 25)                                     | 0.85 μV/°C                                     | 6.8                   | 68                   |  |  |
| Offset current drift                | $I_{OS\_TC}$ × maximum (R <sub>S+</sub> , R <sub>S-</sub> ) × (T <sub>A</sub> - 25) / V <sub>DIFF</sub>       | 60 pA/°C                                       | 48                    | 48                   |  |  |
| Total drift error (ppm)             |                                                                                                               |                                                | 2867                  | 208                  |  |  |
| RESOLUTION                          |                                                                                                               |                                                |                       |                      |  |  |
| Gain nonlinearity                   |                                                                                                               | 5 ppm of FS                                    | 5                     | 5                    |  |  |
| Voltage noise (1 kHz)               | $\sqrt{BW} \times \sqrt{\left(e_{Nl}^2 + \left(\frac{e_{NO}}{G}\right)^2\right)^2} \times \frac{6}{V_{DIFF}}$ | e <sub>NI</sub> = 18,<br>e <sub>NO</sub> = 110 | 9                     | 47                   |  |  |
| Total resolution error (ppm)        |                                                                                                               |                                                | 14                    | 52                   |  |  |
| TOTAL ERROR                         |                                                                                                               | ,                                              |                       |                      |  |  |
| Total error (ppm)                   | Total error = sum of all error sources                                                                        |                                                | 3034                  | 1056                 |  |  |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The INA188 measures a small differential voltage with a high common-mode voltage developed between the noninverting and inverting input. The low offset drift in conjunction with no 1/f noise makes the INA188 suitable for a wide range of applications. The ability to set the reference pin to adjust the functionality of the output signal offers additional flexibility that is practical for multiple configurations.

## 8.2 Typical Application

Figure 55 shows the basic connections required for operating the INA188. Applications with noisy or high-impedance power supplies may require decoupling capacitors close to the device pins. The output is referred to the output reference (REF) pin that is normally grounded. The reference pin must be a low-impedance connection to assure good common-mode rejection.



Figure 55. PLC Input (±10 V, 4 mA to 20 mA)

#### 8.2.1 Design Requirements

For this application, the design requirements are:

- 4-mA to 20-mA input with less than 20-Ω burden
- ±20-mA input with less than 20-Ω burden
- ±10-V input with impedance of approximately 100 kΩ
- Maximum 4-mA to 20-mA or ±20mA burden voltage equal to ±0.4 V
- Output range within 0 V to 5 V

## **Typical Application (continued)**

### 8.2.2 Detailed Design Procedure

The following steps must be applied for proper device functionality:

- For a 4-mA to 20-mA input, the maximum burden of 0.4 V must have a burden resistor equal to 0.4 / 0.02 =  $20 \Omega$ .
- To center the output within the 0-V to 5-V range, V<sub>REF</sub> must equal 2.5 V.
- To keep the  $\pm 20$ -mA input linear within 0 V to 5 V, the gain resistor (R<sub>G</sub>) must be 12.4 k $\Omega$ .
- To keep the ±10-V input within the 0-V to 5-V range, attenuation must be greater than 0.05.
- A 100-k $\Omega$  resistor in series with a 4.87-k $\Omega$  resistor provides 0.0466 attenuation of ±10 V, well within the ±2.5-V linear limits.

#### 8.2.3 Application Curve



Figure 56. Plot of PLC Input Transfer Function



## 9 Power Supply Recommendations

The minimum power-supply voltage for the INA188 is  $\pm 2$  V and the maximum power-supply voltage is  $\pm 18$  V. This minimum and maximum range covers a wide range of power supplies. However, for optimum performance,  $\pm 15$  V is recommended. A 0.1- $\mu$ F bypass capacitor is recommended to be added at the input to compensate for the layout and power-supply source impedance.

## 10 Layout

#### 10.1 Layout Guidelines

Attention to good layout practices is always recommended. For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Care must be taken to ensure that both input paths are well-matched for source impedance and capacitance
  to avoid converting common-mode signals into differential signals. In addition, parasitic capacitance at the
  gain-setting pins can also affect CMRR over frequency. For example, in applications that implement gain
  switching using switches or PhotoMOS<sup>®</sup> relays to change the value of R<sub>G</sub>, select the component so that the
  switch capacitance is as small as possible.
- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and of the device
  itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources
  local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current. For more detailed information, see
  SLOA089, Circuit Board Layout Techniques.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as
  possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better
  than in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in Figure 57, keeping R<sub>G</sub> close to the pins minimizes parasitic capacitance.
- Keep the traces as short as possible.



# 10.2 Layout Example



Figure 57. PCB Layout Example



## 11 器件和文档支持

### 11.1 器件支持

#### 11.1.1 开发支持

#### 表 4. 表 1.设计套件与评估模块

| 名称          | 部件号             | 类型       |  |  |
|-------------|-----------------|----------|--|--|
| DIP 适配器评估模块 | DIP-ADAPTER-EVM | 评估模块和评估板 |  |  |
| 通用仪表放大器评估模块 | INAEVM          | 评估模块和评估板 |  |  |

#### 表 5. 表 2.开发工具

| 名称               | 部件号          | 类型      |
|------------------|--------------|---------|
| 计算仪表放大器的输入共模范围   | INA-CMV-CALC | 计算工具    |
| 基于 SPICE 的模拟仿真程序 | TINA-TI      | 电路设计和仿真 |

## 11.2 文档支持

#### 11.2.1 相关文档

《OPA188 数据表》, SBOS642

《OPA330 数据表》, SBOS432

《REF3225 数据表》, SBVS058

《电路板布局布线技巧》, SLOA089

### 11.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 商标

E2E is a trademark of Texas Instruments.

Bluetooth is a registered trademark of Bluetooth SIG, Inc.

PhotoMOS is a registered trademark of Panasonic Electric Works Europe AG.

All other trademarks are the property of their respective owners.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

# 11.6 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.



# 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| INA188ID              | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA188       |
| INA188ID.A            | Active | Production    | SOIC (D)   8   | 75   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA188       |
| INA188IDR             | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA188       |
| INA188IDR.A           | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA188       |
| INA188IDRG4           | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA188       |
| INA188IDRG4.A         | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA188       |
| INA188IDRJR           | Active | Production    | SON (DRJ)   8  | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | INA188       |
| INA188IDRJR.A         | Active | Production    | SON (DRJ)   8  | 1000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | INA188       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DRJ (S-PWSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. SON (Small Outline No-Lead) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Package complies to JEDEC MO-229 variation WGGB.



# DRJ (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206882/F 01/11

NOTE: All linear dimensions are in millimeters



# DRJ (S-PWSON-N8)

# SMALL PACKAGE OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>.
- E. Laser cutting apertures with electropolish and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances and vias tenting recommendations for vias placed in the thermal pad.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月