# F28E12x Real-Time Microcontrollers #### 1 Features - Real-time processing - 160MHz C28x 32-bit DSP CPU - Equivalent to 320MHz Arm® Cortex®-M7 based device on real-time signal chain performance (see the Real-time Benchmarks Showcasing C2000™Control MCU's Optimized Signal Chain Application Note) - Floating Point Unit (FPU) for more precise mathematical calculations - On-chip memory - Up to 128KB (64KW) of single bank flash (ECC-protected) - 16KB (8KW) of RAM (Parity-protected) - Security - JTAGLOCK - Zero-pin boot - · Dual-zone security - Clock and system control - Internal 32MHz oscillator with up to ±1.2% accuracy (SYSOSC) - Crystal oscillator or external clock input - Windowed watchdog timer module - Missing clock detection circuitry - Dual-clock Comparator (DCC) - 3.3V I/O design - Internal VREG generation allows for singlesupply design - Brownout reset (BOR) circuit - System peripherals - 27 individually programmable multiplexed General-Purpose Input/Output (GPIO) pins (8 shared with Analog) - 9 digital inputs on analog pins - One 2-channel Direct Memory Access (DMA) controller - Enhanced Peripheral Interrupt Expansion - Multiple low-power mode (LPM) support - Unique Identification (UID) number - Communications peripherals - One Inter-integrated Circuit (I2C) interface - One high-speed (20Mbps) Universal Asynchronous Receiver/Transmitter (UART) - One Serial Peripheral Interface (SPI) port - Two UART-compatible Serial Communication Interfaces (SCIs) - Analog system - One 9.4MSPS, 12-bit Analog-to-Digital Converter (ADC) - Up to 17 external channels (8 shared with - Three integrated Post-Processing Blocks (PPB) per ADC - Three windowed comparators (CMPSS\_LITE) with 10-bit effective reference DACs - Digital glitch filters - One DAC output (CMP3 LITE DACL) available on the pin - One Programmable Gain Amplifier (PGA) - Unity gain support - Inverting and non-inverting gain mode support - Inputs with 3-to-1 multiplexer - Programmable output filtering - Enhanced control peripherals - 2 MCPWM modules, 8 total PWM channels (one 6-channel MCPWM module and one 2channel module) - One Enhanced Capture (eCAP) module - One Enhanced Quadrature Encoder Pulse (eQEP) module with support for CW/CCW operation modes - CMAC Keys (128-bit) for SW AES - Package options: - 48-pin Low-Profile Quad Flat Pack (LQFP) [PT suffix] - 32-pin Low-Profile Quad Flat Pack (LQFP) [VFC suffix] - 32-pin Very Thin Quad Flatpack No-Lead (VQFN) [RHB suffix] - Temperature options: - Junction (T<sub>J</sub>): –40°C to 125°C ### 2 Applications - **Appliances** - Air conditioner outdoor unit - Washer & dryer - Robotic lawn mower - Merchant telecom rectifiers - Appliances pumps & fans - Appliances: compressor - Cordless handheld garden tool - Cordless power tool - Lawn mower - Mains powered tools - Cooker hood - Dishwasher - Refrigerator & freezer - Air conditioner indoor unit - Vacuum robot - Air purifier & humidifier - Cordless vacuum cleaner - Mixer, blender & food processor - Residential & living fan - Building automation - Automated door & gate - HVAC motor control - Factory automation & control - Actuator - Automated sorting equipment - · Mobile robot motor controller - Textile machine - Motor drives - AC drive control module - AC drive power stage module - Linear motor power stage - Drone propeller ESC - Servo drive control module - Servo drive power stage module - AC-input BLDC motor drive - DC-input BLDC motor drive - Closed loop stepper - Open loop stepper - Industrial power - Industrial AC-DC - Portable power station - UPS - Single-phase line interactive UPS - Single-phase online UPS - · Grid infrastructure - Micro inverter - Rapid shutdown - Solar charge controller - Solar power optimizer # 3 Description The F28E12x is a member of the C2000<sup>™</sup> real-time microcontroller family of scalable, ultra-low latency devices designed for efficiency in motor drive applications. The real-time control subsystem is based on TI's 32-bit C28x DSP core, which provides 160MHz of signal-processing performance for fixed-point code running from either on-chip flash or SRAM. The F28E12x supports up to 128KB (64KW) of flash memory. Up to 16KB (8KW) of on-chip SRAM is also available to supplement the flash memory. High-performance analog blocks are integrated into the F28E12x real-time microcontroller (MCU) and are closely coupled with the processing and PWM units to provide optimal real-time signal chain performance. Eight PWM channels enable control of various power stages from a 3-phase inverter to power-factor correction and other advanced multilevel power topologies. Interfacing is supported through various industry-standard communication ports (such as SPI, SCI, I2C, and UART) and offers multiple pin-muxing options for optimal signal placement. Want to learn more about features that make C2000 MCUs the right choice for your real-time control system? Check out *The Essential Guide for Developing With C2000™ Real-Time Microcontrollers* and visit the C2000 real-time microcontrollers page. The Getting Started With C2000™ Real-Time Control Microcontrollers (MCUs) Getting Started Guide covers all aspects of development with C2000 devices from hardware to support resources. In addition to key reference documents, each section provides relevant links and resources to further expand on the information covered. Ready to get started? Check out the LAUNCHXL-F28E12X development kit and download C2000Ware. ## Package Information | (4) | | | |------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE (NOM) | | PT (LQFP, 48) | 9mm × 9mm | 7mm × 7mm | | VFC (LQFP, 32) | 9mm × 9mm | 7mm × 7mm | | RHB (VQFN, 32) | 5mm × 5mm | 5mm × 5mm | | PT (LQFP, 48) | 9mm × 9mm | 7mm × 7mm | | VFC (LQFP, 32) | 9mm × 9mm | 7mm × 7mm | | RHB (VQFN, 32) | 5mm × 5mm | 5mm × 5mm | | | PT (LQFP, 48) VFC (LQFP, 32) RHB (VQFN, 32) PT (LQFP, 48) VFC (LQFP, 32) | PT (LQFP, 48) 9mm × 9mm VFC (LQFP, 32) 9mm × 9mm RHB (VQFN, 32) 5mm × 5mm PT (LQFP, 48) 9mm × 9mm VFC (LQFP, 32) 9mm × 9mm | - (1) For more information, see the Mechanical, Packaging, and Orderable Information section. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. ### **Device Information** | Dovido información | | | | | | | | | | |----------------------------|---------------------------|------------|----------------------------------|----------------------------------|--|--|--|--|--| | PART NUMBER <sup>(1)</sup> | PACKAGE<br>OPTIONS | FLASH SIZE | INTERNAL<br>VOLTAGE<br>REGULATOR | EXTERNAL<br>VOLTAGE<br>REGULATOR | | | | | | | F28E120SC | 48 PT<br>32 VFC<br>32 RHB | 128KB | Yes | No | | | | | | | F28E120SB | 48 PT<br>32 VFC<br>32 RHB | 64KB | Yes | No | | | | | | (1) For more information on these devices, see the Device Comparison table. # 3.1 Functional Block Diagram The Functional Block Diagram shows the CPU system and associated peripherals. Figure 3-1. Functional Block Diagram # **Table of Contents** | 1 Features | 1 | 6.12 Control Peripherals | 113 | |------------------------------------------------|----|-----------------------------------------|--------------------| | 2 Applications | 1 | 6.13 Communications Peripherals | 123 | | 3 Description | 2 | 7 Detailed Description | | | 3.1 Functional Block Diagram | 4 | 7.1 Memory | 140 | | 4 Device Comparison | 6 | 7.2 Identification | | | 4.1 Related Products | | 7.3 C28x Processor | 146 | | 5 Pin Configuration and Functions | 8 | 7.4 Direct Memory Access (DMA) | 147 | | 5.1 Pin Diagrams | 8 | 7.5 Device Boot Modes | 148 | | 5.2 Pin Attributes | | 7.6 Security | 155 | | 5.3 Signal Descriptions | 22 | 7.7 Watchdog | | | 5.4 Pin Multiplexing | 29 | 7.8 C28x Timers | 157 | | 5.5 Pins With Internal Pullup and Pulldown | 36 | 7.9 Dual-Clock Comparator (DCC) | 158 | | 5.6 Connections for Unused Pins | 37 | 8 Reference Design | | | 6 Specifications | 38 | 9 Device and Documentation Support | 1 <mark>6</mark> 1 | | 6.1 Absolute Maximum Ratings | | 9.1 Device Nomenclature | 1 <mark>6</mark> 1 | | 6.2 ESD Ratings | 38 | 9.2 Markings | 162 | | 6.3 Recommended Operating Conditions | 39 | 9.3 Tools and Software | 163 | | 6.4 Power Consumption Summary | | 9.4 Documentation Support | 164 | | 6.5 Electrical Characteristics | 44 | 9.5 Support Resources | 165 | | 6.6 Thermal Resistance Characteristics for PT | | 9.6 Trademarks | | | Package | 45 | 9.7 Electrostatic Discharge Caution | 166 | | 6.7 Thermal Resistance Characteristics for VFC | | 9.8 Glossary | | | Package | 45 | 10 Trademarks | 167 | | 6.8 Thermal Resistance Characteristics for RHB | | 11 Revision History | 167 | | Package | 45 | 12 Mechanical, Packaging, and Orderable | | | 6.9 Thermal Design Considerations | 46 | Information | 168 | | 6.10 System | | TAPE AND REEL INFORMATION | 178 | | 6.11 Analog Peripherals | | TRAY | | # **4 Device Comparison** Table 4-1 lists the features of the F28E12x devices. **Table 4-1. Device Comparison** | | Table 4-1. Device Comparison FEATURE(1) | | | | |-----------------------------------------|---------------------------------------------------------------------------------|------------------------------------------|-------------|--| | | F28E120SC | F28E120SB | | | | | PROCESSOR AND ACCELERATORS | | | | | C28x | 160 | | | | | C20X | Y | es | | | | 2-Channel DMA - Type 0 | | • | 1 | | | | MEMORY | | | | | Flash | | 128KB (64KW) | 64KB (32KW) | | | RAM | | 16KB | (8KW) | | | Security: JTAGLOCK, Zero-pin boot, D | ual-zone security | Y | es | | | | SYSTEM | | | | | 32-bit CPU timers | | ; | 3 | | | Watchdog-timer | | | 1 | | | Dual Clock Compare (DCC) | | | 1 | | | External Interrupts | | | 5 | | | Nonmaskable Interrupt Watchdog (NM | IWD) timers | | 1 | | | Crystal oscillator/External clock input | 1 | | | | | Internal oscillator accuracy (WROSC a | See the Internal Oscillators section. | | | | | Internal 3.3-V to 1.2-V Voltage Regulat | Yes | | | | | GPIO | See the GPIO and ADC Allocation section. | | | | | | ANALOG PERIPHERALS | • | | | | | Number of ADCs | , | 1 | | | ADC 12-bit | Conversion-time (ns) <sup>(2)</sup> | 68.75 ns / 9.4 MSPS | | | | | ADC channels | See the GPIO and ADC Allocation section. | | | | Temperature sensor | | 1 | | | | Comparator Subsystem | CMPSS_LITE (each includes two comparators and two static 10-bit effective DACs) | ; | 3 | | | PGA | | 1 | | | | | CONTROL PERIPHERALS(3) | • | | | | eCAP modules – Type 2 | | | 1 | | | MCPWM – Type 0 | 8 | | | | | eQEP modules – Type 2 | | | 1 | | | | COMMUNICATION PERIPHERALS(3) | • | | | | I2C – Type 2 | | | 1 | | | SCI – Type 0 (UART-Compatible) | | 2 | | | | SPI – Type 2 | | 1 | | | | UART – Type 0 | | | 1 | | | | | | | | Submit Document Feedback ### Table 4-1. Device Comparison (continued) | • | | | | | | | | |-------------------------------------------------|-----------|-----------|--|--|--|--|--| | FEATURE <sup>(1)</sup> | F28E120SC | F28E120SB | | | | | | | PACKAGE, TEMPERATURE, AND QUALIFICATION OPTIONS | | | | | | | | | Junction temperature (T <sub>J</sub> ) | –40°C to | o 125°C | | | | | | | Free-Air temperature (T <sub>A</sub> ) | –40°C to | o 105°C | | | | | | - (1) A type change represents a major functional feature difference in a peripheral module. Within a peripheral type, there may be minor differences between devices that do not affect the basic functionality of the module. - (2) Time between start of sample-and-hold window to start of sample-and-hold window of the next conversion. - (3) For devices that are available in more than one package, the peripheral count listed in the smaller package is reduced because the smaller package has fewer device pins available. The number of peripherals internally present on the device is not reduced compared to the largest package offered within a part number. See the *Pin Configuration and Functions* section to identify which peripheral instances are accessible on pins in the smaller package. ### 4.1 Related Products ### TMS320F2802x Real-Time Microcontrollers The F2802x series increases the pin count and memory size options. #### TMS320F2803x Real-Time Microcontrollers The F2803x series increases the pin count and memory size options. The F2803x series also introduces the parallel control law accelerator (CLA) option. #### TMS320F280013x Real-Time Microcontrollers The F280013x series is a reduced version of the F28003x series with the latest generational enhancements. #### TMS320F280015x Real-Time Microcontrollers The F280015x series builds upon the F28002x series offering higher frequency, more memory, and more peripheral options. CAN-FD and security features are introduced from the F2838x series. # 5 Pin Configuration and Functions ## 5.1 Pin Diagrams Figure 5-1 shows the pin assignments on the 48-pin PT LQFP. Figure 5-2 shows the pin assignments on the 32-pin RHB VQFN. Figure 5-3 shows the pin assignments on the 32-pin VFC LQFP. A. Only the GPIO function is shown on GPIO terminals. See the Pin Attributes section for the complete, muxed signal name. Figure 5-1. 48-Pin PT Low-Profile Quad Flatpack (Top View) A. Only the GPIO function is shown on GPIO terminals. See the Pin Attributes section for the complete, muxed signal name. Figure 5-2. 32-Pin RHB Very Thin Quad Flatpack No-Lead (Top View) A. Only the GPIO function is shown on GPIO terminals. See the Pin Attributes section for the complete, muxed signal name. Figure 5-3. 32-Pin VFC Low-Profile Quad Flatpack (Top View) # **5.2 Pin Attributes** Table 5-1. Pin Attributes | Table 5-1. Pin Attributes | | | | | | | | |---------------------------|--------------|-------|--------|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------|--| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | | | | | AN | IALOG | | | | | A0 | | | | | ı | ADC-A Input 0 | | | CMP3_HP2 | | | | | ı | CMPSS-3 High Comparator Positive Input 2 | | | CMP3_LP2 | | 11 | 7 | 7 | ı | CMPSS-3 Low Comparator Positive Input 2 | | | PGA1_INM2 | | | | | ı | PGA-1 Minus 2 | | | AIO231 | 0, 4, 8, 12 | | | | ı | Analog Pin Used For Digital Input 231 | | | A1 | | | | | ı | ADC-A Input 1 | | | CMP1_HP4 | | 10 | 7 | 7 | ı | CMPSS-1 High Comparator Positive Input 4 | | | CMP1_LP4 | | 10 | / | / | 1 | CMPSS-1 Low Comparator Positive Input 4 | | | AIO232 | 0, 4, 8, 12 | | | | 1 | Analog Pin Used For Digital Input 232 | | | A2 | | | | | ı | ADC-A Input 2 | | | CMP1_HP0 | | | | | 1 | CMPSS-1 High Comparator Positive Input 0 | | | CMP1_LP0 | | 6 | 4 | 4 | 1 | CMPSS-1 Low Comparator Positive Input 0 | | | GPIO224 | | | | | I/O | General-Purpose Input Output 224 This pin also has digital mux functions which are described in the GPIO section of this table. | | | A3 | | | | | ı | ADC-A Input 3 | | | CMP3_HN0 | | | | | 1 | CMPSS-3 High Comparator Negative Input 0 | | | CMP3_HP3 | | | | | 1 | CMPSS-3 High Comparator Positive Input 3 | | | CMP3_LN0 | | 5 | 3 | 3 | 1 | CMPSS-3 Low Comparator Negative Input 0 | | | CMP3_LP3 | | | | | 1 | CMPSS-3 Low Comparator Positive Input 3 | | | GPIO242 | | | | | I/O | General-Purpose Input Output 242 This pin also has digital mux functions which are described in the GPIO section of this table. | | | A4 | | | | | ı | ADC-A Input 4 | | | CMP2_HP0 | | | | | 1 | CMPSS-2 High Comparator Positive Input 0 | | | CMP2_LP0 | | | | | ı | CMPSS-2 Low Comparator Positive Input 0 | | | CMP4_HN0 | | | | | ı | CMPSS-4 High Comparator Negative Input 0 | | | CMP4_HP3 | | 19 | 12 | 12 | ı | CMPSS-4 High Comparator Positive Input 3 | | | CMP4_LN0 | | | | | 1 | CMPSS-4 Low Comparator Negative Input 0 | | | CMP4_LP3 | | | | | 1 | CMPSS-4 Low Comparator Positive Input 3 | | | PGA1_INM1 | | | | | ı | PGA-1 Minus 1 | | | AIO225 | 0, 4, 8, 12 | | | | 1 | Analog Pin Used For Digital Input 225 | | | A5 | | | | | ı | ADC-A Input 5 | | | CMP3_HN1 | | | | | ı | CMPSS-3 High Comparator Negative Input 1 | | | CMP3_HP1 | | | | | ı | CMPSS-3 High Comparator Positive Input 1 | | | CMP3_LN1 | | 9 | 6 | 6 | 1 | CMPSS-3 Low Comparator Negative Input 1 | | | CMP3_LP1 | | | | | 1 | CMPSS-3 Low Comparator Positive Input 1 | | | AIO244 | 0, 4, 8, 12 | | | | 1 | Analog Pin Used For Digital Input 244 | | | A6 | | | | | ı | ADC-A Input 6 | | | CMP1_HP2 | | | | | 1 | CMPSS-1 High Comparator Positive Input 2 | | | CMP1_LP2 | | 4 | 2 | 2 | 1 | CMPSS-1 Low Comparator Positive Input 2 | | | GPIO228 | | | _ | _ | I/O | General-Purpose Input Output 228 This pin also has digital mux functions which are described in the GPIO section of this table. | | Table 5-1. Pin Attributes (continued) | CMP4_HP1 15 8 8 I CMPSS-4 High Comparator Positive Input 1 CMP4_LP1 1 CMPSS-4 Low Comparator Negative Input 3 CMP4_LP1 1 CMPSS-4 Low Comparator Positive Input 245 A8 I ADC-A Input 8 I ADC-A Input 8 CMP2_HP4 I CMPSS-2 High Comparator Positive Input 4 CMPSS-2 High Comparator Positive Input 4 CMP4_LP4 16 9 9 I CMPSS-4 High Comparator Positive Input 4 CMP4_LP4 16 9 9 I CMPSS-4 Low Comparator Positive Input 4 CMP4_LP4 0 PGA-1 Output 0 PGA-1 Output A0C-4 Input 9 1 Analog Pin Used For Digital Input 241 A9 CMP2_HP2 1 CMPSS-2 High Comparator Positive Input 2 CMPSS-2 High Comparator Positive Input 2 CMP4_HP0 20 13 13 I CMPSS-2 High Comparator Positive Input 2 CMP4_HP0 1 CMPSS-2 High Comparator Positive Input 2 CMPSS-2 Low Comparator Positive Input 2 CMP4_HP0 1 CMPSS-2 High Comparator Positive Input 3 General-Purpose Input Output 227 This pin has digital mux functions which are describe the GPIO section of th | | ed) | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|-------|--------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------| | CMP4_HN1 | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | | DESCRIPTION | | CMP4_HP1 | A7 | | | | | 1 | ADC-A Input 7 | | CMP4_LN1 | CMP4_HN1 | | | | | ı | CMPSS-4 High Comparator Negative Input 1 | | CMP4_LP1 | CMP4_HP1 | | 4.5 | | | ı | CMPSS-4 High Comparator Positive Input 1 | | Analog Pin Used For Digital Input 245 A8 | CMP4_LN1 | | 15 | 8 | 8 | ı | CMPSS-4 Low Comparator Negative Input 1 | | A8 CMP2_HP4 CMP2_LP4 CMP2_LP4 CMP2_LP4 CMP4_HP4 CMP4_HP4 CMP4_LP4 CMP5-3-4 Ligh Comparator Positive Input 4 CMP4_LP4 CMP4_LP4 CMP4_LP4 CMP5-3-4 Ligh Comparator Positive Input 4 CMP5-3-4 Ligh Comparator Positive Input 4 CMP5-3-4 Ligh Comparator Positive Input 4 CMP5-3-4 Ligh Comparator Positive Input 4 CMP5-3-4 Ligh Comparator Positive Input 2 CMP2_LP2 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP5-3-4 Ligh Comparator Positive Input 0 CMP5-3-4 Ligh Comparator Positive Input 0 CMP6-3-4 1 CMP6-3-4 Ligh Comparator Positive Input 1 CMP6-3-4 Ligh Comparator Positive Input 1 CMP6-3-4 Ligh Comparator Positive Input 1 CMP6-3-4 Light CMP6-3 | CMP4_LP1 | | | | | ı | CMPSS-4 Low Comparator Positive Input 1 | | CMP2_HP4 CMP2_LP4 CMP2_LP4 CMP4_HP4 CMP4_LP4 CMP4_LP4 CMP4_LP4 CMP4_LP4 CMP4_LP4 CMP64_LOUT AlO241 Alo242 Aligh Comparator Positive Input 2 CMPSS-2 Low Comparator Positive Input 0 General-Purpose Input Output 227 This pin Alo241 Alo241 Alo241 Alo241 Alo242 Alo242 Alo242 Alo242 Alo242 Alo243 Alo243 Alo243 Alo244 Alo2 | AIO245 | 0, 4, 8, 12 | | | | ı | Analog Pin Used For Digital Input 245 | | CMP2_LP4 CMP4_HP4 CMP4_HP4 CMP4_LP4 CMP4_LP4 CMP4_LP4 CMP4_LP4 CMP6A1_OUT AlO241 Alo341 Alo34 | A8 | | | | | I | ADC-A Input 8 | | CMP4_HP4 CMP4_LP4 PGA1_OUT AlO241 0, 4, 8, 12 0 1 ADC-A Input 10 CMPS_LP3 CMPS_LP3 CMP2_LP3 C | CMP2_HP4 | | | | | ı | CMPSS-2 High Comparator Positive Input 4 | | CMP4_LP4 I CMPSS-4 Low Comparator Positive Input 4 PGA1_OUT O PGA-1 Output AIO241 0, 4, 8, 12 I Analog Pin Used For Digital Input 241 A9 I ADC-A Input 9 I CMP2_HP2 I CMPSS-2 High Comparator Positive Input 2 I CMP2_LP2 I CMPSS-2 Low Comparator Positive Input 2 I CMP4_HP0 I CMPSS-4 High Comparator Positive Input 2 I CMP4_LP0 I CMPSS-4 Low Comparator Positive Input 0 I GPIO227 II ADC-A Input 9 I I GPIO227 II ADC-A Input 9 I I I CMPSS-4 Low Comparator Positive Input 0 I I CMPS-4 Low Comparator Positive Input 0 I I CMPS-2 High Comparator Negative Input 0 I I CMPS-2 High Comparator Positive Input 0 I I CMPS-2 Low Comparator Positive Input 0 I I CMPS-2 Low Comparator Positive Input 0 I I CMPS-2 Low Comparator Positive Input 0 I I CMPS-2 Low Comparator Positive Input 0 I | CMP2_LP4 | | | | | ı | CMPSS-2 Low Comparator Positive Input 4 | | CMP4_LP4 | CMP4_HP4 | | 16 | 9 | 9 | ı | CMPSS-4 High Comparator Positive Input 4 | | PGA1_OUT AIO241 0, 4, 8, 12 I Analog Pin Used For Digital Input 241 A9 I ADC-A Input 9 I CMPSS-2 High Comparator Positive Input 2 CMP2_HP2 I CMPSS-2 High Comparator Positive Input 2 I CMPSS-2 Low Comparator Positive Input 0 CMP4_HP0 I CMPSS-4 High Comparator Positive Input 0 I CMPSS-4 Low Comparator Positive Input 0 CMP4_LP0 I CMPSS-4 Low Comparator Positive Input 0 General-Purpose Input Output 227 This pin has digital mux functions which are describe the GPIO section of this table. A10 I ADC-A Input 10 I CMPSS-2 High Comparator Negative Input 0 CMP2_HP3 I CMPSS-2 High Comparator Positive Input 3 I CMPSS-2 Low Comparator Negative Input 0 CMP2_LN0 21 13 I CMPSS-2 Low Comparator Positive Input 3 GENERAL-Purpose Input Output 230 This pin has digital mux functions which are describe the GPIO section of this table. I CMPSS-2 Low Comparator Negative Input 0 A11 I ADC-A Input 11 I CMPSS-1 High Comparator Negative Input 1 CMP1_HN1 I CMPSS-1 High Comparator Positive Input 1 CMP1_HN1 I CMPSS-1 Low Comparator Negative Input 1 CMPS-1 Low Comparator Positive Input 1 | | | | | | 1 | CMPSS-4 Low Comparator Positive Input 4 | | AIO241 0, 4, 8, 12 | _ | | | | | 0 | PGA-1 Output | | A9 CMP2_HP2 CMP4_HP0 CMP4_HP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP4_LP0 CMP5_2 Low Comparator Positive Input 0 CMP4_LP0 CMP4_LP0 CMP5_3 Low Comparator Positive Input 0 CMP5_4 Negative Input 0 CMP5_4 Ligh Comparator Negative Input 0 CMP5_4 Ligh Comparator Positive Input 3 CMP5_5 Ligh Comparator Positive Input 3 CMP5_6 Ligh Comparator Positive Input 3 CMP5_6 Ligh Comparator Positive Input 1 CMP5_6 Ligh Comparator Positive Input 1 CMP5_6 Ligh Comparator Positive Input 1 CMP5_7 Ligh Comparator Positive Input 1 CMP5_7 Ligh Comparator Positive Input 1 CMP5_7 Ligh Comparator Positive Input 1 CMP5_7 Ligh Comparator Positive Input 1 CMP5_7 Ligh Comparator Positive Input 1 CMP5_7 Ligh Comparator Positive Input 1 | _ | 0, 4, 8, 12 | | | | 1 | Analog Pin Used For Digital Input 241 | | CMP2_HP2 CMP2_LP2 CMP4_HP0 CMP4_LP0 I CMPSS-2 Low Comparator Positive Input 0 CMP5S-4 High Comparator Positive Input 0 CMP5S-4 Low Comparator Positive Input 0 General-Purpose Input Output 227 This pin has digital mux functions which are described the GPIO section of this table. A10 CMP2_HN0 CMP2_HP3 CMP2_LN0 CMP2_LN0 CMP2_LD3 CMP2_LD3 CMP5S-2 Low Comparator Negative Input 0 CMP5S-2 Low Comparator Negative Input 0 CMP5S-2 Low Comparator Positive Input 0 CMP5S-2 Low Comparator Positive Input 0 CMP6S-2 Low Comparator Positive Input 0 CMP6S-2 Low Comparator Positive Input 0 CMP6S-3 Low Comparator Positive Input 0 CMP1_HN1 CMP1_HN1 CMP5S-1 High Comparator Negative Input 0 CMP5S-1 High Comparator Positive Input 1 CMP5S-1 High Comparator Positive Input 1 CMP5S-1 Low Comparator Positive Input 1 CMP5S-1 Low Comparator Positive Input 1 CMP5S-1 Low Comparator Positive Input 1 | A9 | , , , | | | | ı | | | CMP2_LP2 CMP4_HP0 CMP4_LP0 20 13 13 13 14 CMPSS-2 Low Comparator Positive Input 2 CMP4_LP0 CMP4_LP0 15 CMPSS-4 High Comparator Positive Input 0 CMP5S-4 Low Comparator Positive Input 0 General-Purpose Input Output 227 This pin has digital mux functions which are described the GPIO section of this table. A10 CMP2_HN0 CMP2_HP3 CMP2_LN0 CMP2_LP3 13 13 14 15 CMPSS-2 High Comparator Negative Input 0 CMPSS-2 Low Comparator Negative Input 0 CMP2_LP3 15 CMPSS-2 Low Comparator Negative Input 0 CMPSS-2 Low Comparator Positive Input 0 CMPSS-2 Low Comparator Positive Input 0 CMPSS-2 Low Comparator Positive Input 0 CMPSS-2 Low Comparator Positive Input 0 CMPSS-2 Low Comparator Positive Input 0 CMPSS-1 High Comparator Negative Input 1 CMP1_HN1 CMP1_HN1 CMP1_HN1 CMP1_LN1 B 6 6 6 CMPSS-1 Low Comparator Negative Input 1 CMPSS-1 Low Comparator Positive Input 1 CMPSS-1 Low Comparator Positive Input 1 CMPSS-1 Low Comparator Positive Input 1 | CMP2 HP2 | | | | | l , | ' | | CMP4_HP0 CMP4_LP0 20 13 1 CMPSS-4 High Comparator Positive Input 0 CMPSS-4 Low Comparator Positive Input 0 General-Purpose Input Output 227 This pin has digital mux functions which are described the GPIO section of this table. A10 CMP2_HN0 CMP2_HP3 CMP2_LN0 CMP2_LD3 A13 1 CMPSS-2 High Comparator Negative Input 0 CMPSS-2 Low Comparator Negative Input 0 CMPS_LD3 CMP2_LD3 CMPSS-2 Low Comparator Positive Input 0 CMPSS-2 Low Comparator Positive Input 0 CMPS_LD3 GPIO230 A11 CMPSS-2 Low Comparator Positive Input 0 CMPS_LD3 General-Purpose Input Output 230 This pin has digital mux functions which are described the GPIO section of this table. A11 CMP1_HN1 CMP1_HN1 CMP1_HP1 CMPSS-1 High Comparator Negative Input 1 CMPSS-1 High Comparator Positive Input 1 CMPSS-1 High Comparator Positive Input 1 CMPSS-1 Low CMPS | _ | | | | | i | | | CMP4_LP0 GPIO227 I CMPSS-4 Low Comparator Positive Input 0 General-Purpose Input Output 227 This pin has digital mux functions which are describe the GPIO section of this table. A10 CMP2_HN0 CMP2_HP3 CMP2_LN0 CMP2_LP3 I CMPSS-2 High Comparator Negative Input 0 I CMPSS-2 High Comparator Negative Input 0 I CMPSS-2 Low Comparator Positive Input 3 I CMPSS-2 Low Comparator Positive Input 3 I CMPSS-2 Low Comparator Positive Input 3 I CMPSS-2 Low Comparator Positive Input 3 I CMPSS-2 Low Comparator Positive Input 3 I CMPSS-1 Low Comparator Positive Input 3 I CMPSS-1 High Comparator Positive Input 3 I CMPSS-1 High Comparator Positive Input 1 I CMPSS-1 High Comparator Positive Input 1 I CMPSS-1 High Comparator Positive Input 1 I CMPSS-1 Low | _ | | 20 | 40 | 40 | i | | | GPIO227 I/O General-Purpose Input Output 227 This pin has digital mux functions which are described the GPIO section of this table. A10 I ADC-A Input 10 I CMPSS-2 High Comparator Negative Input 0 I CMPSS-2 High Comparator Negative Input 0 I CMPSS-2 Low Comparator Positive CMPSS-1 High Comparator Negative Input 0 I CMPSS-1 High Comparator Positive Input 0 I CMPSS-1 High Comparator Positive Input 0 I CMPSS-1 High Comparator Positive Input 0 I CMPSS-1 Low Comparator Negative Input 0 I CMPSS-1 Low Comparator Positive I I CMPSS-1 I I I I I I I I I | _ | | 20 | 13 | 13 | · · | | | CMP2_HN0 CMP2_HP3 CMP2_LN0 CMP2_LN0 CMP2_LP3 13 13 13 14 CMPSS-2 High Comparator Negative Input 3 CMPSS-2 Low Comparator Negative Input 3 I CMPSS-2 Low Comparator Negative Input 3 I CMPSS-2 Low Comparator Negative Input 3 General-Purpose Input Output 230 This pin has digital mux functions which are described the GPIO section of this table. A11 CMP1_HN1 CMP1_HN1 CMP1_HP1 I CMPSS-1 High Comparator Negative Input 1 I CMPSS-1 High Comparator Negative Input 1 CMP1_LN1 CMP1_LN1 B B CMPSS-1 Low Comparator Negative Input 1 CMPSS-1 Low Comparator Positive Input 1 CMPSS-1 Low Comparator Positive Input 1 | _ | | | | | I/O | General-Purpose Input Output 227 This pin also has digital mux functions which are described in | | CMP2_HP3 CMP2_LN0 CMP2_LP3 21 13 13 1 CMPSS-2 High Comparator Positive Input 3 I CMPSS-2 Low Comparator Negative Input 3 I CMPSS-2 Low Comparator Positive Input 3 I CMPSS-2 Low Comparator Positive Input 3 General-Purpose Input Output 230 This pin has digital mux functions which are describe the GPIO section of this table. A11 CMP1_HN1 CMP1_HP1 CMP1_HP1 CMP1_LN1 8 6 6 I CMPSS-1 High Comparator Negative Input 1 CMPSS-1 Low Comparator Negative Input 1 CMP1_LN1 CMP1_LN1 CMPSS-1 Low Comparator Positive Input 1 | A10 | | | | | ı | ADC-A Input 10 | | CMP2_LN0 CMP2_LP3 1 13 13 I CMPSS-2 Low Comparator Negative Input 0 CMP2_LP3 I CMPSS-2 Low Comparator Positive Input 0 General-Purpose Input Output 230 This pin has digital mux functions which are describe the GPIO section of this table. A11 CMP1_HN1 CMP1_HP1 I CMPSS-1 High Comparator Negative Input 1 CMP1_LN1 CMP1_LN1 B 6 6 I CMPSS-1 Low Comparator Negative Input 1 CMPSS-1 Low Comparator Positive Input 1 CMPSS-1 Low Comparator Positive Input 1 | CMP2_HN0 | | | | | ı | CMPSS-2 High Comparator Negative Input 0 | | CMP2_LN0 CMP2_LP3 1 13 13 I CMPSS-2 Low Comparator Negative Input 0 CMP2_LP3 I CMPSS-2 Low Comparator Positive Input 0 General-Purpose Input Output 230 This pin has digital mux functions which are describe the GPIO section of this table. A11 CMP1_HN1 CMP1_HP1 I CMPSS-1 High Comparator Negative Input 1 CMP1_LN1 CMP1_LN1 B 6 6 I CMPSS-1 Low Comparator Negative Input 1 CMPSS-1 Low Comparator Positive Input 1 CMPSS-1 Low Comparator Positive Input 1 | CMP2 HP3 | | | | | 1 | CMPSS-2 High Comparator Positive Input 3 | | CMP2_LP3 GPIO230 I CMPSS-2 Low Comparator Positive Input 3 General-Purpose Input Output 230 This pin has digital mux functions which are described the GPIO section of this table. A11 CMP1_HN1 CMP1_HP1 CMP1_LP1 B 6 6 I CMPSS-1 High Comparator Negative Input 1 CMP1_LP1 I CMPSS-1 Low Comparator Negative Input 1 CMPSS-1 Low Comparator Positive Input 1 | CMP2_LN0 | | 21 | 13 | 13 | ı | CMPSS-2 Low Comparator Negative Input 0 | | General-Purpose Input Output 230 This pin has digital mux functions which are describe the GPIO section of this table. A11 CMP1_HN1 CMP1_HP1 CMP1_LN1 8 6 6 I CMPSS-1 Low Comparator Positive Input 1 CMP1_LP1 CMPSS-1 Low Comparator Positive Input 1 | _ | | | 10 | 10 | 1 | | | CMP1_HN1 CMP1_HP1 CMP1_LN1 CMP1_LN1 CMP1_LP1 I CMPSS-1 High Comparator Negative Input 1 CMPSS-1 Low Comparator Negative Input 1 I CMPSS-1 Low Comparator Negative Input 1 CMP1_LP1 I CMPSS-1 Low Comparator Positive Input 1 | GPIO230 | | | | | I/O | General-Purpose Input Output 230 This pin also has digital mux functions which are described in the GPIO section of this table. | | CMP1_HP1 CMP1_LN1 8 6 I CMPSS-1 High Comparator Positive Input 1 CMPSS-1 Low Comparator Negative Input 1 I CMPSS-1 Low Comparator Positive Input 1 | A11 | | | | | I | ADC-A Input 11 | | CMP1_LN1 8 6 6 I CMPSS-1 Low Comparator Negative Input 1 CMP1_LP1 I CMPSS-1 Low Comparator Positive Input 1 | CMP1_HN1 | | | | | ı | CMPSS-1 High Comparator Negative Input 1 | | CMP1_LP1 I CMPSS-1 Low Comparator Positive Input 1 | CMP1_HP1 | | | | | ı | CMPSS-1 High Comparator Positive Input 1 | | | CMP1_LN1 | | 8 | 6 | 6 | ı | CMPSS-1 Low Comparator Negative Input 1 | | | CMP1_LP1 | | | | | ı | CMPSS-1 Low Comparator Positive Input 1 | | PGA1_INP1 | PGA1_INP1 | | | | | ı | PGA-1 Plus 1 | | AIO237 0, 4, 8, 12 I Analog Pin Used For Digital Input 237 | AIO237 | 0, 4, 8, 12 | | | | ı | Analog Pin Used For Digital Input 237 | | A12 I ADC-A Input 12 | A12 | | | | | ı | | | CMP2_HN1 I CMPSS-2 High Comparator Negative Input | CMP2 HN1 | | | | | ı | CMPSS-2 High Comparator Negative Input 1 | | | | | | | | 1 | CMPSS-2 High Comparator Positive Input 1 | | CMP2 LN1 I CMPSS-2 Low Comparator Negative Input 1 | _ | | | | | ı | CMPSS-2 Low Comparator Negative Input 1 | | CMP2_LP1 | _ | | 14 | 8 | 8 | ı | , , , | | | _ | | | | | l 1 | CMPSS-4 High Comparator Positive Input 2 | | CMP4_LP2 I CMPSS-4 Low Comparator Positive Input 2 | _ | | | | | 1 | | | AIO238 0, 4, 8, 12 I Analog Pin Used For Digital Input 238 | _ | 0, 4, 8, 12 | | | | l 1 | | | | | Table | 5-1. PIN AT | inbutes (c | Ontinue | eu) | |-------------|--------------|-------|-------------|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | A14 | | | | | ı | ADC-A Input 14 | | CMP3_HP4 | | _ | _ | _ | I | CMPSS-3 High Comparator Positive Input 4 | | CMP3_LP4 | | 7 | 5 | 5 | ı | CMPSS-3 Low Comparator Positive Input 4 | | AIO239 | 0, 4, 8, 12 | | | | 1 | Analog Pin Used For Digital Input 239 | | A15 | | | | | I | ADC-A Input 15 | | CMP1_HN0 | | | | | 1 | CMPSS-1 High Comparator Negative Input 0 | | CMP1_HP3 | | | | | ı | CMPSS-1 High Comparator Positive Input 3 | | CMP1_LN0 | | 7 | 5 | 5 | ı | CMPSS-1 Low Comparator Negative Input 0 | | CMP1_LP3 | | | | | 1 | CMPSS-1 Low Comparator Positive Input 3 | | AIO233 | 0, 4, 8, 12 | | | | 1 | Analog Pin Used For Digital Input 233 | | A16 | , , , | | | | ı | ADC-A Input 16 | | | | | | | | General-Purpose Input Output 28 This pin also | | GPIO28 | | 2 | 32 | 32 | I/O | has digital mux functions which are described in the GPIO section of this table. | | PGA1_INP2 | | | | | I | PGA-1 Plus 2 | | A19 | | | | | I | ADC-A Input 19 | | GPIO13 | | 23 | | | I/O | General-Purpose Input Output 13 This pin also has digital mux functions which are described in the GPIO section of this table. | | A20 | | | | | I | ADC-A Input 20 | | GPIO12 | | 24 | | | I/O | General-Purpose Input Output 12 This pin also has digital mux functions which are described in the GPIO section of this table. | | CMP3_HP0 | | | | | I | CMPSS-3 High Comparator Positive Input 0 | | CMP3_LP0 | | | | | ı | CMPSS-3 Low Comparator Positive Input 0 | | GPIO226 | | 4 | 2 | 2 | I/O | General-Purpose Input Output 226 This pin also has digital mux functions which are described in the GPIO section of this table. | | PGA1_INP3 | | | | | ı | PGA-1 Plus 3 | | VREFHI | | 12 | 11 | 11 | I | ADC High Reference. In external reference mode, externally drive the high reference voltage onto this pin. In internal reference mode, a voltage is driven onto this pin by the device. In either mode, place at least a 2.2-µF capacitor and a 100hm resistor in series on this pin. This capacitor and resistor should be placed as close to the device as possible between the VREFHI and VREFLO pins. On the 32 QFN package, VREFHI is internally tied to VDDA. | | VREFLO | | 13 | 10 | 10 | I | ADC Low Reference, should be tied to VSSA | | | | | | GPIO . | | | | GPIO0 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 0 | | MCPWM1_1A | 1 | | | | 0 | MCPWM-1 Output 1A | | OUTPUTXBAR7 | 3 | | | | О | Output X-BAR Output 7 | | SCIA_RX | 5 | | 65 | | ı | SCI-A Receive Data | | I2CA_SDA | 6 | 42 | 28 | 28 | I/OD | I2C-A Open-Drain Bidirectional Data | | SPIA_PTE | 7 | | | | I/O | SPI-A Peripheral Transmit Enable (PTE) | | EQEP1_INDEX | 13 | | | | I/O | eQEP-1 Index | | MCPWM1_3A | 15 | | | | 0 | MCPWM-1 Output 3A | | | 1 | | | | | - I | | MUX POSITION | 48 PT | 00.1/50 | | PIN | | | |--------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------| | | 40 F I | 32 VFC | 32 RHB | TYPE | DESCRIPTION | | | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 1 | | | 1 | | | | 0 | MCPWM-1 Output 1B | | | 3 | | | | 0 | Output X-BAR Output 4 | | | 5 | 44 | 07 | 07 | 0 | SCI-A Transmit Data | | | 6 | 41 | 21 | 21 | I/OD | I2C-A Open-Drain Bidirectional Clock | | | 7 | | | | I/O | SPI-A Peripheral Out, Controller In (POCI) | | | 9 | | | | I/O | eQEP-1 Strobe | | | 15 | | | | 0 | MCPWM-1 Output 3B | | | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 2 | | | 1 | | | | 0 | MCPWM-1 Output 2A | | | 5 | | | | 0 | Output X-BAR Output 1 | | | 7 | 40 | | | I/O | SPI-A Peripheral In, Controller Out (PICO) | | | 9 | | | | 0 | SCI-A Transmit Data | | | 11 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 3 | | | 1 | | | | 0 | MCPWM-1 Output 2B | | | 2, 5 | | 26 | | 0 | Output X-BAR Output 2 | | | 7 | 39 | | 26 | I/O | SPI-A Clock | | | 9 | | | | ı | SCI-A Receive Data | | | 11 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 4 | | | 1 | | | | 0 | MCPWM-1 Output 3A | | | 2 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | | 5 | 38 | 25 | 25 | 0 | Output X-BAR Output 3 | | | 9 | | | | I/O | eQEP-1 Strobe | | | 14 | | | | | I/O | SPI-A Peripheral Out, Controller In (POCI) | | 15 | | | | 0 | MCPWM-1 Output 1A | | | | | | | | General-Purpose Input Output 5 | | | | | | | | MCPWM-1 Output 3B | | | | | | | | I2C-A Open-Drain Bidirectional Data | | | | | | | | Output X-BAR Output 3 | | | | 47 | 30 | 30 | | SPI-A Peripheral Transmit Enable (PTE) | | | 9 | | | | | SPI-A Peripheral Out, Controller In (POCI) | | | | | | | | SCI-A Receive Data | | | | | | | | MCPWM-1 Output 1B | | | | | | | | General-Purpose Input Output 6 | | | | | | | | Output X-BAR Output 4 | | | | | | | | External MCPWM Synchronization Pulse | | | | 48 | | | | eQEP-1 Input A | | | | | | | | MCPWM-1 Output 3A | | | | | | | | MCPWM-1 Output 2A | | | | 1 3 5 6 7 9 15 0, 4, 8, 12 1 5 7 9 11 0, 4, 8, 12 1 2, 5 7 9 11 0, 4, 8, 12 1 2 5 9 14 15 0, 4, 8, 12 1 2 3 7 | 1 3 5 6 7 9 15 0, 4, 8, 12 1 2, 5 7 9 11 0, 4, 8, 12 1 2 5 38 9 11 0, 4, 8, 12 1 2 5 38 9 14 15 0, 4, 8, 12 1 2 3 7 9 11 15 0, 4, 8, 12 1 2 3 47 9 11 15 0, 4, 8, 12 2 3 47 9 48 5 | 1 3 5 6 7 9 15 0, 4, 8, 12 1 5 7 9 11 0, 4, 8, 12 1 2, 5 7 9 11 0, 4, 8, 12 1 2 5 9 11 0, 4, 8, 12 1 2 5 9 14 15 0, 4, 8, 12 1 2 3 3 7 9 11 15 0, 4, 8, 12 1 2 3 3 47 30 9 11 15 0, 4, 8, 12 2 3 47 30 9 11 15 0, 4, 8, 12 2 3 48 5 10 | 1 3 5 6 7 9 15 0, 4, 8, 12 1 2, 5 7 9 11 0, 4, 8, 12 1 2, 5 7 9 11 0, 4, 8, 12 1 2 5 9 14 15 0, 4, 8, 12 1 2 5 9 14 15 0, 4, 8, 12 1 2 3 7 9 11 15 0, 4, 8, 12 1 2 3 7 47 30 30 30 | 1 3 6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | **Table 5-1. Pin Attributes (continued)** | | | | | | | · | |--------------|--------------|-------|--------|--------|-------------|-------------------------------------------------------------------------------| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | GPIO7 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 7 | | MCPWM1_2A | 2 | | | | 0 | MCPWM-1 Output 2A | | OUTPUTXBAR5 | 3 | | | | 0 | Output X-BAR Output 5 | | EQEP1_B | 5 | 43 | | 29 | I | eQEP-1 Input B | | SPIA_PICO | 7 | 43 | | 29 | I/O | SPI-A Peripheral In, Controller Out (PICO) | | MCPWM3_1A | 9 | | | | 0 | MCPWM-3 Output 1A | | SCIA_TX | 11 | | | | 0 | SCI-A Transmit Data | | MCPWM1_2B | 15 | | | | 0 | MCPWM-1 Output 2B | | GPIO8 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 8 | | ADCSOCAO | 3 | | | | 0 | ADC Start of Conversion A for External ADC | | EQEP1_STROBE | 5 | | | | I/O | eQEP-1 Strobe | | SCIA_TX | 6 | | | | 0 | SCI-A Transmit Data | | SPIA_PICO | 7 | | | | I/O | SPI-A Peripheral In, Controller Out (PICO) | | I2CA_SCL | 9 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | GPIO9 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 9 | | SCIB_TX | 2 | | | | 0 | SCI-B Transmit Data | | OUTPUTXBAR6 | 3 | | | | 0 | Output X-BAR Output 6 | | EQEP1_INDEX | 5 | | | | I/O | eQEP-1 Index | | SCIA_RX | 6 | | | | ı | SCI-A Receive Data | | SPIA_CLK | 7 | | | | I/O | SPI-A Clock | | MCPWM1 1B | 9 | | | | 0 | MCPWM-1 Output 1B | | I2CA_SCL | 14 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | GPIO10 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 10 | | MCPWM1 2B | 2 | | | | 0 | MCPWM-1 Output 2B | | ADCSOCBO | 3 | | | | 0 | ADC Start of Conversion B for External ADC | | EQEP1_A | 5 | | | | ı | eQEP-1 Input A | | SCIB_TX | 6 | | | | 0 | SCI-B Transmit Data | | SPIA POCI | 7 | | | | 1/0 | SPI-A Peripheral Out, Controller In (POCI) | | I2CA_SDA | 9 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | GPIO11 | 0, 4, 8, 12 | | | | 1/0 | General-Purpose Input Output 11 | | OUTPUTXBAR7 | 3 | | | | 0 | Output X-BAR Output 7 | | EQEP1 B | 5 | | | | ı | eQEP-1 Input B | | SCIB_RX | 6 | | | | '<br> | SCI-B Receive Data | | SPIA_PTE | 7 | | 14 | 14 | I/O | SPI-A Peripheral Transmit Enable (PTE) | | MCPWM3 1B | 9 | | | | 0 | MCPWM-3 Output 1B | | EQEP1 A | 11 | | | | ı | eQEP-1 Input A | | SPIA_PICO | 13 | | | | I/O | SPI-A Peripheral In, Controller Out (PICO) | | SFIA_FICO | 13 | | | | 1/0 | General-Purpose Input Output 12 This pin also | | GPIO12 | 0, 4, 8, 12 | | | | I/O | has analog functions which are described in the ANALOG section of this table. | | MCPWM3_1A | 1 | 24 | | | 0 | MCPWM-3 Output 1A | | EQEP1_STROBE | 5 | | | | I/O | eQEP-1 Strobe | | SCIB_TX | 6 | | | | 0 | SCI-B Transmit Data | | SPIA_CLK | 11 | | | | I/O | SPI-A Clock | Table 5-1. Pin Attributes (continued) | Table 5-1. Pin Attributes (continued) | | | | | | | | | |---------------------------------------|--------------|-------|--------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | | | GPIO13 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 13 This pin also has analog functions which are described in the ANALOG section of this table. | | | | MCPWM3_1B | 1 | 23 | | | О | MCPWM-3 Output 1B | | | | EQEP1_INDEX | 5 | 20 | | | I/O | eQEP-1 Index | | | | SCIB_RX | 6 | | | | ı | SCI-B Receive Data | | | | SPIA_POCI | 11 | | | | I/O | SPI-A Peripheral Out, Controller In (POCI) | | | | GPIO16 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 16 | | | | SPIA_PICO | 1 | | | | I/O | SPI-A Peripheral In, Controller Out (PICO) | | | | OUTPUTXBAR7 | 3 | | | | 0 | Output X-BAR Output 7 | | | | SCIA_TX | 6 | | | | О | SCI-A Transmit Data | | | | EQEP1 STROBE | 9 | 26 | | | I/O | eQEP-1 Strobe | | | | XCLKOUT | 11 | | | | 0 | External Clock Output. This pin outputs a divided-down version of a chosen clock signal from within the device. | | | | EQEP1 B | 13 | | | | l , | eQEP-1 Input B | | | | GPIO17 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 17 | | | | SPIA POCI | 1 | | | | I/O | SPI-A Peripheral Out, Controller In (POCI) | | | | OUTPUTXBAR8 | 3 | | | | 0 | Output X-BAR Output 8 | | | | EQEP1_INDEX | 9 | | | | 1/0 | eQEP-1 Index | | | | GPIO18 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 18 | | | | SPIA CLK | 1 | | | | I/O | SPI-A Clock | | | | SCIB_TX | 2 | | | | 0 | SCI-B Transmit Data | | | | I2CA_SCL | 6 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | | | EQEP1_A | 9 | 33 | 21 | 21 | 1 | eQEP-1 Input A | | | | XCLKOUT | 11 | | | | 0 | External Clock Output. This pin outputs a divided-down version of a chosen clock signal from within the device. | | | | X2 | ALT | | | | I/O | Crystal oscillator output. | | | | GPIO19 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 19 | | | | SPIA_PTE | 1 | | | | I/O | SPI-A Peripheral Transmit Enable (PTE) | | | | SCIB_RX | 2 | | | | ı | SCI-B Receive Data | | | | I2CA_SDA | 6 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | | | EQEP1_B | 9 | | | | ı | eQEP-1 Input B | | | | _<br>X1 | ALT | 34 | 22 | 22 | I/O | Crystal oscillator input or single-ended clock input. The device initialization software must configure this pin before the crystal oscillator is enabled. To use this oscillator, a quartz crystal circuit must be connected to X1 and X2. This pin can also be used to feed a single-ended 3.3-V level clock. | | | | GPIO20 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 20 | | | | EQEP1_A | 1 | | | | ı | eQEP-1 Input A | | | | SPIA_PICO | 6 | | | | I/O | SPI-A Peripheral In, Controller Out (PICO) | | | | I2CA_SCL | 11 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | | | UARTA_TX | 15 | | | | 0 | UART-A Transmit Data | | | | | | Table | 9-1. PIN At | tributes (c | | ea)<br> | |--------------|--------------|-------|-------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | GPIO21 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 21 | | EQEP1_B | 1 | | | | I | eQEP-1 Input B | | SPIA_POCI | 6 | | | | I/O | SPI-A Peripheral Out, Controller In (POCI) | | I2CA_SDA | 11 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | UARTA_RX | 15 | | | | I | UART-A Receive Data | | GPIO22 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 22 | | EQEP1_STROBE | 1 | | | | I/O | eQEP-1 Strobe | | SCIB_TX | 3 | | | | 0 | SCI-B Transmit Data | | GPIO23 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 23 | | EQEP1_INDEX | 1 | | | | I/O | eQEP-1 Index | | SPIA_PTE | 2 | | | | I/O | SPI-A Peripheral Transmit Enable (PTE) | | SCIB_RX | 3 | | | | ı | SCI-B Receive Data | | GPIO24 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 24 | | OUTPUTXBAR1 | 1 | | | | 0 | Output X-BAR Output 1 | | EQEP1_A | 2 | | | | ı | eQEP-1 Input A | | SPIA_PTE | 3 | 07 | 45 | 45 | I/O | SPI-A Peripheral Transmit Enable (PTE) | | SPIA PICO | 6 | 27 | 15 | 15 | I/O | SPI-A Peripheral In, Controller Out (PICO) | | SCIA_TX | 11 | | | | О | SCI-A Transmit Data | | ERRORSTS | 13 | | | | 0 | Error Status Output. This signal requires an external pulldown. | | GPIO28 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 28 This pin also has analog functions which are described in the ANALOG section of this table. | | SCIA_RX | 1 | | | | ı | SCI-A Receive Data | | OUTPUTXBAR8 | 2 | | | | О | Output X-BAR Output 8 | | MCPWM3_1A | 3 | | | | О | MCPWM-3 Output 1A | | OUTPUTXBAR5 | 5 | | | | О | Output X-BAR Output 5 | | EQEP1 A | 6 | 2 | 32 | 32 | ı | eQEP-1 Input A | | EQEP1 STROBE | 9 | | | | I/O | eQEP-1 Strobe | | UARTA_TX | 10 | | | | О | UART-A Transmit Data | | SPIA_CLK | 11 | | | | I/O | SPI-A Clock | | ERRORSTS | 13 | | | | 0 | Error Status Output. This signal requires an external pulldown. | | I2CA_SDA | 14 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | GPIO29 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 29 | | SCIA_TX | 1 | | | | 0 | SCI-A Transmit Data | | MCPWM1_2A | 2 | | | | 0 | MCPWM-1 Output 2A | | MCPWM3_1B | 3 | | | | О | MCPWM-3 Output 1B | | OUTPUTXBAR6 | 5 | | | | О | Output X-BAR Output 6 | | EQEP1_B | 6 | 4 | 24 | 24 | ı | eQEP-1 Input B | | EQEP1 INDEX | 9 | 1 | 31 | 31 | I/O | eQEP-1 Index | | UARTA RX | 10 | | | | ı | UART-A Receive Data | | SPIA_PTE | 11 | | | | I/O | SPI-A Peripheral Transmit Enable (PTE) | | ERRORSTS | 13 | | | | 0 | Error Status Output. This signal requires an external pulldown. | | I2CA_SCL | 14 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | Table 5-1. Pin Attributes (continued) | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | |--------------|--------------|-------|--------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO30 | 0, 4, 8, 12 | | | | 1/0 | General-Purpose Input Output 30 | | OUTPUTXBAR7 | 5 | | | | 0 | Output X-BAR Output 7 | | EQEP1 STROBE | 6 | | | | 1/0 | eQEP-1 Strobe | | MCPWM1 1A | 11 | | | | 0 | MCPWM-1 Output 1A | | GPIO32 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 32 | | I2CA SDA | 1 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | EQEP1 INDEX | 2 | | | | 1/0 | eQEP-1 Index | | SPIA CLK | 3 | 32 | 20 | 20 | 1/0 | SPI-A Clock | | UARTA_RX | 6 | | | | "0 | UART-A Receive Data | | ADCSOCBO | 13 | | | | 0 | ADC Start of Conversion B for External ADC | | GPIO33 | 0, 4, 8, 12 | | | | 1/0 | General-Purpose Input Output 33 | | | | | | | I/OD | ' ' | | I2CA_SCL | 1 | | | | 0 | I2C-A Open-Drain Bidirectional Clock Output X-BAR Output 4 | | OUTPUTXBAR4 | 5 | 25 | | | | ' ' | | UARTA_TX | 6 | | | | 0 | UART-A Transmit Data | | EQEP1_B | 11 | | | | | eQEP-1 Input B | | ADCSOCAO | 13 | | | | 0 | ADC Start of Conversion A for External ADC | | GPIO35 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 35 | | SCIA_RX | 1 | | | | | SCI-A Receive Data | | SPIA_POCI | 2 | | | | 1/0 | SPI-A Peripheral Out, Controller In (POCI) | | I2CA_SDA | 3 | | | | I/OD | I2C-A Open-Drain Bidirectional Data | | UARTA_RX | 7 | 31 | 19 | 19 | I | UART-A Receive Data | | EQEP1_A | 9 | 31 | 19 | 19 | I | eQEP-1 Input A | | TDI | 15 | | | | I | JTAG Test Data Input (TDI) - TDI is the default mux selection for the pin. The internal pullup is disabled by default. The internal pullup should be enabled or an external pullup added on the board if this pin is used as JTAG TDI to avoid a floating input. | | GPIO37 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 37 | | OUTPUTXBAR2 | 1 | | | | О | Output X-BAR Output 2 | | SPIA_PTE | 2 | | | | I/O | SPI-A Peripheral Transmit Enable (PTE) | | I2CA_SCL | 3 | | | | I/OD | I2C-A Open-Drain Bidirectional Clock | | SCIA_TX | 5 | | | | О | SCI-A Transmit Data | | UARTA_TX | 7 | | | | 0 | UART-A Transmit Data | | EQEP1_B | 9 | 00 | 4-7 | 4- | ı | eQEP-1 Input B | | SYNCOUT | 13 | 29 | 17 | 17 | 0 | External MCPWM Synchronization Pulse | | TDO | 15 | | | | 0 | JTAG Test Data Output (TDO) - TDO is the default mux selection for the pin. The internal pullup is disabled by default. The TDO function will be in a tri-state condition when there is no JTAG activity, leaving this pin floating; the internal pullup should be enabled or an external pullup added on the board to avoid a floating GPIO input. | | GPIO39 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 39 | | EQEP1_INDEX | 9, 14 | | | | I/O | eQEP-1 Index | | SYNCOUT | 13 | | | | 0 | External MCPWM Synchronization Pulse | | | Table 5-1. Pin Attributes (continued) | | | | | | | | | |--------------|---------------------------------------|-------|--------|--------|-------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | | | | GPIO40 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 40 | | | | | MCPWM1_2B | 5 | | | | 0 | MCPWM-1 Output 2B | | | | | SCIB_TX | 9 | | | | О | SCI-B Transmit Data | | | | | EQEP1_A | 10 | | | | 1 | eQEP-1 Input A | | | | | GPIO41 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 41 | | | | | MCPWM3_1A | 1 | | | | 0 | MCPWM-3 Output 1A | | | | | SPIA_CLK | 2 | | | | I/O | SPI-A Clock | | | | | MCPWM1_2A | 5 | | | | О | MCPWM-1 Output 2A | | | | | SCIB_RX | 9 | | | | ı | SCI-B Receive Data | | | | | EQEP1_B | 10 | | | | ı | eQEP-1 Input B | | | | | GPIO43 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 43 | | | | | OUTPUTXBAR6 | 3 | | | | О | Output X-BAR Output 6 | | | | | I2CA_SCL | 6 | 36 | | 24 | I/OD | I2C-A Open-Drain Bidirectional Clock | | | | | UARTA_TX | 7 | | | | О | UART-A Transmit Data | | | | | EQEP1_INDEX | 10 | | | | I/O | eQEP-1 Index | | | | | GPIO45 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 45 | | | | | OUTPUTXBAR8 | 3 | 45 | | | 0 | Output X-BAR Output 8 | | | | | SPIA_POCI | 6 | | | | 1/0 | SPI-A Peripheral Out, Controller In (POCI) | | | | | GPIO46 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 46 | | | | | 01 10 10 | 0, 1, 0, 12 | | | | | General-Purpose Input Output 224 This pin also | | | | | GPIO224 | 0, 4, 8, 12 | | | | I/O | has analog functions which are described in the ANALOG section of this table. | | | | | OUTPUTXBAR3 | 5 | | | | 0 | Output X-BAR Output 3 | | | | | SPIA_PICO | 6 | 6 | 4 | 4 | I/O | SPI-A Peripheral In, Controller Out (PICO) | | | | | MCPWM1_1A | 9 | | | | О | MCPWM-1 Output 1A | | | | | EQEP1_A | 11 | | | | ı | eQEP-1 Input A | | | | | UARTA_TX | 14 | | | | О | UART-A Transmit Data | | | | | GPIO226 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 226 This pin also has analog functions which are described in the ANALOG section of this table. | | | | | SPIA_CLK | 6 | 4 | 2 | 2 | I/O | SPI-A Clock | | | | | MCPWM1_1B | 9 | - | | _ | 0 | MCPWM-1 Output 1B | | | | | EQEP1_STROBE | 11 | | | | I/O | eQEP-1 Strobe | | | | | UARTA_RX | 14 | | | | ı | UART-A Receive Data | | | | | GPIO227 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 227 This pin also has analog functions which are described in the ANALOG section of this table. | | | | | I2CA_SCL | 1 | 20 | 12 | 12 | I/OD | I2C-A Open-Drain Bidirectional Clock | | | | | MCPWM1_3A | 3 | 20 | 13 | 13 | 0 | MCPWM-1 Output 3A | | | | | OUTPUTXBAR1 | 5 | | | | 0 | Output X-BAR Output 1 | | | | | MCPWM1_2B | 6 | | | | 0 | MCPWM-1 Output 2B | | | | | GPIO228 | 0, 4, 8, 12 | | | | 1/0 | General-Purpose Input Output 228 This pin also has analog functions which are described in the ANALOG section of this table. | | | | | ADCSOCAO | 3 | | | | 0 | ADC Start of Conversion A for External ADC | | | | | SPIA_POCI | 6 | 4 | 2 | 2 | 1/0 | SPI-A Peripheral Out, Controller In (POCI) | | | | | MCPWM1_2B | 9 | | | | 0 | MCPWM-1 Output 2B | | | | | EQEP1_B | 11 | | | | ı | eQEP-1 Input B | | | | | | 11 | | | | ļ , | OSE - I IIIput D | | | | | | | Table 5 | 5-1. Pin At | tributes (c | ontinue | ed) | |-------------|--------------|---------------|-------------|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | | GPIO230 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 230 This pin also has analog functions which are described in the ANALOG section of this table. | | I2CA_SDA | 1, 7 | 21 | 13 | 13 | I/OD | I2C-A Open-Drain Bidirectional Data | | MCPWM1_3B | 3 | | | | 0 | MCPWM-1 Output 3B | | MCPWM1_2A | 6 | | | | 0 | MCPWM-1 Output 2A | | GPIO242 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 242 This pin also has analog functions which are described in the ANALOG section of this table. | | MCPWM1_2A | 3 | 5 | 3 | 3 | 0 | MCPWM-1 Output 2A | | OUTPUTXBAR2 | 5 | | | | 0 | Output X-BAR Output 2 | | SPIA_PTE | 6 | | | | I/O | SPI-A Peripheral Transmit Enable (PTE) | | EQEP1_INDEX | 11 | | | | I/O | eQEP-1 Index | | GPIO243 | 0, 4, 8, 12 | | | | I/O | General-Purpose Input Output 243 | | XCLKOUT | 1 | | | | 0 | External Clock Output. This pin outputs a divided-down version of a chosen clock signal from within the device. | | | | I | TEST, JTA | G, AND RESI | ET | | | TCK | | 28 | 16 | 16 | I | JTAG test clock with internal pullup. | | TMS | | 30 | 18 | 18 | I/O | JTAG test-mode select (TMS) with internal pullup. This serial control input is clocked into the TAP controller on the rising edge of TCK. This device does not have a TRSTn pin. An external pullup resistor (recommended 2.2 k $\Omega$ ) on the TMS pin to VDDIO should be placed on the board to keep JTAG in reset during normal operation. | | XRSn | | 3 | 1 | 1 | I/OD | Device Reset (in) and Watchdog Reset (out). During a power-on condition, this pin is driven low by the device. An external circuit may also drive this pin to assert a device reset. This pin is also driven low by the MCU when a watchdog reset occurs. During watchdog reset, the XRSn pin is driven low for the watchdog reset duration of 512 OSCCLK cycles. A resistor between 2.2 k $\Omega$ and 10 k $\Omega$ should be placed between XRSn and VDDIO. If a capacitor is placed between XRSn and VSS for noise filtering, it should be 100 nF or smaller. These values will allow the watchdog to properly drive the XRSn pin to VOL within 512 OSCCLK cycles when the watchdog reset is asserted. This pin is an opendrain output with an internal pullup. If this pin is driven by an external device, it should be done using an open-drain device. | | | | | POWER A | ND GROUN | D | | | VDDA | | 18 | 11 | 11 | | 3.3-V Analog Power Pins. Place a minimum 2.2-µF decoupling capacitor on each pin. On the 32 QFN package, VREFHI is internally tied to VDDA. See the Power Management Module (PMM) section for usage details. | | VDDIO | | 35, 46 | 23 | 23 | | 3.3-V Digital I/O Power Pins. See the Power Management Module (PMM) section for usage details. | | VSS | | 22, 37,<br>44 | 24, 29 | PAD | | Digital Ground. For QFN packages, the ground pad on the bottom of the package must be soldered to the ground plane of the PCB. | | SIGNAL NAME | MUX POSITION | 48 PT | 32 VFC | 32 RHB | PIN<br>TYPE | DESCRIPTION | |-------------|--------------|-------|--------|--------|-------------|---------------| | VSSA | | 17 | 10 | 10 | | Analog Ground | # 5.3 Signal Descriptions # 5.3.1 Analog Signals Table 5-2. Analog Signals | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | nalog Signals<br>48 PT | 32 VFC | 32 RHB | |-------------|-------------|------------------------------------------|------------------------|--------|--------| | A0 | 1 | ADC-A Input 0 | 11 | 7 | 7 | | A1 | ı | ADC-A Input 1 | 10 | 7 | 7 | | A2 | 1 | ADC-A Input 2 | 6 | 4 | 4 | | A3 | 1 | ADC-A Input 3 | 5 | 3 | 3 | | A4 | ı | ADC-A Input 4 | 19 | 12 | 12 | | A5 | ı | ADC-A Input 5 | 9 | 6 | 6 | | A6 | ı | ADC-A Input 6 | 4 | 2 | 2 | | A7 | ı | ADC-A Input 7 | 15 | 8 | 8 | | A8 | ı | ADC-A Input 8 | 16 | 9 | 9 | | A9 | ı | ADC-A Input 9 | 20 | 13 | 13 | | <b>A10</b> | ı | ADC-A Input 10 | 21 | 13 | 13 | | A11 | ı | ADC-A Input 11 | 8 | 6 | 6 | | A12 | ı | ADC-A Input 12 | 14 | 8 | 8 | | A14 | ı | ADC-A Input 14 | 7 | 5 | 5 | | A15 | ı | ADC-A Input 15 | 7 | 5 | 5 | | A16 | ı | ADC-A Input 16 | 2 | 32 | 32 | | A19 | I | ADC-A Input 19 | 23 | | | | A20 | ı | ADC-A Input 20 | 24 | | | | AIO225 | I | Analog Pin Used For Digital Input 225 | 19 | 12 | 12 | | AIO231 | I | Analog Pin Used For Digital Input 231 | 11 | 7 | 7 | | AIO232 | I | Analog Pin Used For Digital Input 232 | 10 | 7 | 7 | | AIO233 | I | Analog Pin Used For Digital Input 233 | 7 | 5 | 5 | | AIO237 | I | Analog Pin Used For Digital Input 237 | 8 | 6 | 6 | | AIO238 | ı | Analog Pin Used For Digital Input 238 | 14 | 8 | 8 | | AIO239 | ı | Analog Pin Used For Digital Input 239 | 7 | 5 | 5 | | AIO241 | ı | Analog Pin Used For Digital Input 241 | 16 | 9 | 9 | | AIO244 | ı | Analog Pin Used For Digital Input 244 | 9 | 6 | 6 | | AIO245 | ı | Analog Pin Used For Digital Input 245 | 15 | 8 | 8 | | CMP1_HN0 | I | CMPSS-1 High Comparator Negative Input 0 | 7 | 5 | 5 | | CMP1_HN1 | I | CMPSS-1 High Comparator Negative Input 1 | 8 | 6 | 6 | | CMP1_HP0 | I | CMPSS-1 High Comparator Positive Input 0 | 6 | 4 | 4 | | CMP1_HP1 | I | CMPSS-1 High Comparator Positive Input 1 | 8 | 6 | 6 | | CMP1_HP2 | I | CMPSS-1 High Comparator Positive Input 2 | 4 | 2 | 2 | | CMP1_HP3 | I | CMPSS-1 High Comparator Positive Input 3 | 7 | 5 | 5 | | CMP1_HP4 | I | CMPSS-1 High Comparator Positive Input 4 | 10 | 7 | 7 | | CMP1_LN0 | I | CMPSS-1 Low Comparator Negative Input 0 | 7 | 5 | 5 | | | | | | | | **Table 5-2. Analog Signals (continued)** | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | 48 PT | 32 VFC | 32 RHB | |-------------|-------------|------------------------------------------|-------|--------|--------| | CMP1_LN1 | ı | CMPSS-1 Low Comparator Negative Input 1 | 8 | 6 | 6 | | CMP1_LP0 | I | CMPSS-1 Low Comparator Positive Input 0 | 6 | 4 | 4 | | CMP1_LP1 | I | CMPSS-1 Low Comparator Positive Input 1 | 8 | 6 | 6 | | CMP1_LP2 | I | CMPSS-1 Low Comparator Positive Input 2 | 4 | 2 | 2 | | CMP1_LP3 | I | CMPSS-1 Low Comparator Positive Input 3 | 7 | 5 | 5 | | CMP1_LP4 | I | CMPSS-1 Low Comparator Positive Input 4 | 10 | 7 | 7 | | CMP2_HN0 | I | CMPSS-2 High Comparator Negative Input 0 | 21 | 13 | 13 | | CMP2_HN1 | I | CMPSS-2 High Comparator Negative Input 1 | 14 | 8 | 8 | | CMP2_HP0 | I | CMPSS-2 High Comparator Positive Input 0 | 19 | 12 | 12 | | CMP2_HP1 | I | CMPSS-2 High Comparator Positive Input 1 | 14 | 8 | 8 | | CMP2_HP2 | I | CMPSS-2 High Comparator Positive Input 2 | 20 | 13 | 13 | | CMP2_HP3 | I | CMPSS-2 High Comparator Positive Input 3 | 21 | 13 | 13 | | CMP2_HP4 | I | CMPSS-2 High Comparator Positive Input 4 | 16 | 9 | 9 | | CMP2_LN0 | I | CMPSS-2 Low Comparator Negative Input 0 | 21 | 13 | 13 | | CMP2_LN1 | I | CMPSS-2 Low Comparator Negative Input 1 | 14 | 8 | 8 | | CMP2_LP0 | I | CMPSS-2 Low Comparator Positive Input 0 | 19 | 12 | 12 | | CMP2_LP1 | I | CMPSS-2 Low Comparator Positive Input 1 | 14 | 8 | 8 | | CMP2_LP2 | I | CMPSS-2 Low Comparator Positive Input 2 | 20 | 13 | 13 | | CMP2_LP3 | I | CMPSS-2 Low Comparator Positive Input 3 | 21 | 13 | 13 | | CMP2_LP4 | I | CMPSS-2 Low Comparator Positive Input 4 | 16 | 9 | 9 | | CMP3_HN0 | I | CMPSS-3 High Comparator Negative Input 0 | 5 | 3 | 3 | | CMP3_HN1 | I | CMPSS-3 High Comparator Negative Input 1 | 9 | 6 | 6 | | CMP3_HP0 | I | CMPSS-3 High Comparator Positive Input 0 | 4 | 2 | 2 | | CMP3_HP1 | I | CMPSS-3 High Comparator Positive Input 1 | 9 | 6 | 6 | | CMP3_HP2 | I | CMPSS-3 High Comparator Positive Input 2 | 11 | 7 | 7 | | CMP3_HP3 | I | CMPSS-3 High Comparator Positive Input 3 | 5 | 3 | 3 | | | | | | | | **Table 5-2. Analog Signals (continued)** | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | 48 PT | 32 VFC | 32 RHB | |-------------|-------------|------------------------------------------|-------|--------|--------| | 01400 1104 | . ITPE | CMPSS-3 High Comparator Positive | _ | _ | _ | | CMP3_HP4 | I | Input 4 | 7 | 5 | 5 | | CMP3_LN0 | I | CMPSS-3 Low Comparator Negative Input 0 | 5 | 3 | 3 | | CMP3_LN1 | I | CMPSS-3 Low Comparator Negative Input 1 | 9 | 6 | 6 | | CMP3_LP0 | ı | CMPSS-3 Low Comparator Positive Input 0 | 4 | 2 | 2 | | CMP3_LP1 | ı | CMPSS-3 Low Comparator Positive Input 1 | 9 | 6 | 6 | | CMP3_LP2 | I | CMPSS-3 Low Comparator Positive Input 2 | 11 | 7 | 7 | | CMP3_LP3 | I | CMPSS-3 Low Comparator Positive Input 3 | 5 | 3 | 3 | | CMP3_LP4 | I | CMPSS-3 Low Comparator Positive Input 4 | 7 | 5 | 5 | | CMP4_HN0 | I | CMPSS-4 High Comparator Negative Input 0 | 19 | 12 | 12 | | CMP4_HN1 | I | CMPSS-4 High Comparator Negative Input 1 | 15 | 8 | 8 | | CMP4_HP0 | I | CMPSS-4 High Comparator Positive Input 0 | 20 | 13 | 13 | | CMP4_HP1 | I | CMPSS-4 High Comparator Positive Input 1 | 15 | 8 | 8 | | CMP4_HP2 | I | CMPSS-4 High Comparator Positive Input 2 | 14 | 8 | 8 | | CMP4_HP3 | I | CMPSS-4 High Comparator Positive Input 3 | 19 | 12 | 12 | | CMP4_HP4 | I | CMPSS-4 High Comparator Positive Input 4 | 16 | 9 | 9 | | CMP4_LN0 | I | CMPSS-4 Low Comparator Negative Input 0 | 19 | 12 | 12 | | CMP4_LN1 | I | CMPSS-4 Low Comparator Negative Input 1 | 15 | 8 | 8 | | CMP4_LP0 | I | CMPSS-4 Low Comparator Positive Input 0 | 20 | 13 | 13 | | CMP4_LP1 | I | CMPSS-4 Low Comparator Positive Input 1 | 15 | 8 | 8 | | CMP4_LP2 | I | CMPSS-4 Low Comparator Positive Input 2 | 14 | 8 | 8 | | CMP4_LP3 | I | CMPSS-4 Low Comparator Positive Input 3 | 19 | 12 | 12 | | CMP4_LP4 | I | CMPSS-4 Low Comparator Positive Input 4 | 16 | 9 | 9 | | PGA1_INM1 | I | PGA-1 Minus 1 | 19 | 12 | 12 | | PGA1_INM2 | I | PGA-1 Minus 2 | 11 | 7 | 7 | | PGA1_INP1 | I | PGA-1 Plus 1 | 8 | 6 | 6 | | PGA1_INP2 | I | PGA-1 Plus 2 | 2 | 32 | 32 | | PGA1_INP3 | I | PGA-1 Plus 3 | 4 | 2 | 2 | | PGA1_OUT | 0 | PGA-1 Output | 16 | 9 | 9 | **Table 5-2. Analog Signals (continued)** | | | | J.ga.s (55 | | | |-------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--------| | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | 48 PT | 32 VFC | 32 RHB | | VREFHI | 1 | ADC High Reference. In external reference mode, externally drive the high reference voltage onto this pin. In internal reference mode, a voltage is driven onto this pin by the device. In either mode, place at least a 2.2-µF capacitor and a 100hm resistor in series on this pin. This capacitor and resistor should be placed as close to the device as possible between the VREFHI and VREFLO pins. On the 32 QFN package, VREFHI is internally tied to VDDA. | 12 | 11 | 11 | | VREFLO | I | ADC Low Reference, should be tied to VSSA | 13 | 10 | 10 | # 5.3.2 Digital Signals ## **Table 5-3. Digital Signals** | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | GPIO | 48 PT | 32 VFC | 32 RHB | |------------------|-------------|------------------------------------------------------------------|------------------------------------------|--------------------------|--------------------------|-----------------------| | ADCSOCAO | 0 | ADC Start of Conversion A for External ADC | 8, 33, 228 | 4, 25 | 2 | 2 | | ADCSOCBO | 0 | ADC Start of Conversion B for External ADC | 10, 32 | 32 | 20 | 20 | | EQEP1_A | ı | eQEP-1 Input A | 6, 10, 11, 18, 20, 24, 28, 35, 40, 224 | 2, 6, 27, 31, 33, 48 | 4, 14, 15, 19, 21,<br>32 | 4, 14, 15, 19, 21, 32 | | EQEP1_B | ı | eQEP-1 Input B | 7, 11, 16, 19, 21, 29, 33, 37, 41, 228 | 1, 4, 25, 26, 29, 34, 43 | 2, 14, 17, 22, 31 | 2, 14, 17, 22, 29, 31 | | EQEP1_INDEX | I/O | eQEP-1 Index | 0, 9, 13, 17, 23, 29, 32, 39,<br>43, 242 | 1, 5, 23, 32, 36, 42 | 3, 20, 28, 31 | 3, 20, 24, 28, 31 | | EQEP1_STROBE | I/O | eQEP-1 Strobe | 1, 4, 8, 12, 16, 22, 28, 30,<br>226 | 2, 4, 24, 26, 38, 41 | 2, 25, 27, 32 | 2, 25, 27, 32 | | ERRORSTS | 0 | Error Status Output. This signal requires an external pulldown. | 24, 28, 29 | 1, 2, 27 | 15, 31, 32 | 15, 31, 32 | | GPIO0 | I/O | General-Purpose Input Output 0 | 0 | 42 | 28 | 28 | | GPIO1 | I/O | General-Purpose Input Output 1 | 1 | 41 | 27 | 27 | | GPIO2 | I/O | General-Purpose Input Output 2 | 2 | 40 | | | | GPIO3 | I/O | General-Purpose Input Output 3 | 3 | 39 | 26 | 26 | | GPIO4 | I/O | General-Purpose Input Output 4 | 4 | 38 | 25 | 25 | | GPIO5 | I/O | General-Purpose Input Output 5 | 5 | 47 | 30 | 30 | | GPIO6 | I/O | General-Purpose Input Output 6 | 6 | 48 | | | | GPIO7 | I/O | General-Purpose Input Output 7 | 7 | 43 | | 29 | | GPIO8 | I/O | General-Purpose Input Output 8 | 8 | | | | | GPIO9 | I/O | General-Purpose Input Output 9 | 9 | | | | | GPIO10 | I/O | General-Purpose Input Output 10 | 10 | | | | | GPIO11 | I/O | General-Purpose Input Output 11 | 11 | | 14 | 14 | | GPIO12 | I/O | General-Purpose Input Output 12 | 12 | 24 | | | | GPIO13 | I/O | General-Purpose Input Output 13 | 13 | 23 | | | | GPIO16 | I/O | General-Purpose Input Output 16 | 16 | 26 | | | | GPIO17 | I/O | General-Purpose Input Output 17 | 17 | | | | | GPIO18 | I/O | General-Purpose Input Output 18 | 18 | 33 | 21 | 21 | | GPIO19 | I/O | General-Purpose Input Output 19 | 19 | 34 | 22 | 22 | | GPIO20 | I/O | General-Purpose Input Output 20 | 20 | | | | | GPIO21 | I/O | General-Purpose Input Output 21 | 21 | | | | | GPIO22 | I/O | General-Purpose Input Output 22 | 22 | | | | | GPIO23 | I/O | General-Purpose Input Output 23 | 23 | | | | | GPIO24 | 1/0 | General-Purpose Input Output 24 | 24 | 27 | 15 | 15 | | GPIO28 | 1/0 | General-Purpose Input Output 28 | 28 | 2 | 32 | 32 | | GPIO29 | I/O | General-Purpose Input Output 29 | 29 | 1 | 31 | 31 | | GPIO30 | 1/0 | General-Purpose Input Output 30 | 30 | | | | | GPIO32 | 1/0 | General-Purpose Input Output 32 | 32 | 32 | 20 | 20 | | GPIO33 | 1/0 | General-Purpose Input Output 33 | 33 | 25 | 20 | 20 | | GPIO35 | 1/0 | General-Purpose Input Output 35 | 35 | 31 | 19 | 19 | | GPI037 | 1/0 | General-Purpose Input Output 37 | 37 | 29 | 17 | 17 | | GPIO39 | 1/0 | General-Purpose Input Output 39 | 39 | 23 | 17 | 17 | | GPIO40 | 1/0 | General-Purpose Input Output 39 General-Purpose Input Output 40 | 40 | | | | | GPI041 | 1/0 | General-Purpose Input Output 40 General-Purpose Input Output 41 | 41 | | | | | GPI041 | 1/0 | General-Purpose Input Output 41 General-Purpose Input Output 43 | 43 | 36 | | 24 | | GPIO45 | 1/0 | General-Purpose Input Output 45 General-Purpose Input Output 45 | 45 | 45 | | | | GPIO45<br>GPIO46 | 1/0 | General-Purpose Input Output 45 General-Purpose Input Output 46 | | | | | | | | | 46 | 6 | 4 | 4 | | GPI0224 | 1/0 | General-Purpose Input Output 224 | 224 | 6 | 4 | 4 | | GPIO226 | 1/0 | General-Purpose Input Output 226 | 226 | 4 | 2 | 2 | | GPIO227 | 1/0 | General-Purpose Input Output 227 | 227 | 20 | 13 | 13 | | GPIO228 | 1/0 | General-Purpose Input Output 228 | 228 | 4 | 2 | 2 | | GPIO230 | 1/0 | General-Purpose Input Output 230 | 230 | 21 | 13 | 13 | | GPIO242 | I/O | General-Purpose Input Output 242 | 242 | 5 | 3 | 3 | Submit Document Feedback ## Table 5-3. Digital Signals (continued) | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | GPIO | 48 PT | 32 VFC | 32 RHB | |-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------|----------------------------------|----------------------------------| | GPIO243 | I/O | General-Purpose Input Output 243 | 243 | | | | | GP10243 | | General-Purpose Input Output 243 | 1, 3, 4, 8, 9, 18, 20, 29, 33, | 1, 20, 25, 29, 33, 36, | 13, 17, 21, 25, 26, | 13, 17, 21, 24, 25, | | I2CA_SCL | I/OD | I2C-A Open-Drain Bidirectional Clock | 37, 43, 227 | 38, 39, 41 | 27, 31 | 26, 27, 31 | | I2CA_SDA | I/OD | I2C-A Open-Drain Bidirectional Data | 0, 2, 5, 10, 19, 21, 28, 32, 35, 230 | 2, 21, 31, 32, 34, 40,<br>42, 47 | 13, 19, 20, 22, 28,<br>30, 32 | 13, 19, 20, 22, 28,<br>30, 32 | | MCPWM1_1A | 0 | MCPWM-1 Output 1A | 0, 4, 30, 224 | 6, 38, 42 | 4, 25, 28 | 4, 25, 28 | | MCPWM1_1B | 0 | MCPWM-1 Output 1B | 1, 5, 9, 226 | 4, 41, 47 | 2, 27, 30 | 2, 27, 30 | | MCPWM1_2A | 0 | MCPWM-1 Output 2A | 2, 6, 7, 29, 41, 230, 242 | 1, 5, 21, 40, 43, 48 | 3, 13, 31 | 3, 13, 29, 31 | | MCPWM1_2B | 0 | MCPWM-1 Output 2B | 3, 7, 10, 40, 227, 228 | 4, 20, 39, 43 | 2, 13, 26 | 2, 13, 26, 29 | | MCPWM1_3A | 0 | MCPWM-1 Output 3A | 0, 4, 6, 227 | 20, 38, 42, 48 | 13, 25, 28 | 13, 25, 28 | | MCPWM1_3B | 0 | MCPWM-1 Output 3B | 1, 5, 230 | 21, 41, 47 | 13, 27, 30 | 13, 27, 30 | | MCPWM3_1A | 0 | MCPWM-3 Output 1A | 7, 12, 28, 41 | 2, 24, 43 | 32 | 29, 32 | | MCPWM3_1B | 0 | MCPWM-3 Output 1B | 11, 13, 29 | 1, 23 | 14, 31 | 14, 31 | | OUTPUTXBAR1 | 0 | Output X-BAR Output 1 | 2, 24, 227 | 20, 27, 40 | 13, 15 | 13, 15 | | OUTPUTXBAR2 | 0 | Output X-BAR Output 2 | 3, 37, 242 | 5, 29, 39 | 3, 17, 26 | 3, 17, 26 | | OUTPUTXBAR3 | 0 | Output X-BAR Output 3 | 4, 5, 224 | 6, 38, 47 | 4, 25, 30 | 4, 25, 30 | | OUTPUTXBAR4 | 0 | Output X-BAR Output 4 | 1, 6, 33 | 25, 41, 48 | 27 | 27 | | OUTPUTXBAR5 | 0 | Output X-BAR Output 5 | 7, 28 | 2, 43 | 32 | 29, 32 | | OUTPUTXBAR6 | 0 | Output X-BAR Output 6 | 9, 29, 43 | 1, 36 | 31 | 24, 31 | | OUTPUTXBAR7 | 0 | Output X-BAR Output 7 | 0, 11, 16, 30 | 26, 42 | 14, 28 | 14, 28 | | OUTPUTXBAR8 | 0 | Output X-BAR Output 8 | 17, 28, 45 | 2, 45 | 32 | 32 | | SCIA_RX | I | SCI-A Receive Data | 0, 3, 5, 9, 28, 35 | 2, 31, 39, 42, 47 | 19, 26, 28, 30, 32 | 19, 26, 28, 30, 32 | | SCIA_TX | 0 | SCI-A Transmit Data | 1, 2, 7, 8, 16, 24, 29, 37 | 1, 26, 27, 29, 40, 41,<br>43 | 15, 17, 27, 31 | 15, 17, 27, 29, 31 | | SCIB_RX | ı | SCI-B Receive Data | 11, 13, 19, 23, 41 | 23, 34 | 14, 22 | 14, 22 | | SCIB_TX | 0 | SCI-B Transmit Data | 9, 10, 12, 18, 22, 40 | 24, 33 | 21 | 21 | | SPIA_CLK | I/O | SPI-A Clock | 3, 9, 12, 18, 28, 32, 41, 226 | 2, 4, 24, 32, 33, 39 | 2, 20, 21, 26, 32 | 2, 20, 21, 26, 32 | | SPIA_PICO | I/O | SPI-A Peripheral In, Controller Out (PICO) | 2, 7, 8, 11, 16, 20, 24, 224 | 6, 26, 27, 40, 43 | 4, 14, 15 | 4, 14, 15, 29 | | SPIA_POCI | I/O | SPI-A Peripheral Out, Controller In (POCI) | 1, 4, 5, 10, 13, 17, 21, 35, 45, 228 | 4, 23, 31, 38, 41, 45,<br>47 | 2, 19, 25, 27, 30 | 2, 19, 25, 27, 30 | | SPIA_PTE | I/O | SPI-A Peripheral Transmit Enable (PTE) | 0, 5, 11, 19, 23, 24, 29, 37,<br>242 | 1, 5, 27, 29, 34, 42, 47 | 3, 14, 15, 17, 22,<br>28, 30, 31 | 3, 14, 15, 17, 22,<br>28, 30, 31 | | SYNCOUT | 0 | External MCPWM Synchronization Pulse | 6, 37, 39 | 29, 48 | 17 | 17 | | TDI | I | JTAG Test Data Input (TDI) - TDI is the default mux selection for the pin. The internal pullup is disabled by default. The internal pullup should be enabled or an external pullup added on the board if this pin is used as JTAG TDI to avoid a floating input. | 35 | 31 | 19 | 19 | | TDO | 0 | JTAG Test Data Output (TDO) - TDO is the default mux selection for the pin. The internal pullup is disabled by default. The TDO function will be in a tristate condition when there is no JTAG activity, leaving this pin floating; the internal pullup should be enabled or an external pullup added on the board to avoid a floating GPIO input. | 37 | 29 | 17 | 17 | | UARTA_RX | I | UART-A Receive Data | 21, 29, 32, 35, 226 | 1, 4, 31, 32 | 2, 19, 20, 31 | 2, 19, 20, 31 | | UARTA_TX | 0 | UART-A Transmit Data | 20, 28, 33, 37, 43, 224 | 2, 6, 25, 29, 36 | 4, 17, 32 | 4, 17, 24, 32 | | X1 | I/O | Crystal oscillator input or single-ended clock input. The device initialization software must configure this pin before the crystal oscillator is enabled. To use this oscillator, a quartz crystal circuit must be connected to X1 and X2. This pin can also be used to feed a single-ended 3.3-V level clock. | 19 | 34 | 22 | 22 | | X2 | I/O | Crystal oscillator output. | 18 | 33 | 21 | 21 | | XCLKOUT | 0 | External Clock Output. This pin outputs a divided-down version of a chosen clock signal from within the device. | 16, 18, 243 | 26, 33 | 21 | 21 | ## 5.3.3 Power and Ground ## Table 5-4. Power and Ground | SIGNAL<br>NAME | DESCRIPTION | 48 PT | 32 VFC | 32 RHB | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--------| | VDDA | 3.3-V Analog Power Pins. Place a minimum 2.2-µF decoupling capacitor on each pin. On the 32 QFN package, VREFHI is internally tied to VDDA. See the Power Management Module (PMM) section for usage details. | 18 | 11 | 11 | | VDDIO | 3.3-V Digital I/O Power Pins. See the Power Management Module (PMM) section for usage details. | 35, 46 | 23 | 23 | | vss | Digital Ground. For QFN packages, the ground pad on the bottom of the package must be soldered to the ground plane of the PCB. | 22, 37, 44 | 24, 29 | PAD | | VSSA | Analog Ground | 17 | 10 | 10 | Submit Document Feedback # 5.3.4 Test, JTAG, and Reset Table 5-5. Test, JTAG, and Reset | SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION | 48 PT | 32 VFC | 32 RHB | |----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|--------| | TCK | I | JTAG test clock with internal pullup. | 28 | 16 | 16 | | TMS | I/O | JTAG test-mode select (TMS) with internal pullup. This serial control input is clocked into the TAP controller on the rising edge of TCK. This device does not have a TRSTn pin. An external pullup resistor (recommended 2.2 k $\Omega$ ) on the TMS pin to VDDIO should be placed on the board to keep JTAG in reset during normal operation. | 30 | 18 | 18 | | XRSn | I/OD | Device Reset (in) and Watchdog Reset (out). During a power-on condition, this pin is driven low by the device. An external circuit may also drive this pin to assert a device reset. This pin is also driven low by the MCU when a watchdog reset occurs. During watchdog reset, the XRSn pin is driven low for the watchdog reset duration of 512 OSCCLK cycles. A resistor between 2.2 k $\Omega$ and 10 k $\Omega$ should be placed between XRSn and VDDIO. If a capacitor is placed between XRSn and VSS for noise filtering, it should be 100 nF or smaller. These values will allow the watchdog to properly drive the XRSn pin to VOL within 512 OSCCLK cycles when the watchdog reset is asserted. This pin is an open-drain output with an internal pullup. If this pin is driven by an external device, it should be done using an open-drain device. | 3 | 1 | 1 | # 5.4 Pin Multiplexing The following section lists the GPIO muxed pins. Copyright © 2025 Texas Instruments Incorporated ## 5.4.1 GPIO Muxed Pins ## **Table 5-6. GPIO Muxed Pins** | 0, 4, 8, 12 | 1 | 2 | 3 | 5 | 6 | 7 | 9 | 10 | 11 | 13 | 14 | 15 | ALT | |-------------|--------------|-------------|-------------|--------------|--------------|-----------|--------------|-------------|-----------|-------------|-------------|-----------|-----| | GPIO0 | MCPWM1_1A | | OUTPUTXBAR7 | SCIA_RX | I2CA_SDA | SPIA_PTE | | | | EQEP1_INDEX | | MCPWM1_3A | | | GPIO1 | MCPWM1_1B | | OUTPUTXBAR4 | SCIA_TX | I2CA_SCL | SPIA_POCI | EQEP1_STROBE | | | | | MCPWM1_3B | | | GPIO2 | MCPWM1_2A | | | OUTPUTXBAR1 | | SPIA_PICO | SCIA_TX | | I2CA_SDA | | | | | | GPIO3 | MCPWM1_2B | OUTPUTXBAR2 | | OUTPUTXBAR2 | | SPIA_CLK | SCIA_RX | | I2CA_SCL | | | | | | GPIO4 | MCPWM1_3A | I2CA_SCL | | OUTPUTXBAR3 | | | EQEP1_STROBE | | | | SPIA_POCI | MCPWM1_1A | | | GPIO5 | MCPWM1_3B | I2CA_SDA | OUTPUTXBAR3 | | | SPIA_PTE | SPIA_POCI | | SCIA_RX | | | MCPWM1_1B | | | GPIO6 | | OUTPUTXBAR4 | SYNCOUT | EQEP1_A | | | | MCPWM1_3A | | | | MCPWM1_2A | | | GPIO7 | | MCPWM1_2A | OUTPUTXBAR5 | EQEP1_B | | SPIA_PICO | MCPWM3_1A | | SCIA_TX | | | MCPWM1_2B | | | GPIO8 | | | ADCSOCAO | EQEP1_STROBE | SCIA_TX | SPIA_PICO | I2CA_SCL | | | | | | | | GPIO9 | | SCIB_TX | OUTPUTXBAR6 | EQEP1_INDEX | SCIA_RX | SPIA_CLK | MCPWM1_1B | | | | I2CA_SCL | | | | GPIO10 | | MCPWM1_2B | ADCSOCBO | EQEP1_A | SCIB_TX | SPIA_POCI | I2CA_SDA | | | | | | | | GPIO11 | | | OUTPUTXBAR7 | EQEP1_B | SCIB_RX | SPIA_PTE | MCPWM3_1B | | EQEP1_A | SPIA_PICO | | | | | GPIO12 | MCPWM3_1A | | | EQEP1_STROBE | SCIB_TX | | | | SPIA_CLK | | | | | | GPIO13 | MCPWM3_1B | | | EQEP1_INDEX | SCIB_RX | | | | SPIA_POCI | | | | | | GPIO16 | SPIA_PICO | | OUTPUTXBAR7 | | SCIA_TX | | EQEP1_STROBE | | XCLKOUT | EQEP1_B | | | | | GPIO17 | SPIA_POCI | | OUTPUTXBAR8 | | SCIA_RX | | EQEP1_INDEX | | | | | | | | GPIO18 | SPIA_CLK | SCIB_TX | | | I2CA_SCL | | EQEP1_A | | XCLKOUT | | | | X2 | | GPIO19 | SPIA_PTE | SCIB_RX | | | I2CA_SDA | | EQEP1_B | | | | | | X1 | | GPIO20 | EQEP1_A | | | | SPIA_PICO | | | | I2CA_SCL | | | UARTA_TX | | | GPIO21 | EQEP1_B | | | | SPIA_POCI | | | | I2CA_SDA | | | UARTA_RX | | | GPIO22 | EQEP1_STROBE | | SCIB_TX | | | | | | | | | | | | GPIO23 | EQEP1_INDEX | SPIA_PTE | SCIB_RX | | | | | | | | | | | | GPIO24 | OUTPUTXBAR1 | EQEP1_A | SPIA_PTE | | SPIA_PICO | | | | SCIA_TX | ERRORSTS | | | | | GPIO28 | SCIA_RX | OUTPUTXBAR8 | MCPWM3_1A | OUTPUTXBAR5 | EQEP1_A | | EQEP1_STROBE | UARTA_TX | SPIA_CLK | ERRORSTS | I2CA_SDA | | | | GPIO29 | SCIA_TX | MCPWM1_2A | MCPWM3_1B | OUTPUTXBAR6 | EQEP1_B | | EQEP1_INDEX | UARTA_RX | SPIA_PTE | ERRORSTS | I2CA_SCL | | | | GPIO30 | | | | OUTPUTXBAR7 | EQEP1_STROBE | | | | MCPWM1_1A | | | | | | GPIO32 | I2CA_SDA | EQEP1_INDEX | SPIA_CLK | | UARTA_RX | | | | | ADCSOCBO | | | | | GPIO33 | I2CA_SCL | | | OUTPUTXBAR4 | UARTA_TX | | | | EQEP1_B | ADCSOCAO | | | | | GPIO35 | SCIA_RX | SPIA_POCI | I2CA_SDA | | | UARTA_RX | EQEP1_A | | | | | TDI | | | GPIO37 | OUTPUTXBAR2 | SPIA_PTE | I2CA_SCL | SCIA_TX | | UARTA_TX | EQEP1_B | | | SYNCOUT | | TDO | | | GPIO39 | | | | | | | EQEP1_INDEX | | | SYNCOUT | EQEP1_INDEX | | | | GPIO40 | | | | MCPWM1_2B | | | SCIB_TX | EQEP1_A | | | | | | | GPIO41 | MCPWM3_1A | SPIA_CLK | | MCPWM1_2A | | | SCIB_RX | EQEP1_B | | | | | | | GPIO43 | | | OUTPUTXBAR6 | | I2CA_SCL | UARTA_TX | | EQEP1_INDEX | | | | | | | GPIO45 | | | OUTPUTXBAR8 | | SPIA_POCI | | | | | | | | | | GPIO46 | | | | | | | | | | | | | | | GPIO224 | | | | OUTPUTXBAR3 | SPIA_PICO | | MCPWM1_1A | | EQEP1_A | | UARTA_TX | | | Product Folder Links: F28E120SC **Table 5-6. GPIO Muxed Pins (continued)** | | Table 5-6. GPIO Muxeu Pins (continueu) | | | | | | | | | | | | | |-------------|----------------------------------------|---|-----------|-------------|-----------|----------|-----------|----|--------------|----|----------|----|-----| | 0, 4, 8, 12 | 1 | 2 | 3 | 5 | 6 | 7 | 9 | 10 | 11 | 13 | 14 | 15 | ALT | | GPIO226 | | | | | SPIA_CLK | | MCPWM1_1B | | EQEP1_STROBE | | UARTA_RX | | | | GPI0227 | I2CA_SCL | | MCPWM1_3A | OUTPUTXBAR1 | MCPWM1_2B | | | | | | | | | | GPIO228 | | | ADCSOCAO | | SPIA_POCI | | MCPWM1_2B | | EQEP1_B | | | | | | GPIO230 | I2CA_SDA | | MCPWM1_3B | | MCPWM1_2A | I2CA_SDA | | | | | | | | | GPIO242 | | | MCPWM1_2A | OUTPUTXBAR2 | SPIA_PTE | | | | EQEP1_INDEX | | | | | | GPIO243 | XCLKOUT | | | | | | | | | | | | | | AIO225 | | | | | | | | | | | | | | | AIO231 | | | | | | | | | | | | | | | AIO232 | | | | | | | | | | | | | | | AIO233 | | | | | | | | | | | | | | | AIO237 | | | | | | | | | | | | | | | AIO238 | | | | | | | | | | | | | | | AIO239 | | | | | | | | | | | | | | | AIO241 | | | | | | | | | | | | | | | AIO244 | | | | | | | | | | | | | | | AIO245 | | | | | | | | | | | | | | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback 31 ## 5.4.2 Digital Inputs on ADC Pins (AIOs) GPIOs on port H are multiplexed with analog pins. These are also referred to as AIOs. These pins can only function in input mode. By default, these pins will function as analog pins and the GPIOs are in a high-Z state. The GPHAMSEL register is used to configure these pins for digital or analog operation. ### Note If digital signals with sharp edges (high dv/dt) are connected to the AIOs, cross-talk can occur with adjacent analog signals. The user should therefore limit the edge rate of signals connected to AIOs if adjacent channels are being used for analog functions. ### 5.4.3 Digital Inputs and Outputs on ADC Pins (AGPIOs) Some GPIOs are multiplexed with analog pins and have digital input and output functionality. These are also referred to as AGPIOs. Unlike AIOs, AGPIOs have full input and output capability. By default, the AGPIOs are not connected and must be configured. Table 5-7 shows how to configure the AGPIOs. To enable the analog functionality, set the register AGPIOCTRLx from analog subsystem. To enable the digital functionality, set the register GPxAMSEL from the *General-Purpose Input/Output (GPIO)* chapter. Table 5-7. AGPIO Configuration | AGPIOCTRLx.GPIOy | GPxAMSEL.GPIOy | Pin Connected To: | | | | |------------------|----------------|-------------------|-------|--|--| | (Default = 0) | (Default = 1) | ADC | GPIOy | | | | 0 | 0 | - | Yes | | | | 0 | 1 | _ (1) | _ (1) | | | | 1 | 0 | - | Yes | | | | 1 | 1 | Yes | - | | | (1) By default there are no signals connected to AGPIO pins. One of the other rows in the table must be chosen for pin functionality. ### Note If digital signals with sharp edges (high dv/dt) are connected to the AGPIOs, cross-talk can occur with adjacent analog signals. The user must therefore limit the edge rate of signals connected to AGPIOs, if adjacent channels are being used for analog functions. ### 5.4.4 GPIO Input X-BAR The Input X-BAR is used to route signals from a GPIO to many different IP blocks such as the ADCs, eCAPs, MCPWMs, and external interrupts (see Figure 5-4). The *Input X-BAR Destinations* table lists the input X-BAR destinations. For details on configuring the Input X-BAR, see the Crossbar (X-BAR) chapter of the *F28E12x Real-Time Microcontrollers Technical Reference Manual*. Submit Document Feedback Figure 5-4. Input X-BAR **Table 5-8. Input X-BAR Destinations** | INPUT | ECAP | PWM<br>XBAR | OUTPUT<br>XBAR | CPU XINT | ADC START<br>OF<br>CONVERSIO<br>N | PWM /<br>ECAP<br>SYNC | DCCx | CMPSS | |-------|------|-------------|----------------|----------|-----------------------------------|-----------------------|------|-------------------------------------------------| | 1 | Yes | Yes | Yes | - | - | - | - | - | | 2 | Yes | Yes | Yes | - | - | - | - | - | | 3 | Yes | Yes | Yes | - | - | - | - | - | | 4 | Yes | Yes | Yes | XINT1 | - | - | - | - | | 5 | Yes | Yes | Yes | XINT2 | ADCEXTSOC | EXTSYNCI<br>N1 | - | - | | 6 | Yes | Yes | Yes | XINT3 | - | EXTSYNCI<br>N2 | - | - | | 7 | Yes | Yes | - | - | - | - | - | CMPSS1_EXT_FILTIN_H[1] / CMPSS3_EXT_FILTIN_H[1] | | 8 | Yes | Yes | - | - | - | - | - | CMPSS1_EXT_FILTIN_L[1] / CMPSS3_EXT_FILTIN_L[1] | | 9 | Yes | Yes | - | - | - | - | - | CMPSS2_EXT_FILTIN_H[1] / CMPSS4_EXT_FILTIN_H[1] | | 10 | Yes | Yes | - | - | - | - | - | CMPSS2_EXT_FILTIN_L[1] / CMPSS4_EXT_FILTIN_L[1] | | 11 | Yes | Yes | - | - | - | - | CLK1 | - | | 12 | Yes | Yes | - | - | - | - | CLK1 | - | # Table 5-8. Input X-BAR Destinations (continued) | INPUT | ECAP | PWM<br>XBAR | OUTPUT<br>XBAR | CPU XINT | ADC START<br>OF<br>CONVERSIO<br>N | PWM /<br>ECAP<br>SYNC | DCCx | CMPSS | |-------|------|-------------|----------------|----------|-----------------------------------|-----------------------|------|-------| | 13 | Yes | Yes | - | XINT4 | - | - | - | - | | 14 | Yes | Yes | - | XINT5 | - | - | - | - | | 15 | Yes | - | - | - | - | - | CLK1 | - | | 16 | Yes | - | - | - | - | - | CLK0 | - | Submit Document Feedback ## 5.4.5 GPIO Output X-BAR and PWM X-BAR The Output X-BAR has eight outputs that can be selected on the GPIO mux as OUTPUTXBARx. The PWM X-BAR has eight outputs that are connected to the TRIPx inputs of the MCPWM. The sources for the Output X-BAR and PWM X-BAR are shown in Figure 5-5. Figure 5-5. GPIO Output X-BAR and PWM X-BAR Sources ### 5.4.6 GPIO and ADC Allocation Table 5-9. GPIO and ADC Allocation | 14010 0 01 01 10 4114 / 120 / 11100411011 | | | | | | | | | | | |-------------------------------------------|-------|----------------------|--------|--|--|--|--|--|--|--| | FEATURE | 48 PT | 32 RHB | 32 VFC | | | | | | | | | GPIO | | | | | | | | | | | | GPIO | 15 | 11 | 9 | | | | | | | | | AGPIO | 8 | 5 | 5 | | | | | | | | | JTAG and Oscillator GPIO | | 4 (TDI, TDO, X1, X2) | | | | | | | | | | Total GPIO | 27 | 20 | 18 | | | | | | | | | AIO | 9 | 6 | 6 | | | | | | | | | Total GPIO and AIO | 36 | 26 | 24 | | | | | | | | | | | ADC | | | | | | | | | | ADC channels | 9 | 6 | 6 | | | | | | | | | AGPIO | 8 | 5 | 5 | | | | | | | | | Total ADC channels (single-ended) | 17 | 11 | 11 | | | | | | | | ## 5.5 Pins With Internal Pullup and Pulldown Some pins on the device have internal pullups or pulldowns. Table 5-10 lists the pull direction and when it is active. The pullups on GPIO pins are disabled by default and can be enabled through software. To avoid any floating unbonded inputs, the Boot ROM will enable internal pullups on GPIO pins that are not bonded out in a particular package. Other pins noted in Table 5-10 with pullups and pulldowns are always on and cannot be disabled. Table 5-10. Pins With Internal Pullup and Pulldown | Table & Tell Inc With Internal Land Paria Landown | | | | | | | | | | |---------------------------------------------------|---------------------|--------------------------------|---------------------|--|--|--|--|--|--| | PIN | RESET<br>(XRSn = 0) | DEVICE BOOT | APPLICATION | | | | | | | | GPIOx | Pullup disabled | Pullup disabled <sup>(1)</sup> | Application defined | | | | | | | | GPIO35/TDI | Pullup o | Application defined | | | | | | | | | GPIO37/TDO | Pullup o | disabled | Application defined | | | | | | | | TCK | Pullup active | | | | | | | | | | TMS | Pullup active | | | | | | | | | | XRSn | Pullup active | | | | | | | | | | Other pins (including AIOs) | | No pullup or pulldown present | | | | | | | | (1) Pins not bonded out in a given package will have the internal pullups enabled by the Boot ROM. Submit Document Feedback # **5.6 Connections for Unused Pins** For applications that do not need to use all functions of the device, Table 5-11 lists acceptable conditioning for any unused pins. When multiple options are listed in Table 5-11, any option is acceptable. Pins not listed in Table 5-11 must be connected according to Section 5. **Table 5-11. Connections for Unused Pins** | SIGNAL NAME | SIGNAL NAME ACCEPTABLE PRACTICE | | | | | | | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | SIGNAL NAME | ANALOG | | | | | | | | VDEELII | | | | | | | | | VREFHI | Tie to VDDA (applies only if ADC is not used in the application) | | | | | | | | VREFLO | Tie to VSSA | | | | | | | | Analog input pins | <ul> <li>No Connect</li> <li>Tie to VSSA</li> <li>Tie to VSSA through resistor</li> </ul> | | | | | | | | Analog input pins (shared with GPIO) | <ul><li>No Connect</li><li>Tie to VSSA through resistor</li></ul> | | | | | | | | | DIGITAL | | | | | | | | GPIOx | <ul> <li>No connection (input mode with internal pullup enabled)</li> <li>No connection (output mode with internal pullup disabled)</li> <li>Pullup or pulldown resistor (any value resistor, input mode, and with internal pullup disabled)</li> </ul> | | | | | | | | GPIO35/TDI | When TDI mux option is selected (default), the GPIO is in Input mode. Internal pullup enabled External pullup resistor | | | | | | | | GPIO37/TDO | When TDO mux option is selected (default), the GPIO is in Output mode only during JTAG activity; otherwise, it is in a tri-state condition. The pin must be biased to avoid extra current on the input buffer. Internal pullup enabled External pullup resistor | | | | | | | | тск | <ul><li>No Connect</li><li>Pullup resistor</li></ul> | | | | | | | | TMS | Pullup resistor | | | | | | | | GPIO19/X1 | Turn XTAL off and: Input mode with internal pullup enabled Input mode with external pullup or pulldown resistor Output mode with internal pullup disabled | | | | | | | | GPIO18/X2 | Turn XTAL off and: Input mode with internal pullup enabled Input mode with external pullup or pulldown resistor Output mode with internal pullup disabled | | | | | | | | | POWER AND GROUND | | | | | | | | VDDA | If a dedicated analog supply is not used, tie to VDDIO. | | | | | | | | VDDIO | All VDDIO pins must be connected per Section 5.3. | | | | | | | | VSS | All VSS pins must be connected to board ground. | | | | | | | | VSSA | If an analog ground is not used, tie to VSS. | | | | | | | | | | | | | | | | # 6 Specifications # 6.1 Absolute Maximum Ratings over recommended operating conditions (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | | |------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|-----|------|--| | Supply voltage | VDDIO with respect to VSS | -0.3 | 4.6 | V | | | | VDDA with respect to VSSA | -0.3 | 4.6 | V | | | Input voltage | V <sub>IN</sub> (3.3 V) | -0.3 | 4.6 | V | | | Output voltage | Vo | -0.3 | 4.6 | V | | | land to classes accurate | Digital/analog input (per pin), $I_{\rm IK}$ ( $V_{\rm IN}$ < VSS/VSSA or $V_{\rm IN}$ > VDDIO/ VDDA) <sup>(4)</sup> | -20 | 20 | | | | Input clamp current | Total for all inputs, $I_{\rm IKTOTAL}$ ( $V_{\rm IN}$ < VSS/VSSA or $V_{\rm IN}$ > VDDIO/VDDA) | -20 | 20 | mA | | | Output current | Digital output (per pin), I <sub>OUT</sub> | -20 | 20 | mA | | | Operating junction temperature | T <sub>J</sub> | -40 | 125 | °C | | | Storage temperature <sup>(3)</sup> | T <sub>stg</sub> | -65 | 150 | °C | | - 1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to VSS, unless otherwise noted. - (3) Long-term high-temperature storage or extended use at maximum temperature conditions may result in a reduction of overall device life. For additional information, see the Semiconductor and IC Package Thermal Metrics Application Report. - (4) Continuous clamp current per pin is ±2 mA. Do not operate in this condition continuously as V<sub>DDIO</sub>/V<sub>DDA</sub> voltage may internally rise and impact other electrical specifications. # 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|--------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------|-------|------| | F28E120 | 0SC, F28E120SB in 48-pin PT pacl | kage | | | | | | | Human-body model (HBM), per A | NSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | ESD) Electrostatic discharge (ESD) | Charged-device model (CDM), | All pins | ±500 | V | | (ESD) | | per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | Corner pins on 48-pin PT: 1, 12, 13, 24, 25, 36, 37, 48 | ±750 | • | | F28E120 | 0SC, F28E120SB in 32-pin VFC pa | ckage | | | | | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | ±2000 | | | V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge (ESD) | Charged-device model (CDM), | All pins | ±500 | V | | (ESD) | | per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | Corner pins on 32-pin VFC: 1, 8, 9, 16, 17, 24, 25, 32 | ±750 | • | | F28E120 | 0SC, F28E120SB in 32-pin RHB pa | ckage | | | | | | | Human-body model (HBM), per A | NSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge (ESD) | Charged-device model (CDM), | All pins | ±500 | V | | - (ESD) | Listing allocating (LOD) | per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | Corner pins on 32-pin RHB: 1, 8, 9, 16, 17, 24, 25, 32 | ±750 | • | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback # **6.3 Recommended Operating Conditions** | | | MIN | NOM | MAX | UNIT | |-----------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------|-----|-------------|------| | Device supply voltage, VDDIO and VDDA | Internal BOR enabled <sup>(3)</sup> | V <sub>BOR-VDDIO</sub> (MAX) + V <sub>BOR-GB</sub> (2) | 3.3 | 3.63 | V | | | Internal BOR disabled | 2.8 | 3.3 | 3.63 | V | | Device ground, VSS | | | 0 | | V | | Analog ground, VSSA | | | 0 | | V | | SR <sub>SUPPLY</sub> | Supply ramp rate of VDDIO, VDD, VDDA with respect to VSS. <sup>(4)</sup> | | | | | | V | Digital input voltage | VSS - 0.3 | | VDDIO + 0.3 | V | | V <sub>IN</sub> | Analog input voltage | VSSA - 0.3 | | VDDA + 0.3 | V | | Junction temperature, T <sub>J</sub> <sup>(1)</sup> | | -40 | | 125 | °C | | Free-Air temperature, T <sub>A</sub> | | -40 | | 105 | °C | <sup>(1)</sup> Operation above T<sub>J</sub> = 105°C for extended duration will reduce the lifetime of the device. See *Calculating Useful Lifetimes of Embedded Processors* for more information. - (2) See the Power Management Module (PMM) section. - (3) Internal BOR is enabled by default. - (4) See the Power Management Module Operating Conditions table. # **6.4 Power Consumption Summary** Current values listed in this section are representative for the test conditions given and not the absolute maximum possible. The actual device currents in an application will vary with application code and pin configurations. Section 6.4.1 lists the system current consumption values. # 6.4.1 System Current Consumption - Internal Supply Over recommended operating conditions (unless otherwise noted) $\mathsf{TYP}:\;\mathsf{V}_{\mathsf{nom}}$ | | PARAMETER | TEST CONDITION | ONS | MIN TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|-----|------| | OPERATIN | G MODE | | | ' | | | | | | This is an estimation of | 30 °C | 32 | | mA | | I <sub>DDIO</sub> (3) | VDDIO current consumption during operational usage | current for a typical heavily loaded application. Actual | 85 °C | | TBD | mA | | | during operational usage | currents will vary depending | 125 ℃ | | TBD | mA | | | | on system activity, I/O electrical loading and | 30 °C | 2.5 | | mA | | | | switching frequency. This | 85 °C | | TBD | mA | | I <sub>DDA</sub> | VDDA current consumption during operational usage | includes Core supply current with Internal Vreg Enabled CPU is running from RAM - Flash is powered up - X1/X2 crystal is powered up - PLL is enabled, SYSCLK=Max Device frequency - Analog modules are powered up - Outputs are static without DC Load - Inputs are static high or low | 105 °C | | TBD | mA | | IDLE MODE | <b>E</b> | | | | | | | | VDDIO current consumption | - CPU is in IDLE mode<br>- PLL is Enabled. | 30 °C | TBD | | mA | | I <sub>DDIO</sub> | while device is in Idle mode | SYSCLK=Max Device | 85 °C | | TBD | mA | | | | Frequency, CPUCLK is gated | 125 ℃ | | 27 | mA | | | | - X1/X2 crystal is powered up<br>- Analog Modules are | 30 °C | 0.01 | | mA | | l | VDDA current consumption while | powered down | 85 °C | | TBD | mA | | I <sub>DDA</sub> | device is in Idle mode | - Outputs are static without DC Load - Inputs are static high or low | 125 ℃ | | TBD | mA | | STANDBY I | MODE (PLL Enabled) | | | | | | | | | - CPU is in STANDBY mode | 30 °C | TBD | | mA | | I <sub>DDIO</sub> | VDDIO current consumption while device is in Standby mode | - PLL is Enabled, SYSCLK & CPUCLK are gated | 85 °C | | TBD | mA | | | minus series is in claims, mode | - X1/X2 crystal is powered | 125 ℃ | | TBD | mA | | | | down<br>- Analog Modules are | 30 °C | TBD | | mA | | | VDDA current consumption while | powered down | 85 °C | | TBD | mA | | I <sub>DDA</sub> | device is in Standby mode | - Outputs are static without DC Load - Inputs are static high or low | 125 ℃ | | 0.1 | mA | Submit Document Feedback # 6.4.1 System Current Consumption - Internal Supply (continued) Over recommended operating conditions (unless otherwise noted) $\mathsf{TYP}:\ \mathsf{V}_{\mathsf{nom}}$ | | PARAMETER | TEST CONDITIO | ONS | MIN | TYP | MAX | UNIT | |-------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------|-----|------| | STANDBY | MODE (PLL Disabled) | | | | | | | | | | - CPU is in STANDBY mode | 30 °C | | TBD | | mA | | I <sub>DDIO</sub> | VDDIO current consumption while device is in Standby mode | - PLL is Disabled, SYSCLK & CPUCLK are gated | 85 ℃ | | | TBD | mA | | | write device is in Standby mode | - X1/X2 crystal is powered | 125 °C | | | TBD | mA | | | | down<br>- Analog Modules are | 30 °C | | TBD | | mA | | | VDDA current consumption while | powered down | 85 ℃ | | | TBD | mA | | I <sub>DDA</sub> | device is in Standby mode | - Outputs are static without DC Load - Inputs are static high or low | 125 ℃ | | | TBD | mA | | HALT MOD | DE | | | I | | | | | | | - CPU is in HALT mode | 30 °C | | TBD | | mA | | I <sub>DDIO</sub> | VDDIO current consumption while device is in Halt mode | - PLL is Disabled, SYSCLK and CPUCLK are gated | 85 ℃ | | | TBD | mA | | | write device is in that mode | - X1/X2 crystal is powered | 125 °C | | | TBD | mA | | | | down | 30 °C | | TBD | | mA | | | VDDA current consumption while | - Analog Modules are powered down | 85 ℃ | | | TBD | mA | | I <sub>DDA</sub> | device is in Halt mode | - Outputs are static without DC Load - Inputs are static high or low | 125 ℃ | | | TBD | mA | | FLASH ER | ASE/PROGRAM | | | | | | | | I <sub>DDIO</sub> | VDDIO current consumption during Erase/Program cycle <sup>(1)</sup> | - CPU is running from RAM - Flash going through | | | TBD | TBD | mA | | I <sub>DDA</sub> | VDDA current consumption during Erase/Program cycle | continuous Program/Erase operation - PLL is enabled, SYSCLK at 120 MHz Peripheral clocks are turned OFF X1/X2 crystal is powered up - Analog is powered down - Outputs are static without DC Load - Inputs are static high or low | | | TBD | TBD | mA | | RESET MC | DDE | | | | | | | | | VDDIO augrant consumertica | | 30 °C | | 8 | | mA | | I <sub>DDIO</sub> | VDDIO current consumption while reset is active <sup>(2)</sup> | | 85 ℃ | | TBD | | mA | | | | Device is under Reset | 125 °C | | TBD | | mA | | | VDDA aumant a martin de l' | Dovido lo unadi 11030t | 30 °C | | 0.01 | | mA | | $I_{DDA}$ | VDDA current consumption while reset is active <sup>(2)</sup> | | 85 ℃ | | TBD | | mA | | | | | 125 ℃ | | TBD | | mA | <sup>(1)</sup> Brownout events during flash programming can corrupt flash data and permanently lock the device. Programming environments using alternate power sources (such as a USB programmer) must be capable of supplying the rated current for the device and other system components with sufficient margin to avoid supply brownout conditions. <sup>(2)</sup> This is the current consumption while reset is active (that is, XRSn is low). <sup>(3)</sup> While this value represents the peak current draw under the listed operating conditions, please refer to the VREG In-rush current specification in the Power Management Module Characteristics section for the max current budget needed for proper operation of the device # 6.4.2 Operating Mode Test Description Section 6.4.1 lists the current consumption values for the operational mode of the device. The operational mode provides an estimation of what an application might encounter. The test condition for these measurements has the following properties: - · Code is executing from RAM. - FLASH is read and kept in active state. - · No external components are driven by I/O pins. - All peripherals have clocks enabled. - All CPUs are actively executing code. - All analog peripherals are powered up. ADC is periodically converting. Submit Document Feedback ## 6.4.3 Current Consumption Graphs The below graphs show a typical representation of the relationship between frequency, temperature, supply, and current consumption on the device. Actual results vary based on the system implementation and conditions. Figure 6-1 shows the typical operating current profile across temperature and operating mode for internal supply, with data based on the *System Current Consumption - VREG Enable - Internal Supply* table (30 °C data is taken at VNOM with higher temperature data points taken at VMAX). #### 6.4.4 Reducing Current Consumption The F28E12x devices provide some methods to reduce the device current consumption: - One of the two low-power modes—IDLE or STANDBY—could be entered during idle periods in the application. - The flash module may be powered down if the code is run from RAM. - Disable the pullups on pins that assume an output function. - To realize the lowest VDDA current consumption in an LPM, see the Analog-to-Digital Converter (ADC) chapter of the F28E12x Real-Time Microcontrollers Technical Reference Manual to ensure each module is powered down as well. # **6.5 Electrical Characteristics** over recommended operating conditions (unless otherwise noted) | PARAMETE | R | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------|------| | alog IO | | | | | | | | Lligh lovel output volte | | I <sub>OH</sub> = I <sub>OH</sub> MIN | VDDIO * 0.8 | | | V | | nigri-ievei output voita | ige | I <sub>OH</sub> = -100 μA | VDDIO – 0.2 | | | V | | Low lovel output volta | go. | I <sub>OL</sub> = I <sub>OL</sub> MAX | | | 0.4 | V | | Low-level output volta | ge | I <sub>OL</sub> = 100 μA | | | 0.2 | V | | High-level output source current for all output pins | | | -4 | | | mA | | Low-level output sink | current for all output pins | | | | 4 | mA | | High-level output impe | edance for all output pins | VOH=VDDS-0.4V | 50 | 65 | 96 | Ω | | Low-level output impe | dance for all output pins | VOL=0.4V | 48 | 60 | 84 | Ω | | High-level input voltage | je | | 2.0 | | | V | | Low-level input voltag | е | | | | 8.0 | V | | Input hysteresis (AIO) | | | 125 | | | mV | | Input hysteresis (GPIC | D) | | 125 | | | | | Input current | Pins with pulldown | VDDIO = 3.3 V<br>V <sub>IN</sub> = VDDIO | | 120 | | μΑ | | Input current | Digital inputs with pullup enabled <sup>(1)</sup> | VDDIO = 3.3 V<br>V <sub>IN</sub> = 0 V | | 160 | | μΑ | | Weak pulldown resista | ance | | 22.66 | 31.49 | 61.55 | kΩ | | Weak pullup resistance | e | | 19.89 | 29.45 | 53.63 | kΩ | | Din lookowa | Digital inputs | Pullups and outputs<br>disabled<br>0 V ≤ V <sub>IN</sub> ≤ VDDIO | | | 0.1 | | | г III leakaye | Analog pins | Analog drivers<br>disabled<br>0 V ≤ V <sub>IN</sub> ≤ VDDA | | | 0.1 | μA | | Innut canacitance | Digital inputs | | | 2 | | pF | | приг сараспансе | Analog pins <sup>(2)</sup> | | | | | PΓ | | | | | | | | | | | | | | | | | | | Alog IO High-level output volta Low-level output volta High-level output sour Low-level output sink High-level output impe Low-level output impe High-level input voltag Low-level input voltag Input hysteresis (AIO) Input current Input current Weak pulldown resista | High-level output voltage Low-level output source current for all output pins Low-level output sink current for all output pins High-level output impedance for all output pins Low-level output impedance for all output pins High-level input voltage Low-level input voltage Input hysteresis (AIO) Input hysteresis (GPIO) Input current Pins with pulldown Digital inputs with pullup enabled(1) Weak pulldown resistance Weak pullup resistance Digital inputs Digital inputs Digital inputs Digital inputs Digital inputs | | | | | - (1) See Pins With Internal Pullup and Pulldown table for a list of pins with a pullup or pulldown. - (2) The analog pins are specified separately, see the Per-Channel Parasitic Capacitance tables that are in the ADC Input Model section. - (3) See the Power Management Module (PMM) section. # 6.6 Thermal Resistance Characteristics for PT Package | | | °C/W <sup>(1)</sup> | |-------------------------------|-----------------------------------------|---------------------| | RΘ <sub>JC</sub> | Junction-to-case thermal resistance | 22.9 | | RΘ <sub>JB</sub> | Junction-to-board thermal resistance | 36.8 | | RΘ <sub>JA</sub> (High k PCB) | Junction-to-free air thermal resistance | 61.8 | | Psi <sub>JT</sub> | Junction-to-package top | 1.2 | | Psi <sub>JB</sub> | Junction-to-board | 36.5 | - (1) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RO<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards: - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air) - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements # 6.7 Thermal Resistance Characteristics for VFC Package | | | °C/W <sup>(1)</sup> | |-------------------------------|------------------------------------------|---------------------| | RΘ <sub>JC</sub> | Junction-to-case thermal resistance, top | 23.2 | | RΘ <sub>JB</sub> | Junction-to-board thermal resistance | 37.0 | | RΘ <sub>JA</sub> (High k PCB) | Junction-to-free air thermal resistance | 63.7 | | Psi <sub>JT</sub> | Junction-to-package top | 1.3 | | Psi <sub>JB</sub> | Junction-to-board | 36.5 | - (1) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RO<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards: - · JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air) - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - · JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements ## 6.8 Thermal Resistance Characteristics for RHB Package | | | °C/W <sup>(1)</sup> | |-------------------------------|---------------------------------------------|---------------------| | DO. | Junction-to-case thermal resistance, top | 25.2 | | RΘ <sub>JC</sub> | Junction-to-case thermal resistance, bottom | 4.1 | | RΘ <sub>JB</sub> | Junction-to-board thermal resistance | 14.0 | | RΘ <sub>JA</sub> (High k PCB) | Junction-to-free air thermal resistance | 33.1 | | Psi <sub>JT</sub> | Junction-to-package top | 0.4 | | Psi <sub>JB</sub> | Junction-to-board | 13.9 | - (1) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RO<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards: - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air) - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements # 6.9 Thermal Design Considerations Based on the end application design and operational profile, the $I_{DD}$ and $I_{DDIO}$ currents could vary. Systems that exceed the recommended maximum power dissipation in the end product may require additional thermal enhancements. Ambient temperature ( $T_A$ ) varies with the end application and product design. The critical factor that affects reliability and functionality is $T_J$ , the junction temperature, not the ambient temperature. Hence, care should be taken to keep $T_J$ within the specified limits. $T_{case}$ should be measured to estimate the operating junction temperature $T_J$ . $T_{case}$ is normally measured at the center of the package top-side surface. The thermal application report *Semiconductor and IC Package Thermal Metrics* helps to understand the thermal metrics and definitions. # 6.10 System ## 6.10.1 Power Management Module (PMM) #### 6.10.1.1 Introduction The Power Management Module (PMM) handles all the power management functions required for device operation. ## 6.10.1.2 Overview The block diagram of the PMM is shown in Figure 6-2. As can be seen, the PMM comprises of various subcomponents, which are described in the subsequent sections. Figure 6-2. PMM Block Diagram #### 6.10.1.2.1 Power Rail Monitors The PMM has voltage monitors on the supply rails that release the XRSn signal high once the voltages cross the set threshold during power up. They also function to trip the XRSn signal low if any of the voltages drop below the programmed levels. The various voltage monitors are described in subsequent sections. # Note Not all the voltage monitors are supported for device operation in an application after boot up. In the case where a voltage monitor is not supported, an external supervisor is recommended if the device needs supply voltage monitoring while the application is running. The three voltage monitors (I/O POR, I/O BOR, VDD POR) all have to release their respective outputs before the device begins operation (that is, XRSn goes high). However, if any of the voltage monitors trips, XRSn is driven low. The I/Os are held in high impedance when any of the voltage monitors trip. ## 6.10.1.2.1.1 I/O POR (Power-On Reset) Monitor The I/O POR monitor supervises the VDDIO rail. During power up, this is the first monitor to release (that is, first to untrip) on VDDIO. #### Note The level at which the I/O POR trips is well below the minimum recommended voltage for VDDIO, and therefore should not be used for device supervision. #### 6.10.1.2.1.2 I/O BOR (Brown-Out Reset) Monitor The I/O BOR monitor also supervises the VDDIO rail. During power up, this is the second monitor to release (that is, second to untrip) on VDDIO. This monitor has a tighter tolerance compared to the I/O POR. Any drop in voltage below the recommended operating voltages will trip the I/O BOR and reset the device but this can be disabled by setting VMONCTL.bit.BORLVMONDIS to 1. The I/O BOR can only be disabled after the device has fully booted up. If the I/O BOR is disabled, the I/O POR will reset the device for voltage drops. Figure 6-3 shows the operating region of the I/O BOR. Figure 6-3. I/O BOR Operating Region #### 6.10.1.2.1.3 VDD POR (Power-On Reset) Monitor The VDD POR monitor supervises the VDD rail. During power up, this monitor releases (that is, untrips) once the voltage crosses the programmed trip level on VDD. #### Note VDD POR is programmed at a level below the minimum recommended voltage for VDD, and therefore it should not be relied upon for VDD supervision if that is required in the application. #### 6.10.1.2.2 External Supervisor Usage VDDIO Monitoring: The I/O BOR feature can be used for I/O rail monitoring as long as it meets the application requirement. ## VDD Monitoring: VDD supplied from the internal VREG: The VDD supply is derived from the VDDIO supply. The VREG is designed in such a way that a valid VDDIO supply(monitored by the IO BOR) implies a valid VDD supply. Submit Document Feedback #### Note The use of an external supervisor with the internal VREG is not supported. #### 6.10.1.2.3 Delay Blocks The delay blocks in the path of the voltage monitors work together to delay the release time between the voltage monitors and XRSn. This is to ensure that the voltages are stable when XRSn releases. The delay blocks are only active during power up (that is, when VDDIO and VDD are ramping up). The delay blocks contribute to the minimum slew rates specified in Power Management Module Electrical Data and Timing for the power rails. #### **Note** The delay numbers specified in the block diagram are typical numbers. ## 6.10.1.2.4 Internal VDD LDO Voltage Regulator (VREG) The internal VREG is supplied by the VDDIO rail and can generate the required output to power the VDD. #### 6.10.1.3 External Components #### 6.10.1.3.1 Decoupling Capacitors VDDIO requiresdecoupling capacitors for correct operation. The requirements are outlined in subsequent sections. ## 6.10.1.3.1.1 VDDIO Decoupling Place a minimum amount of decoupling capacitance on VDDIO. See the C<sub>VDDIO</sub> parameter in Power Management Module Electrical Data and Timing. The actual amount of decoupling capacitance to use is a requirement of the power supply driving VDDIO. Either of the configurations outlined below is acceptable: - Configuration 1: Place a decoupling capacitor on each VDDIO pin per the C<sub>VDDIO</sub> parameter. - Configuration 2: Install a single decoupling capacitor that is the equivalent of C<sub>VDDIO</sub> \* VDDIO pins. #### Note Having the decoupling capacitor or capacitors close to the device pins is critical. #### 6.10.1.4 Power Sequencing # 6.10.1.4.1 Supply Pins Ganging Connecting all 3.3-V rails together and supplying from a single source are strongly recommended. This list includes: - VDDIO - VDDA In addition, connect all power pins to avoid leaving any unconnected. The analog modules on the device have fairly high PSRR; therefore, in most cases, noise on VDDA will have to exceed the recommended operating conditions of the supply rails before the analog modules see performance degradation. Therefore, supplying VDDA separately typically offers minimal benefits. Nevertheless, for the purposes of noise improvement, placing a pi filter between VDDIO and VDDA is acceptable. #### Note All the supply pins per rail are tied together internally. For example, all VDDIO pins are tied together internally. #### 6.10.1.4.2 Signal Pins Power Sequence Before powering the device, do not apply voltage larger than 0.3 V above VDDIO or 0.3 V below VSS to any digital pin and 0.3 V above VDDA or 0.3 V below VSSA to any analog pin (including VREFHI). This sequencing is still required even if VDDIO and VDDA are not tied together. #### **CAUTION** If the above sequence is violated, device malfunction and possibly damage can occur as current will flow through unintended parasitic paths in the device. #### 6.10.1.4.3 Supply Pins Power Sequence ## 6.10.1.4.3.1 Internal VREG/VDD Mode Sequence Figure 6-4 depicts the power sequencing requirements for internal VREG mode. The values for all the parameters indicated can be found in Power Management Module Electrical Data and Timing. - A. This trip point is the trip point before XRSn releases. See the Power Management Module Characteristics table. - B. This trip point is the trip point after XRSn releases. See the Power Management Module Characteristics table. - C. During power up, the All Monitors Release Signal goes high after all POR and BOR monitors are released. See the *PMM Block Diagram*. - D. During power down, the All Monitors Release Signal goes low if any of the POR or BOR monitors are tripped. See the *PMM Block Diagram*. ## Figure 6-4. Internal VREG Power Up Sequence ## For Power Up: - 1. VDDIO (that is, the 3.3-V rail) should come up with the minimum slew rate specified. - 2. The Internal VREG powers up after the I/O monitors (I/O POR and I/O BOR) are released. - 3. After the times specified by $V_{DDIO\text{-}MON\text{-}TOT\text{-}DELAY}$ and $V_{XRSN\text{-}PU\text{-}DELAY}$ , XRSn will be released and the device starts the boot-up sequence. - 4. The I/O BOR monitor has different release points during power up and power down. #### For Power Down: - 1. The only requirement on VDDIO during power down is the slew rate. - 2. The I/O BOR monitor has different release points during power up and power down. - The I/O BOR tripping will cause XRSn to go low after V<sub>XRSN-PD-DELAY</sub> and also power down the Internal VREG. Note The All Monitors Release Signal is an internal signal. Submit Document Feedback #### Note If there is an external circuit driving XRSn (for example, a supervisor), the boot-up sequence does not start until the XRSn pin is released by all internal and external sources. #### 6.10.1.4.3.2 Supply Sequencing Summary and Effects of Violations The acceptable power-up sequence for the rails is summarized below. "Power up" here means the rail in question has reached the minimum recommended operating voltage. ## **CAUTION** Non-acceptable sequences leads to reliability concerns and possibly damage. For simplicity, connecting all 3.3-V rails together and following the descriptions in Supply Pins Power Sequence is recommended. Table 6-1. Internal VREG Sequence Summary | CASE | RAILS POWE | RAILS POWER-UP ORDER | | | | |------|------------|----------------------|------------|--|--| | CASE | VDDIO | VDDA | ACCEPTABLE | | | | А | 1 | 2 | Yes | | | | В | 2 | 1 | No | | | | С | 1 | 1 | Yes | | | #### Note The analog modules on the device should only be powered after VDDA has reached the minimum recommended operating voltage. # 6.10.1.4.3.3 Supply Slew Rate VDDIO has a minimum slew rate requirement. If the minimum slew rate is not met, XRSn might toggle a few times until VDDIO crosses the I/O BOR region. #### Note The toggling on XRSn has no adverse effect on the device as boot only starts once XRSn is steadily high. However if XRSn from the device is used to gate the reset signal of other ICs, then the slew rate requirement should be met to prevent this toggling. # 6.10.1.5 Recommended Operating Conditions Applicability to the PMM As noted in the *Recommended Operating Conditions* table, the voltage $(V_{IN})$ of all pins on the device should be kept above VSS - 0.3 V. Negative voltages below this value will inject current into the device, which could cause abnormal operation. Specific care should be taken for pins near the PMM. A negative voltage on these pins can cause the POR or BOR blocks to unexpectedly assert XRSn or disable the internal VREG (see the *PMM Block Diagram*). Pins near the PMM on this device are shown in the *Pins Near PMM* table below. Table 6-2. Pins Near PMM | PIN NAME | PIN NUMBER | | | | |------------|------------|--------|--------|--| | FIN NAIVIE | 48 PT | 32 VFC | 32 RHB | | | A0/AIO231 | 11 | 7 | 7 | | Methods to avoid negative noise on pins include (in order of importance): - 1. Reduce or eliminate noise at the source. - 2. Avoid coupling between noise sources on these pins. - 3. Filters near the device pin to isolate any noise. # 6.10.1.6 Power Management Module Electrical Data and Timing # 6.10.1.6.1 Power Management Module Operating Conditions over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-------------------------------------------------|-----------------|-----|-----|-----|-------| | General | | | | | | | | C <sub>VDDIO</sub> (1) (2) | VDDIO Capacitance Per<br>Pin <sup>(5)</sup> | | 0.1 | | | uF | | C <sub>VDDA</sub> (1) (2) | VDDA Capacitance Per Pin <sup>(5)</sup> | | 2.2 | | | uF | | SR <sub>VDD33</sub> (3) | Supply Ramp Rate of 3.3V<br>Rails (VDDIO, VDDA) | | 20 | | 100 | mV/us | | V <sub>BOR-VDDIO-GB</sub> | VDDIO Brown Out Reset<br>Voltage Guardband | | | 0.1 | | V | - (1) A bulk capacitor should also be used. The exact value of the decoupling capacitance depends on the system voltage regulation solution that is supplying these pins. - (2) It is recommended to tie the 3.3V rails (VDDIO, VDDA) together and supply them from a single source. - (3) See the Supply Slew Rate section. Supply ramp rate faster than the maximum can trigger the on-chip ESD protection. - (4) TI recommends V<sub>BOR-VDDIO-GB</sub> to avoid BOR-VDDIO resets due to normal supply noise or load-transient events on the 3.3-V VDDIO system regulator. Good system regulator design and decoupling capacitance (following the system regulator specifications) are important to prevent activation of the BOR-VDDIO during normal device operation. The value of V<sub>BOR-VDDIO-GB</sub> is a system-level design consideration; the voltage listed here is typical for many applications. - (5) Max capacitor tolerance should be 20%. Submit Document Feedback ## 6.10.1.6.2 Power Management Module Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|------------------------------------------------------------------------|----------------------------------|-------|-----|-------|------| | $V_{VREG}$ | Internal Voltage Regulator<br>Output | | 1.152 | 1.2 | 1.248 | V | | V <sub>VREG-PU</sub> | Internal Voltage Regulator<br>Power Up Time | | | | 350 | us | | V <sub>VREG-INRUSH</sub> | Internal Voltage Regulator<br>Inrush Current | | | 80 | | mA | | V <sub>POR-VDDIO</sub> | VDDIO Power on Reset<br>Voltage | Before and After XRSn<br>Release | | 2.3 | | V | | V <sub>BOR-VDDIO-UP</sub> | VDDIO Brown Out Reset<br>Voltage on Ramp Up | Before XRSn Release | | 2.7 | | V | | V <sub>BOR-VDDIO-</sub><br>DOWN <sup>(1)</sup> | VDDIO Brown Out Reset<br>Voltage on Ramp Down | After XRSn Release | 2.81 | | 3.0 | V | | V <sub>XRSn-PU</sub> -<br>DELAY <sup>(2)</sup> | XRSn Release Delay after<br>Supplies are Ramped Up<br>During Power-Up | | | 40 | | us | | V <sub>XRSn-PD</sub> -<br>DELAY (3) | XRSn Trip Delay after<br>Supplies are Ramped Down<br>During Power-Down | | | 2 | | us | | V <sub>DDIO-MON-</sub><br>TOT-DELAY | Total Delays in Path of VDDIO Monitors (POR, BOR) | | | 80 | | us | | | XRSn Release Delay after a VDD POR Event | | | 40 | | us | | V <sub>XRSn-MON-</sub><br>RELEASE-DELAY | XRSn Release Delay after a VDDIO BOR Event | Supplies Within Operating Range | | 40 | | us | | | XRSn Release Delay after a VDDIO POR Event | | | 120 | | us | - (1) See the I/O BOR Operating Region figure. - (2) Supplies are considered fully ramped up after they cross the minimum recommended operating conditions for the respective rail. All POR and BOR monitors need to be released before this delay takes effect. RC network delay will add to this. - (3) On power down, any of the POR or BOR monitors that trips will immediately trip XRSn. This delay is the time between any of the POR, BOR monitors tripping and XRSn going low. It is variable and depends on the ramp down rate of the supply. RC network delay will add to this - (4) This is the transient current drawn on the VDDIO rail when the internal VREG turns on. Due to this, there might be some voltage drops on the VDDIO rail when the VREG turns on which could cause the VREG to ramp up in steps. There is no detriment to the device from this but the effect can be reduced if desired by using sufficient decoupling capacitors on VDDIO or picking an LDO/DC-DC that can supply this transient current. # 6.10.2 Reset Timing XRSn is the device reset pin. It functions as an input and open-drain output. The device has a built-in power-on reset (POR) and brown-out reset (BOR) monitors. During power up, the monitor circuits keep the XRSn pin low. For more details, see the *Power Management Module (PMM)* section. A watchdog or NMI watchdog reset will also drive the pin low. An external open-drain circuit may drive the pin to assert a device reset. A resistor with a value from 2.2 k $\Omega$ to 10 k $\Omega$ should be placed between XRSn and VDDIO. A capacitor should be placed between XRSn and VSS for noise filtering, it should be 100 nF or smaller. These values will allow the watchdog to properly drive the XRSn pin to V<sub>OL</sub> within 512 OSCCLK cycles when the watchdog reset is asserted. Figure 6-5 shows the recommended reset circuit. Figure 6-5. Reset Circuit #### 6.10.2.1 Reset Sources The Reset Signals table summarizes the various reset signals and their effect on the device. | Table 6-6. Reset orginals | | | | | | | | | | | |---------------------------|---------------------------------|----------------------|-----------------------------|------|------------|--|--|--|--|--| | Reset Source | CPU Core Reset<br>(C28x, FPU, ) | Peripherals<br>Reset | JTAG / Debug<br>Logic Reset | IOs | XRS Output | | | | | | | POR | Yes | Yes | Yes | Hi-Z | Yes | | | | | | | BOR | Yes | Yes | Yes | Hi-Z | Yes | | | | | | | XRS Pin | Yes | Yes | No | Hi-Z | - | | | | | | | WDRS | Yes | Yes | No | Hi-Z | Yes | | | | | | | NMIWDRS | Yes | Yes | No | Hi-Z | Yes | | | | | | | SYSRS (Debugger Reset) | Yes | Yes | No | Hi-Z | No | | | | | | | SCCRESET | Yes | Yes | No | Hi-Z | No | | | | | | | SIMRESET. XRS | Yes | Yes | No | Hi-Z | Yes | | | | | | | SIMRESET. CPU1RS | Yes | Yes | No | Hi-Z | No | | | | | | Table 6-3. Reset Signals The parameter $t_{h(boot\text{-}mode)}$ must account for a reset initiated from any of these sources. See the *Resets* section of the System Control chapter in the *F28E12x Real-Time Microcontrollers Technical Reference Manual*. #### CAUTION Some reset sources are internally driven by the device. Some of these sources will drive XRSn low, use this to disable any other devices driving the boot pins. The SCCRESET and debugger reset sources do not drive XRSn; therefore, the pins used for boot mode should not be actively driven by other devices in the system. The boot configuration has a provision for changing the boot pins in OTP. Submit Document Feedback # 6.10.2.2 Reset Electrical Data and Timing # 6.10.2.2.1 Reset - XRSn - Timing Requirements | | | MIN MAX | UNIT | |---------------------------|----------------------------------------|---------|------| | t <sub>h(boot-mode)</sub> | Hold time for boot-mode pins | 1.5 | ms | | t <sub>w(RSL2)</sub> | Pulse duration, XRSn low on warm reset | 3.2 | μs | ## 6.10.2.2.2 Reset - XRSn - Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------------|--|---------------------------|-----|--------| | t <sub>w(RSL1)</sub> | Pulse duration, XRSn driven low by device after supplies are stable | | 100 | | μs | | t <sub>w(WDRS)</sub> | Pulse duration, reset pulse generated by watchdog | | 512t <sub>c(OSCCLK)</sub> | | cycles | | t <sub>boot-flash</sub> | Boot-ROM execution time to first instruction fetch in flash | | | 1.2 | ms | ## 6.10.2.2.3 Reset Timing Diagrams - A. The XRSn pin can be driven externally by a supervisor or an external pullup resistor, see the *Pin Attributes* table. On-chip monitors will hold this pin low until the supplies are in a valid range. - B. After reset from any source (see the *Reset Sources* section), the boot ROM code samples Boot Mode pins. Based on the status of the Boot Mode pin, the boot code branches to destination memory or boot code function. If boot ROM code executes after power-on conditions (in debugger environment), the boot code execution time is based on the current SYSCLK speed. The SYSCLK will be based on user environment and could be with or without PLL enabled. Figure 6-6. Power-on Reset After reset from any source (see the Reset Sources section), the Boot ROM code samples BOOT Mode pins. Based on the status of the Boot Mode pin, the boot code branches to destination memory or boot code function. If Boot ROM code executes after power-on conditions (in debugger environment), the Boot code execution time is based on the current SYSCLK speed. The SYSCLK will be based on user environment and could be with or without PLL enabled. Figure 6-7. Warm Reset **ADVANCE INFORMATION** # 6.10.3 Clock Specifications ## 6.10.3.1 Clock Sources This section explains the clock sources and clock domains on this device, and how to configure them for application use. The clock sources are given in Table 6-4. Figure 6-8 and Figure 6-9 provide an overview of the device's clocking system. The relation between PLLRAWCLK and OSCCLK is given in Equation 1. $$f_{PLLRAWCLK} = \frac{f_{OSCCLK} \times (QDIV)}{(PDIV) \times (RDIVCLK0)} \tag{1}$$ **Table 6-4. Possible Reference Clock Sources** | CLOCK SOURCE | DESCRIPTION | |-----------------------|-------------------------------------------------------------------------------------------------------------------| | WROSC | Internal 20MHz to 70MHz oscillator | | SYSOSC <sup>(1)</sup> | Internal 4MHz to 32MHz oscillator | | X1 (XTAL) | External crystal or resonator connected between the X1 and X2 pins or single-ended clock connected to the X1 pin. | (1) On reset, SYSOSC is the default clock source for the PLL (OSCCLK). Figure 6-8. Clocking System Figure 6-9. System PLL #### 6.10.3.2 Clock Frequencies, Requirements, and Characteristics This section provides the frequencies and timing requirements of the input clocks, PLL lock times, frequencies of the internal clocks, and the frequency and switching characteristics of the output clock. ## 6.10.3.2.1 Input Clock Frequency and Timing Requirements, PLL Lock Times #### 6.10.3.2.1.1 Input Clock Frequency | | | MIN | MAX | UNIT | |---------------------|------------------------------------------------------|-----|-----|------| | f <sub>(XTAL)</sub> | Frequency, X1/X2, from external crystal or resonator | 10 | 20 | MHz | | f <sub>(X1)</sub> | Frequency, X1, from external oscillator | 10 | 25 | MHz | #### 6.10.3.2.1.2 XTAL Oscillator Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------|-------------|-----|-------------|------| | X1 V <sub>IL</sub> | Valid low-level input voltage | -0.3 | | 0.3 * VDDIO | V | | X1 V <sub>IH</sub> | Valid high-level input voltage | 0.7 * VDDIO | | VDDIO + 0.3 | V | # 6.10.3.2.1.3 X1 Timing Requirements | | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------|-----|-----|------| | $t_{f(X1)}$ | Fall time, X1 | | 6 | ns | | $t_{r(X1)}$ | Rise time, X1 | | 6 | ns | | t <sub>w(X1L)</sub> | Pulse duration, X1 low as a percentage of t <sub>c(X1)</sub> | 45% | 55% | | | t <sub>w(X1H)</sub> | Pulse duration, X1 high as a percentage of t <sub>c(X1)</sub> | 45% | 55% | | #### 6.10.3.2.1.4 PLL Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | MIN | TYP MAX | UNIT | | | | |----------------------------------|-----|---------|------|--|--|--| | PLL Lock time | | | | | | | | SYS PLL Lock Time <sup>(1)</sup> | | 15 | us | | | | <sup>(1)</sup> The PLL lock time here defines the typical time that takes for the PLL to lock once PLL is enabled (SYSPLLCTL1[PLLENA]=1). Additional time to verify the PLL clock using Dual Clock Comparator (DCC) is not accounted here. TI recommends using the latest example software from C2000Ware for initializing the PLLs. For the system PLL, see InitSysPll() or SysCtl\_setClock(). ## 6.10.3.2.1.5 XCLKOUT Switching Characteristics - PLL Bypassed or Enabled over recommended operating conditions (unless otherwise noted) | | PARAMETER <sup>(1)</sup> | MIN | MAX | UNIT | |----------------------|------------------------------|----------------------|----------------------|------| | t <sub>f(XCO)</sub> | Fall time, XCLKOUT | | 6 | ns | | t <sub>r(XCO)</sub> | Rise time, XCLKOUT | | 6 | ns | | t <sub>w(XCOL)</sub> | Pulse duration, XCLKOUT low | H – 2 <sup>(2)</sup> | H + 2 <sup>(2)</sup> | ns | | t <sub>w(XCOH)</sub> | Pulse duration, XCLKOUT high | H – 2 <sup>(2)</sup> | H + 2 <sup>(2)</sup> | ns | | f <sub>(XCO)</sub> | Frequency, XCLKOUT | | 50 | MHz | - (1) A load of 6 pF is assumed for these parameters. - (2) $H = 0.5t_{c(XCO)}$ # 6.10.3.2.1.6 Internal Clock Frequencies | | | MIN | NOM MAX | UNIT | |--------------------------|-----------------------------------------------------------|------|----------------------|------| | f <sub>(SYSCLK)</sub> | Frequency, device (system) clock | 2 | 160 | MHz | | t <sub>c(SYSCLK)</sub> | Period, device (system) clock | 6.25 | 500 | ns | | f <sub>(INTCLK)</sub> | Frequency, system PLL going into VCO (after PDIV) | 2 | 20 | MHz | | f <sub>(VCOCLK)</sub> | Frequency, system PLL VCO (before ODIV) | 220 | 600 | MHz | | f <sub>(PLLRAWCLK)</sub> | Frequency, system PLL output (before SYSCLK divider) | 6 | 240 | MHz | | f <sub>(PLL)</sub> | Frequency, PLLSYSCLK | 2 | 160 | MHz | | f <sub>(PLL_LIMP)</sub> | Frequency, PLL Limp Frequency (1) | | 45/(ODIV+1) | MHz | | f <sub>(LSP)</sub> | Frequency, LSPCLK | 2 | 160 | MHz | | t <sub>c(LSPCLK)</sub> | Period, LSPCLK | 8.33 | 500 | ns | | f(OSCCLK) | Frequency, OSCCLK (WROSCDIV8 or SYSOSCDIV4 or XTAL or X1) | | See respective clock | MHz | | f <sub>(MCPWM)</sub> | Frequency, MCPWMCLK | | 160 | MHz | 1) PLL output frequency when OSCCLK is dead (Loss of OSCCLK causes PLL to Limp). Submit Document Feedback #### 6.10.3.3 Input Clocks and PLLs In addition to the internal 0-pin oscillators, three types of external clock sources are supported: - A single-ended 3.3-V external clock. The clock signal should be connected to X1, as shown in Figure 6-10, with the XTALCR.SE bit set to 1. - An external crystal. The crystal should be connected across X1 and X2 with its load capacitors connected to VSS as shown in Figure 6-11. - An external resonator. The resonator should be connected across X1 and X2 with its ground connected to VSS as shown in Figure 6-12. # 6.10.3.4 XTAL Oscillator ## 6.10.3.4.1 Introduction The crystal oscillator in this device is an embedded electrical oscillator that, when paired with a compatible quartz crystal (or a ceramic resonator), can generate the system clock required by the device. ## 6.10.3.4.2 Overview The following sections describe the components of the electrical oscillator and crystal. # 6.10.3.4.2.1 Electrical Oscillator The electrical oscillator in this device is a Pierce oscillator. It is a positive feedback inverter circuit that requires a tuning circuit in order to oscillate. When this oscillator is paired with a compatible crystal, a tank circuit is formed. This tank circuit oscillates at the fundamental frequency of the crystal. On this device, the oscillator is designed to operate in parallel resonance mode due to the shunt capacitor (C0) and required load capacitors (CL). Figure 6-13 illustrates the components of the electrical oscillator and the tank circuit. Figure 6-13. Electrical Oscillator Block Diagram # 6.10.3.4.2.1.1 Modes of Operation The electrical oscillator in this device has two modes of operation: crystal mode and single-ended mode. ## 6.10.3.4.2.1.1.1 Crystal Mode of Operation In the crystal mode of operation, a quartz crystal with load capacitors has to be connected to X1 and X2. This mode of operation is engaged when [XTAL On] = 1, which is achieved by setting XTALCR.OSCOFF = 0 and XTALCR.SE = 0. There is an internal bias resistor for the feedback loop so an external one should not be used. Adding an external bias resistor will create a parallel resistance with the internal Rbias, moving the bias point of operation and possibly leading to clipped waveforms, out-of-specification duty cycle, and reduction in the effective negative resistance. In this mode of operation, the resultant clock on X1 is passed through a comparator (Comp) to the rest of the chip. The clock on X1 needs to meet the VIH and VIL of the comparator. See the *XTAL Oscillator Characteristics* table for the VIH and VIL requirements of the comparator. # 6.10.3.4.2.1.1.2 Single-Ended Mode of Operation In the single-ended mode of operation, a clock signal is connected to X1 with X2 left unconnected. A quartz crystal should not be used in this mode. This mode is enabled when [XTAL On] = 0, which can be achieved by setting XTALCR.OSCOFF = 1 and XTALCR.SE = 1. Submit Document Feedback In this mode of operation, the clock on X1 is passed through a buffer (Buffer) to the rest of the chip. See the X1 Input Level Characteristics When Using an External Clock Source (Not a Crystal) table for the input requirements of the buffer. ## 6.10.3.4.2.1.2 XTAL Output on XCLKOUT The output of the electrical oscillator that is fed to the rest of the chip can be brought out on XCLKOUT for observation by configuring the CLKSRCCTL3.XCLKOUTSEL and XCLKOUTDIVSEL.XCLKOUTDIV registers. See the *GPIO Muxed Pins* table for a list of GPIOs that XCLKOUT comes out on. # 6.10.3.4.2.2 Quartz Crystal Electrically, a quartz crystal can be represented by an LCR (Inductor-Capacitor-Resistor) circuit. However, unlike an LCR circuit, crystals have very high Q due to the low motional resistance and are also very underdamped. Components of the crystal are shown in Figure 6-14 and explained below. Figure 6-14. Crystal Electrical Representation **Cm** (**Motional capacitance**): Denotes the elasticity of the crystal. **Rm (Motional resistance):** Denotes the resistive losses within the crystal. This is not the ESR of the crystal but can be approximated as such depending on the values of the other crystal components. Lm (Motional inductance): Denotes the vibrating mass of the crystal. **C0** (Shunt capacitance): The capacitance formed from the two crystal electrodes and stray package capacitance. **CL** (Load capacitance): This is the effective capacitance seen by the crystal at its electrodes. It is external to the crystal. The frequency ppm specified in the crystal data sheet is usually tied to the CL parameter. Note that most crystal manufacturers specify CL as the effective capacitance seen at the crystal pins, while some crystal manufacturers specify CL as the capacitance on just one of the crystal pins. Check with the crystal manufacturer for how the CL is specified in order to use the correct values in calculations. From Figure 6-13, CL1 and CL2 are in series; so, to find the equivalent total capacitance seen by the crystal, the capacitance series formula has to be applied which simply evaluates to [CL1]/2 if CL1 = CL2. It is recommended that a stray PCB capacitance be added to this value. 3 pF to 5 pF are reasonable estimates, but the actual value will depend on the PCB in question. Note that the load capacitance is a requirement of both the electrical oscillator and crystal. The value chosen has to satisfy both the electrical oscillator and the crystal. The effect of CL on the crystal is frequency-pulling. If the effective load capacitance is lower than the target, the crystal frequency will increase and vice versa. However, the effect of frequency-pulling is usually very minimal and typically results in less than 10-ppm variation from the nominal frequency. #### 6.10.3.4.3 Functional Operation #### 6.10.3.4.3.1 ESR - Effective Series Resistance Effective Series Resistance is the resistive load the crystal presents to the electrical oscillator at resonance. The higher the ESR, the lower the Q, and less likely the crystal will start up or maintain oscillation. The relationship between ESR and the crystal components is indicated below. $$ESR = Rm * \left(1 + \frac{C0}{CL}\right)^2 \tag{2}$$ Note that ESR is not the same as motional resistance of the crystal, but can be approximated as such if the effective load capacitance is much greater than the shunt capacitance. #### 6.10.3.4.3.2 Rneg - Negative Resistance Negative resistance is the impedance presented by the electrical oscillator to the crystal. It is the amount of energy the electrical oscillator must supply to the crystal to overcome the losses incurred during oscillation. Rneg depicts a circuit that provides rather than consume energy and can also be viewed as the overall gain of the circuit. The generally accepted practice is to have Rneg > 3x ESR to 5x ESR to ensure the crystal starts up under all conditions. Note that it takes slightly more energy to start up the crystal than it does to sustain oscillation; therefore, if it can be ensured that the negative resistance requirement is met at start-up, then oscillation sustenance will not be an issue. Figure 6-15 and Figure 6-16 show the variation between negative resistance and the crystal components for this device. As can be seen from the graphs, the crystal shunt capacitance (C0) and effective load capacitance (CL) greatly influence the negative resistance of the electrical oscillator. Note that these are typical graphs; so, refer to Table 6-5 for minimum and maximum values for design considerations. # 6.10.3.4.3.3 Start-up Time Start-up time is an important consideration when selecting the components of the crystal circuit. As mentioned in the *Rneg – Negative Resistance* section, for reliable start-up across all conditions, it is recommended that the Rneg > 3x ESR to 5x ESR of the crystal. Crystal ESR and the dampening resistor (Rd) greatly affect the start-up time. The higher the two values, the longer the crystal takes to start up. Longer start-up times are usually a sign that the crystal and components are not a correct match. Refer to the *Crystal Oscillator Specifications* section for the typical start-up times. Note that the numbers specified here are typical numbers provided for guidance only. Actual start-up time depends heavily on the crystal in question and the external components. # 6.10.3.4.3.3.1 X1/X2 Precondition On this device, the GPIO19/18 alternate functionality on X1/X2 can be used to speed up the start-up time of the crystal if needed. This functionality is achieved by preconditioning the load capacitors CL1 and CL2 to a known state before the XTAL is turned on. See the for details. ## 6.10.3.4.3.4 DL - Drive Level Drive level refers to how much power is provided by the electrical oscillator and dissipated by the crystal. The maximum drive level specified in the crystal manufacturer's data sheet is usually the maximum the crystal can dissipate without damage or significant reduction in operating life. On the other hand, the drive level specified by the electrical oscillator is the maximum power it can provide. The actual power provided by the electrical oscillator is not necessarily the maximum power and depends on the crystal and board components. Submit Document Feedback For cases where the actual drive level from the electrical oscillator exceeds the maximum drive level specification of the crystal, a dampening resistor (Rd) should be installed to limit the current and reduce the power dissipated by the crystal. Note that Rd reduces the circuit gain; and therefore, the actual value to use should be evaluated to make sure all other conditions for start-up and sustained oscillation are met. ## 6.10.3.4.4 How to Choose a Crystal Using Crystal Oscillator Specifications as a reference: - 1. Pick a crystal frequency (for example, 20 MHz). - 2. Check that the ESR of the crystal $\leq$ 50 $\Omega$ per specifications for 20 MHz. - 3. Check that the load capacitance requirement of the crystal manufacturer is within 6 pF and 12 pF per specifications for 20 MHz. - As mentioned, CL1 and CL2 are in series; so, provided CL1 = CL2, effective load capacitance CL = [CL1]/2. - Adding board parasitics to this results in CL = [CL1]/2 + Cstray - 4. Check that the maximum drive level of the crystal >= 1 mW. If this requirement is not met, a dampening resistor Rd can be used. Refer to DL Drive Level on other points to consider when using Rd. #### 6.10.3.4.5 Testing It is recommended that the user have the crystal manufacturer completely characterize the crystal with their board to ensure the crystal always starts up and maintains oscillation. Below is a brief overview of some measurements that can be performed: Due to how sensitive the crystal circuit is to capacitance, it is recommended that scope probes not be connected to X1 and X2. If scope probes must be used to monitor X1/X2, an active probe with less than 1-pF input capacitance should be used. ## **Frequency** - 1. Bring out the XTAL on XCLKOUT. - 2. Measure this frequency as the crystal frequency. #### **Negative Resistance** - 1. Bring out the XTAL on XCLKOUT. - 2. Place a potentiometer in series with the crystal between the load capacitors. - 3. Increase the resistance of the potentiometer until the clock on XCLKOUT stops. - 4. This resistance plus the crystal's actual ESR is the negative resistance of the electrical oscillator. ## Start-Up Time - 1. Turn off the XTAL. - 2. Bring out the XTAL on XCLKOUT. - 3. Turn on the XTAL and measure how long it takes the clock on XCLKOUT to stay within 45% and 55% duty cycle. ## 6.10.3.4.6 Common Problems and Debug Tips ## Crystal Fails to Start Up Go through the How to Choose a Crystal section and make sure there are no violations. # Crystal Takes a Long Time to Start Up - If a dampening resistor Rd is installed, it is too high. - If no dampening resistor is installed, either the crystal ESR is too high or the overall circuit gain is too low due to high load capacitance. # 6.10.3.4.7 Crystal Oscillator Specifications # 6.10.3.4.7.1 Crystal Oscillator Parameters | | | MIN | MAX | UNIT | |----------|---------------------------|-----|-----|------| | CL1, CL2 | Load capacitance | 12 | 24 | pF | | C0 | Crystal shunt capacitance | | 7 | pF | # 6.10.3.4.7.2 Crystal Equivalent Series Resistance (ESR) Requirements For the Crystal Equivalent Series Resistance (ESR) Requirements table: - 1. Crystal shunt capacitance (C0) should be less than or equal to 7 pF. - ESR = Negative Resistance/3 Table 6-5. Crystal Equivalent Series Resistance (ESR) Requirements | CRYSTAL FREQUENCY (MHz) | MAXIMUM ESR (Ω)<br>(CL1 = CL2 = 12 pF) | MAXIMUM ESR (Ω)<br>(CL1 = CL2 = 24 pF) | |-------------------------|----------------------------------------|----------------------------------------| | 10 | 55 | 110 | | 12 | 50 | 95 | | 14 | 50 | 90 | | 16 | 45 | 75 | | 18 | 45 | 65 | | 20 | 45 | 50 | # Negative Resistance vs. 10MHz Crystal Figure 6-15. Negative Resistance Variation at 10 MHz # Negative Resistance vs. 20MHz Crystal Figure 6-16. Negative Resistance Variation at 20 MHz Submit Document Feedback # 6.10.3.4.7.3 Crystal Oscillator Electrical Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------|---------------------------------------------------|-----|-----|-----|------| | Start-up | f = 10 MHz | ESR MAX = 110 Ω<br>CL1 = CL2 = 24 pF<br>C0 = 7 pF | 4 | | | ms | | Start-up time <sup>(1)</sup> | f = 20 MHz | ESR MAX = 50 Ω<br>CL1 = CL2 = 24 pF<br>C0 = 7 pF | | 2 | | ms | | Crystal drive I | level (DL) | | | | 1 | mW | (1) Start-up time is dependent on the crystal and tank circuit components. TI recommends that the crystal vendor characterize the application with the chosen crystal. #### 6.10.3.5 Internal Oscillators To reduce production board costs and application development time, all devices contain two independent internal oscillators, referred to as SYSOSC and WROSC. By default, SYSOSC is set as the source for the system reference clock (OSCCLK) and WROSC is set as the backup clock source. Applications requiring tighter SCI baud rate matching can use the SCI baud tuning example (baud\_tune\_via\_uart) available in C2000Ware. #### 6.10.3.5.1 System Oscillator SYSOSC over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------|-----|------|-----|------| | f <sub>SYSOSC</sub> | Factory trimmed SYSOSC frequency | SYSOSCCFG.FREQ=00 (BASE) | | 32.2 | | MHz | | | SYSOSC frequency accuracy when | SETUSEFCL=1, T <sub>a</sub> = 25 °C | TBD | TBD | | | | f <sub>SYSOSC</sub> | enabled when the internal ROSC resistor | SETUSEFCL=1, 0 °C < T <sub>a</sub> < 85 °C | TBD | | TBD | % | | | | SETUSEFCL=1 -40 °C < T <sub>a</sub> < 125 °C | TBD | | TBD | | | f <sub>SYSOSC</sub> | SYSOSC accuracy when frequency correction loop (FCL) is disabled, 24MHz | SETUSEFCL=0, SYSOSCCFG.FREQ=00, -40 °C < T $_{\rm a}$ < 125 °C | TBD | | TBD | % | | t <sub>settle,</sub><br>sysosc | Settling time to target accuracy (2) | SETUSEFCL=1 | | | TBD | us | - (1) The SYSOSC frequency correction loop (FCL) enables high SYSOSC accuracy via an internal reference resistor when using the FCL. See the SYSOSC section of the technical reference manual for details on computing SYSOSC accuracy. - When SYSOSC is enabled from a disabled state, the SYSOSC output will be released to the device within the time specified by t<sub>start, SYSOSC</sub>. Once the output is released, the SYSOSC worst-case accuracy is specified by f<sub>settle</sub>, SYSOSC. After the time specified by t<sub>settle, SYSSOSC</sub>, the SYSOSC will have settled to the target f<sub>SYSOSC</sub> accuracy. Submit Document Feedback #### 6.10.4 Flash Parameters Table 6-6 lists the minimum required Flash wait states with different clock sources and frequencies. Wait state is the value set in register FRDCNTL[RWAIT]. Table 6-6. Minimum Required Flash Wait States with Different Clock Sources and Frequencies | CPUCLK (MHz) | Wait States (FRDCNTL[RWAIT] <sup>(1)</sup> ) | |--------------------|----------------------------------------------| | 120 < CPUCLK ≤ 160 | 3 | | 80 < CPUCLK ≤ 120 | 2 | | 0 < CPUCLK ≤ 80 | 1 | (1) Minimum required FRDCNTL[RWAIT] is 1, RWAIT=0 is not supported. The F28E12x devices have an improved 128-bit prefetch buffer that provides high flash code execution efficiency across wait states. Figure 6-17 and Figure 6-18 illustrate typical efficiency across wait-state settings compared to previous-generation devices with a 64-bit prefetch buffer. Wait-state execution efficiency with a prefetch buffer will depend on how many branches are present in application software. Two examples of linear code and if-then-else code are provided. ## **Note** The Main Array flash programming must be aligned to 64-bit address boundaries and each 64-bit word may only be programmed once per write/erase cycle. #### 6.10.4.1 Flash Parameters | PARAMET | MIN | TYP | MAX | UNIT | | |-------------------------------------------------------------------------|-----------------------------|-----|------|--------|--------| | Dragram Time(1) | 128 data bits + 16 ECC bits | | 62.5 | 625 | μs | | Program Time <sup>(1)</sup> | 2KB (Sector) | | 8 | 80 | ms | | | 2KB (Sector) | | 15 | 55 | ms | | Erase Time <sup>(2) (3)</sup> at < 25 cycles | 64KB | | 17 | 61 | ms | | | 128KB | | 18 | 66 | ms | | | 2KB (Sector) | | 25 | 130 | ms | | Erase Time <sup>(2) (3)</sup> at 1000 cycles | 64KB | | 28 | 143 | ms | | | 128KB | | 30 | 157 | ms | | | 2KB (Sector) | | 30 | 221 | ms | | Erase Time <sup>(2) (3)</sup> at 2000 cycles | 64KB | | 33 | 243 | ms | | | 128KB | | 36 | 265 | ms | | | 2KB (Sector) | | 120 | 1003 | ms | | Erase Time <sup>(2) (3)</sup> at 20K cycles | 64KB | | 132 | 1102 | ms | | | 128KB | | 145 | 1205 | ms | | N <sub>wec</sub> Write/Erase Cycles per Bank <sup>(4)</sup> | | | | 100000 | cycles | | t <sub>retention</sub> Data retention duration at T <sub>J</sub> = 85°C | | 20 | | | years | - Program time is at the maximum device frequency. Program time includes overhead of the flash state machine but does not include the time to transfer the following into RAM: - · Code that uses flash API to program the flash - Flash API itself - · Flash data to be programmed In other words, the time indicated in this table is applicable after all the required code/data is available in the device RAM, ready for programming. The transfer time will significantly vary depending on the speed of the JTAG debug probe used. Program time calculation is based on programming 144 bits at a time at the specified operating frequency. Program time includes Program verify by the CPU. The program time does not degrade with write/erase (W/E) cycling, but the erase time does. Erase time includes Erase verify by the CPU and does not involve any data transfer. - (2) Erase time includes Erase verify by the CPU. - (3) The on-chip flash memory is in an erased state when the device is shipped from TI. As such, erasing the flash memory is not required prior to programming, when programming the device for the first time. However, the erase operation is needed on all subsequent programming operations. - 4) The combined total of bank and sector write/erase cycles is limited to this number. ## 6.10.5 RAM Specifications #### Table 6-7. RAM Parameters | RAM TYPE | SIZE<br>EACH | FETCH TIME<br>(CYCLES) | READ TIME<br>(CYCLES) | STORE TIME<br>(CYCLES) | SUPPORTED<br>BUS WIDTHS<br>(BITS) | HOST<br>ACCESS<br>LIST | WAIT<br>STATES | BURST<br>ACCESS<br>SUPPORT | | | | |----------|--------------|------------------------|-----------------------|------------------------|-----------------------------------|------------------------|----------------|----------------------------|--|--|--| | GS RAM | 12KB | | | | | | | | | | | | MO | 2KB | 2 | 2 | 1 | 16/32 | C28x | 0 | No | | | | | M1 | ZND | | | | | | | | | | | # 6.10.6 ROM Specifications # **Table 6-8. ROM Parameters** | RAM TYPE | SIZE<br>EACH | FETCH<br>TIME<br>(CYCLES) | READ<br>TIME<br>(CYCLES) | STORE<br>TIME<br>(CYCLES) | SUPPORTED<br>BUS WIDTHS<br>(BITS) | HOST<br>ACCESS<br>LIST | WAIT<br>STATES | BURST<br>ACCESS<br>SUPPORT | |--------------------------|--------------|---------------------------|--------------------------|---------------------------|-----------------------------------|------------------------|----------------|----------------------------| | Boot ROM + Secure<br>ROM | 64KB | 2 | 2 | 1 | 16/32 | C28x | 0 | No | Product Folder Links: F28E120SC 70 #### 6.10.7 Emulation/JTAG The JTAG (IEEE Standard 1149.1-1990 Standard Test Access Port and Boundary Scan Architecture) port has four dedicated pins: TMS, TDI, TDO, and TCK. The cJTAG (IEEE Standard 1149.7-2009 for Reduced-Pin and Enhanced-Functionality Test Access Port and Boundary-Scan Architecture) port is a compact JTAG interface requiring only two pins (TMS and TCK), which allows other device functionality to be muxed to the traditional GPIO35 (TDI) and GPIO37 (TDO) pins. Typically, no buffers are needed on the JTAG signals when the distance between the MCU target and the JTAG header is smaller than 6 inches (15.24 cm), and no other devices are present on the JTAG chain. Otherwise, each signal should be buffered. Additionally, for most JTAG debug probe operations at 10 MHz, no series resistors are needed on the JTAG signals. However, if high emulation speeds are expected (35 MHz or so), $22-\Omega$ resistors should be placed in series on each JTAG signal. The PD (Power Detect) pin of the JTAG debug probe header should be connected to the board's 3.3-V supply. Header GND pins should be connected to board ground. TDIS (Cable Disconnect Sense) should also be connected to board ground. The JTAG clock should be looped from the header TCK output pin back to the RTCK input pin of the header (to sense clock continuity by the JTAG debug probe). This MCU does not support the EMU0 and EMU1 signals that are present on 14-pin and 20-pin emulation headers. These signals should always be pulled up at the emulation header through a pair of board pullup resistors ranging from 2.2 k $\Omega$ to 4.7 k $\Omega$ (depending on the drive strength of the debugger ports). Typically, a 2.2-k $\Omega$ value is used. Header pin RESET is an open-drain output from the JTAG debug probe header that enables board components to be reset through JTAG debug probe commands (available only through the 20-pin header). Figure 6-19 shows how the 14-pin JTAG header connects to the MCU's JTAG port signals. Figure 6-20 shows how to connect to the 20-pin JTAG header. The 20-pin JTAG header pins EMU2, EMU3, and EMU4 are not used and should be grounded. For more information about hardware breakpoints and watchpoints, see Hardware Breakpoints and Watchpoints in CCS for C2000 devices. For more information about JTAG emulation, see the XDS Target Connection Guide. ## Note JTAG Test Data Input (TDI) is the default mux selection for the pin. The internal pullup is disabled by default. If this pin is used as JTAG TDI, the internal pullup should be enabled or an external pullup added on the board to avoid a floating input. In the cJTAG option, this pin can be used as GPIO. JTAG Test Data Output (TDO) is the default mux selection for the pin. The internal pullup is disabled by default. The TDO function will be in a tri-state condition when there is no JTAG activity, leaving this pin floating. The internal pullup should be enabled or an external pullup added on the board to avoid a floating GPIO input. In the cJTAG option, this pin can be used as GPIO. A. TDI and TDO connections are not required for cJTAG option and these pins can be used as GPIOs instead. Distance between the header and the target should be less than 6 inches (15.24 cm). 3.3 V $2.2 k\Omega$ TRS1 TMS **TMS** 3.3 V 10 kΩ TDI<sup>(A</sup> TDI **TDIS** GND MCU 3.3 V 100 Ω 5 6 PD 3.3V KEY $10 \ k\Omega$ TDO<sup>(A</sup> TDO **GND** 10 **RTCK GND** 11 **TCK TCK GND** $4.7 k\Omega$ $4.7 \text{ k}\Omega$ 13 3.3 V-EMU0 EMU1 **-** 3.3 V w 15 16 **RESET GND** Open 17 18 Drain EMU3 EMU2 19 20 A low pulse from the JTAG debug probe EMU4 **GND** can be tied with other reset sources to reset the board. GND GND Figure 6-19. Connecting to the 14-Pin JTAG Header A. TDI and TDO connections are not required for cJTAG option and these pins can be used as GPIOs instead. Figure 6-20. Connecting to the 20-Pin JTAG Header # 6.10.7.1 JTAG Electrical Data and Timing # 6.10.7.1.1 JTAG Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|---------------------------|---------------------------------------------------|-------|-----|------| | 1 | t <sub>c(TCK)</sub> | Cycle time, TCK | 66.66 | | ns | | 1a | t <sub>w(TCKH)</sub> | Pulse duration, TCK high (40% of t <sub>c</sub> ) | 26.66 | | ns | | 1b | t <sub>w(TCKL)</sub> | Pulse duration, TCK low (40% of t <sub>c</sub> ) | 26.66 | | ns | | 3 | t <sub>su(TDI-TCKH)</sub> | Input setup time, TDI valid to TCK high | 7 | | no | | 3 | t <sub>su(TMS-TCKH)</sub> | Input setup time, TMS valid to TCK high | 7 | | ns | | 4 | t <sub>h(TCKH-TDI)</sub> | Input hold time, TDI valid from TCK high | 7 | | ne | | 4 | t <sub>h(TCKH-TMS)</sub> | Input hold time, TMS valid from TCK high | 7 | | ns | # 6.10.7.1.2 JTAG Switching Characteristics over recommended operating conditions (unless otherwise noted) | NO. | PARAMETER | | MIN | MAX | UNIT | |-----|--------------------------|----------------------------------|-----|-----|------| | 2 | t <sub>d(TCKL-TDO)</sub> | Delay time, TCK low to TDO valid | 6 | 21 | ns | ## 6.10.7.1.3 JTAG Timing Diagram Figure 6-21. JTAG Timing ## 6.10.7.2 cJTAG Electrical Data and Timing # 6.10.7.2.1 cJTAG Timing Requirements | NO. | | | MIN MAX | UNIT | |-----|---------------------------|------------------------------------------------------|---------|------| | 1 | t <sub>c(TCK)</sub> | Cycle time, TCK | 100 | ns | | 1a | t <sub>w(TCKH)</sub> | Pulse duration, TCK high (40% of t <sub>c</sub> ) 40 | | ns | | 1b | t <sub>w(TCKL)</sub> | Pulse duration, TCK low (40% of t <sub>c</sub> ) | 40 | ns | | 3 | t <sub>su(TMS-TCKH)</sub> | Input setup time, TMS valid to TCK high | 7 | ns | | 3 | t <sub>su(TMS-TCKL)</sub> | Input setup time, TMS valid to TCK low | 7 | ns | | 4 | t <sub>h(TCKH-TMS)</sub> | Input hold time, TMS valid from TCK high | 2 | ns | | | t <sub>h(TCKL-TMS)</sub> | Input hold time, TMS valid from TCK low | 2 | ns | # 6.10.7.2.2 cJTAG Switching Characteristics over recommended operating conditions (unless otherwise noted) | NO. | PARAMETER | | MIN | MAX | UNIT | |-----|----------------------------|-------------------------------------|-----|-----|------| | 2 | t <sub>d(TCKL-TMS)</sub> | Delay time, TCK low to TMS valid | 6 | 20 | ns | | 5 | t <sub>dis(TCKH-TMS)</sub> | Delay time, TCK high to TMS disable | | 25 | ns | ## 6.10.7.2.3 cJTAG Timing Diagram Figure 6-22. cJTAG Timing Submit Document Feedback ### 6.10.8 GPIO Electrical Data and Timing The peripheral signals are multiplexed with general-purpose input/output (GPIO) signals. On reset, GPIO pins are configured as inputs. For specific inputs, the user can also select the number of input qualification cycles to filter unwanted noise glitches. Many GPIOs have mux options for Output X-BAR which allows an assortment of internal signals to be routed to a GPIO. All of the GPIOs are connected to each Input X-BAR which can route the GPIO's high or low state to different IP blocks, such as the ADCs, eCAPs, MCPWMs, and external interrupts. For more details, see the X-BAR chapter in the *F28E12x Real-Time Microcontrollers Technical Reference Manual*. ### 6.10.8.1 GPIO - Output Timing ### 6.10.8.1.1 General-Purpose Output Switching Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | | MIN MAX | UNIT | |---------------------|---------------------------------------|-----------|---------|-------| | t <sub>r(GPO)</sub> | Rise time, GPIO switching low to high | All GPIOs | 6(1 | ) ns | | t <sub>f(GPO)</sub> | Fall time, GPIO switching high to low | All GPIOs | 6(1 | ) ns | | t <sub>fGPO</sub> | Toggling frequency, GPIO pins | | 5 | ) MHz | (1) Rise time and fall time vary with load. These values assume a 6-pF load. ### 6.10.8.1.2 General-Purpose Output Timing Diagram Figure 6-23. General-Purpose Output Timing ### 6.10.8.2 GPIO - Input Timing ## 6.10.8.2.1 General-Purpose Input Timing Requirements | | | | MIN | MAX | UNIT | |-------------------------|------------------------------------|----------------------|---------------------------------------------|-----|--------| | t <sub>w(SP)</sub> | Sampling period | QUALPRD = 0 | 1t <sub>c(SYSCLK)</sub> | | cycles | | | Sampling period | QUALPRD ≠ 0 | 2t <sub>c(SYSCLK)</sub> * QUALPRD | | cycles | | t <sub>w(IQSW)</sub> | Input qualifier sampling window | | t <sub>w(SP)</sub> * (n <sup>(1)</sup> – 1) | | cycles | | + (2) | A (2) Dules duration CDIO law/hink | Synchronous mode | 2t <sub>c(SYSCLK)</sub> | | cycles | | t <sub>w(GPI)</sub> (2) | Pulse duration, GPIO low/high | With input qualifier | $t_{w(IQSW)} + t_{w(SP)} + 1t_{c(SYSCLK)}$ | | cycles | - 1) "n" represents the number of qualification samples as defined by GPxQSELn register. - (2) For $t_{w(GPI)}$ , pulse width is measured from $V_{IL}$ to $V_{IL}$ for an active low signal and $V_{IH}$ to $V_{IH}$ for an active high signal. ### 6.10.8.2.2 Sampling Mode - A. This glitch will be ignored by the input qualifier. The QUALPRD bit field specifies the qualification sampling period. It can vary from 00 to 0xFF. If QUALPRD = 00, then the sampling period is 1 SYSCLK cycle. For any other value "n", the qualification sampling period in 2n SYSCLK cycles (that is, at every 2n SYSCLK cycles, the GPIO pin will be sampled). - B. The qualification period selected through the GPxCTRL register applies to groups of eight GPIO pins. - C. The qualification block can take either three or six samples. The GPxQSELn Register selects which sample mode is used. - D. In the example shown, for the qualifier to detect the change, the input should be stable for 10 SYSCLK cycles or greater. In other words, the inputs should be stable for (5 × QUALPRD × 2) SYSCLK cycles. This would ensure 5 sampling periods for detection to occur. Because external signals are driven asynchronously, an 13-SYSCLK-wide pulse ensures reliable recognition. Figure 6-24. Sampling Mode Submit Document Feedback ### 6.10.8.3 Sampling Window Width for Input Signals The following section summarizes the sampling window width for input signals for various input qualifier configurations. Sampling frequency denotes how often a signal is sampled with respect to SYSCLK. Sampling frequency = SYSCLK/(2 × QUALPRD), if QUALPRD ≠ 0 Sampling frequency = SYSCLK, if QUALPRD = 0 Sampling period = SYSCLK cycle × 2 × QUALPRD, if QUALPRD ≠ 0 In the previous equations, SYSCLK cycle indicates the time period of SYSCLK. Sampling period = SYSCLK cycle, if QUALPRD = 0 In a given sampling window, either 3 or 6 samples of the input signal are taken to determine the validity of the signal. This is determined by the value written to GPxQSELn register. ### Case 1: Qualification using 3 samples Sampling window width = (SYSCLK cycle × 2 × QUALPRD) × 2, if QUALPRD ≠ 0 Sampling window width = (SYSCLK cycle) × 2, if QUALPRD = 0 ### Case 2: Qualification using 6 samples Sampling window width = (SYSCLK cycle × 2 × QUALPRD) × 5, if QUALPRD ≠ 0 Sampling window width = (SYSCLK cycle) × 5, if QUALPRD = 0 Figure 6-25. General-Purpose Input Timing ### 6.10.9 Interrupts The C28x CPU has fourteen peripheral interrupt lines. Two of them (INT13 and INT14) are connected directly to CPU timers 1 and 2, respectively. The remaining twelve are connected to peripheral interrupt signals through the enhanced Peripheral Interrupt Expansion (ePIE) module. The ePIE multiplexes up to four peripheral interrupts into each CPU interrupt line. It also expands the vector table to allow each interrupt to have its own ISR. This allows the CPU to support a large number of peripherals. An interrupt path is divided into three stages—the peripheral, the ePIE, and the CPU. Each stage has its own enable and flag registers. This system allows the CPU to handle one interrupt while others are pending, implement and prioritize nested interrupts in software, and disable interrupts during certain critical tasks. Figure 6-26 shows the interrupt architecture for this device. Figure 6-26. Device Interrupt Architecture Submit Document Feedback ## 6.10.9.1 External Interrupt (XINT) Electrical Data and Timing For an explanation of the input qualifier parameters, see the General-Purpose Input Timing Requirements table. # 6.10.9.1.1 External Interrupt Timing Requirements | | | | MIN MAX | UNIT | |------------------------------|-------------------------------------|----------------|--------------------------------------------|--------| | t <sub>w(INT)</sub> Pulse du | Pulse duration, INT input low/high | Synchronous | 2t <sub>c(SYSCLK)</sub> | cycles | | | l dise duration, in imput low/riigh | With qualifier | $t_{w(IQSW)} + t_{w(SP)} + 1t_{c(SYSCLK)}$ | cycles | ## 6.10.9.1.2 External Interrupt Switching Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | MIN | MAX | UNIT | |--------------------------------------------------------------------------------|---------------------------------|---------------------------------------------|--------| | $t_{d(INT)}$ Delay time, INT low/high to interrupt-vector fetch <sup>(1)</sup> | $t_{w(IQSW)} + 14t_{c(SYSCLK)}$ | $t_{w(IQSW)} + t_{w(SP)} + 14t_{c(SYSCLK)}$ | cycles | (1) This assumes that the ISR is in a single-cycle memory. ## 6.10.9.1.3 External Interrupt Timing Figure 6-27. External Interrupt Timing ### 6.10.10 Low-Power Modes This device has HALT, IDLE and STANDBY as clock-gating low-power modes. ### 6.10.10.1 Clock-Gating Low-Power Modes IDLE and HALT modes on this device are similar to those on other C28x devices. Table 6-9 describes the effect on the system when any of the clock-gating low-power modes are entered. Table 6-9. Effect of Clock-Gating Low-Power Modes on the Device | MODULES/<br>CLOCK DOMAIN | IDLE | STANDBY | HALT | |--------------------------|---------|---------|----------------------------------------------------| | SYSCLK | Active | Gated | Gated | | CPUCLK | Gated | Gated | Gated | | WDCLK | Active | Active | Gated if CLKSRCCTL1.WDHALTI = 0 | | PLL | Powered | Powered | Software must power down PLL before entering HALT. | | WROSC | Powered | Powered | Powered down if CLKSRCCTL1.WDHALTI = 0 | | SYSOSC | Powered | Powered | Powered down if CLKSRCCTL1.WDHALTI = 0 | | Flash <sup>(1)</sup> | Powered | Powered | Powered | | XTAL <sup>(2)</sup> | Powered | Powered | Powered | The Flash module is not powered down by hardware in any LPM. It may be powered down using software if required by the (1) application. Submit Document Feedback The XTAL is not powered down by hardware in any LPM. It may be powered down by software setting the XTALCR.OSCOFF bit to 1. (2) This can be done at any time during the application if the XTAL is not required. ### 6.10.10.2 Low-Power Mode Wake-up Timing For an explanation of the input qualifier parameters, see the General-Purpose Input Timing Requirements table. ## 6.10.10.2.1 IDLE Mode Timing Requirements | | | | MIN MA | UNIT | |----------------------------|-----------------------------------------|-------------------------|------------------------------------------------|--------| | t <sub>w(WAKE)</sub> Pulse | Pulse duration, external wake-up signal | Without input qualifier | 2t <sub>c(SYSCLK)</sub> | cycles | | | uise duration, external wake-up signal | With input qualifier | 2t <sub>c(SYSCLK)</sub> + t <sub>w(IQSW)</sub> | Cycles | ### 6.10.10.2.2 IDLE Mode Switching Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------|-------------------------|--------------------------|-------------------------------------------------|--------| | t <sub>d(WAKE-IDLE)</sub> Delay time, external wake signal to program execution resume <sup>(1)</sup> | From Flash (active state) | Without input qualifier | | 40t <sub>c(SYSCLK)</sub> | cycles | | | | Delay time, external wake signal to program execution resume <sup>(1)</sup> | Trom riasir (active state) | With input qualifier | | 40t <sub>c(SYSCLK)</sub> + t <sub>w(WAKE)</sub> | cycles | | | | From RAM | Without input qualifier | | 25t <sub>c(SYSCLK)</sub> | cycles | | | | | With input qualifier | | 25t <sub>c(SYSCLK)</sub> + t <sub>w(WAKE)</sub> | cycles | (1) This is the time taken to begin execution of the instruction that immediately follows the IDLE instruction. Execution of an ISR (triggered by the wake-up signal) involves additional latency. ### 6.10.10.2.3 IDLE Entry and Exit Timing Diagram A. WAKE can be any enabled interrupt, WDINT or XRSn. After the IDLE instruction is executed, a delay of five OSCCLK cycles (minimum) is needed before the wake-up signal could be asserted. Figure 6-28. IDLE Entry and Exit Timing Diagram ## 6.10.10.2.4 STANDBY Mode Timing Requirements | | | | MIN MAX | UNIT | |------------------------|-----------------------------------------|--------------------------------------------------------------|------------------------------------------|--------| | Dulas duration sytemal | QUALSTDBY = 0 2t <sub>c(OSCCLK)</sub> | 3t <sub>c(OSCCLK)</sub> | | | | T(\A/A/ZE INIT) | | QUALSTDBY > 0 <br>(2 + QUALSTDBY)t <sub>c(OSCCLK)</sub> (1) | (2 + QUALSTDBY) * t <sub>c(OSCCLK)</sub> | cycles | (1) QUALSTDBY is a 6-bit field in the LPMCR register. # 6.10.10.2.5 STANDBY Mode Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|-----|------------------------------------------------------|--------| | t <sub>d(IDLE-XCOS)</sub> | Delay time, IDLE instruction executed to XCLKOUT stop | | | 16t <sub>c(SYSOSC)</sub> | cycles | | | Delay time, external wake signal to program execution resume <sup>(1)</sup> | Wakeup from flash<br>(Flash module in<br>active state) | | 175t <sub>c(SYSCLK)</sub> + t <sub>w(WAKE-INT)</sub> | cycles | | t <sub>d(WAKE-STBY)</sub> | | Wakeup from RAM | 3 | $t_{c(OSC)} + 15t_{c(SYSCLK)} + t_{w(WAKE-INT)}$ | cycles | (1) This is the time taken to begin execution of the instruction that immediately follows the IDLE instruction. Execution of an ISR (triggered by the wake-up signal) involves additional latency. ## 6.10.10.2.6 STANDBY Entry and Exit Timing Diagram - A. IDLE instruction is executed to put the device into STANDBY mode. - B. The LPM block responds to the STANDBY signal, SYSCLK is held for a maximum 16 SYSOSCDIV4 clock cycles before being turned off. This delay enables the CPU pipeline and any other pending operations to flush properly. - C. Clock to the peripherals are turned off. However, the PLL and watchdog are not shut down. The device is now in STANDBY mode. After the IDLE instruction is executed, a delay of five OSCCLK cycles (minimum) is needed before the wake-up signal could be asserted. - D. The external wake-up signal is driven active. - E. The wake-up signal fed to a GPIO pin to wake up the device must meet the minimum pulse width requirement. Furthermore, this signal must be free of glitches. If a noisy signal is fed to a GPIO pin, the wake-up behavior of the device will not be deterministic and the device may not exit low-power mode for subsequent wake-up pulses. - F. After a latency period, the STANDBY mode is exited. - G. Normal execution resumes. The device will respond to the interrupt (if enabled). Figure 6-29. STANDBY Entry and Exit Timing Diagram Submit Document Feedback ## 6.10.10.2.7 HALT Mode Timing Requirements | | | MIN MAX | UNIT | |---------------------------|----------------------------------------------------|----------------------------------------------|--------| | t <sub>w(WAKE-GPIO)</sub> | Pulse duration, GPIO wake-up signal <sup>(1)</sup> | t <sub>oscst</sub> + 2t <sub>c(OSCCLK)</sub> | cycles | | t <sub>w(WAKE-XRS)</sub> | Pulse duration, XRS wake-up signal <sup>(1)</sup> | t <sub>oscst</sub> + 8t <sub>c(OSCCLK)</sub> | cycles | (1) For applications using X1/X2 for OSCCLK, the user must characterize their specific oscillator start-up time as it is dependent on circuit/layout external to the device. See Crystal Oscillator (XTAL) section for more information. For applications using SYSOSC or WROSC for OSCCLK, see the Internal Oscillators section for t<sub>oscst</sub>. Oscillator start-up time does not apply to applications using a single-ended crystal on the X1 pin, as it is powered externally to the device. ### 6.10.10.2.8 HALT Mode Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | MIN | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------|-----|--------------------------|--------| | t <sub>d(IDLE-XCOS)</sub> | Delay time, IDLE instruction executed to XCLKOUT stop | | 16t <sub>c(SYSOSC)</sub> | cycles | | | Delay time, external wake signal end to CPU1 program execution resume | | | | | t <sub>d(WAKE-HALT)</sub> | Wakeup from Flash - Flash module in active state | | 75t <sub>c(OSCCLK)</sub> | cycles | | | Wakeup from RAM | | 75t <sub>c(OSCCLK)</sub> | | ### 6.10.10.2.9 HALT Entry and Exit Timing Diagram - A. IDLE instruction is executed to put the device into HALT mode. - B. The LPM block responds to the HALT signal, SYSCLK is held for a maximum 16 SYSOSCDIV4clock cycles before being turned off. This delay enables the CPU pipeline and any other pending operations to flush properly. - C. Clocks to the peripherals are turned off and the PLL is shut down. If a quartz crystal or ceramic resonator is used as the clock source, the internal oscillator is shut down as well. The device is now in HALT mode and consumes very little power. It is possible to keep the internal oscillator (SYSOSC) and the watchdog alive in HALT MODE. This is done by writing 1 to CLKSRCCTL1.WDHALTI. After the IDLE instruction is executed, a delay of five OSCCLK cycles (minimum) is needed before the wake-up signal could be asserted. - D. When the GPIOn pin (used to bring the device out of HALT) is driven low, the oscillator is turned on and the oscillator wake-up sequence is initiated. The GPIO pin should be driven high only after the oscillator has stabilized. This enables the provision of a clean clock signal during the PLL lock sequence. Because the falling edge of the GPIO pin asynchronously begins the wake-up procedure, care should be taken to maintain a low noise environment before entering and during HALT mode. - E. The wake-up signal fed to a GPIO pin to wake up the device must meet the minimum pulse width requirement. Furthermore, this signal must be free of glitches. If a noisy signal is fed to a GPIO pin, the wake-up behavior of the device will not be deterministic and the device may not exit low-power mode for subsequent wake-up pulses. - F. When CLKIN to the core is enabled, the device will respond to the interrupt (if enabled), after some latency. The HALT mode is now exited. - G. Normal operation resumes. - H. The user must relock the PLL upon HALT wakeup to ensure a stable PLL lock. Figure 6-30. HALT Entry and Exit Timing Diagram Submit Document Feedback ## 6.11 Analog Peripherals The analog subsystem module is described in this section. The analog modules on this device include the Analog-to-Digital Converter (ADC), Temperature Sensor, Programmable Gain Amplifier (PGA), and Lite Comparator Subsystem variant (CMPSS\_LITE). The analog subsystem has the following features: - · Flexible voltage references - The ADC is referenced to VREFHI and VSSA pins - VREFHI pin voltage can be driven in externally or can be generated by an internal bandgap voltage reference - The internal voltage reference range can be selected to be 0 V to 3.3 V or 0 V to 2.5 V - The comparator DACs are referenced to VDDA and VSSA - Flexible pin usage - Comparator subsystem inputs and digital inputs (AIOs)/outputs (AGPIOs) are multiplexed with ADC inputs - Low comparator DAC (CMP3\_LITE\_DACL) can optionally be brought out to a multiplexed ADC pin for external use (mutually exclusive with use of CMPSS compare functions and only available on some CMPSS instances) - Internal connection to VREFLO on ADC for offset self-calibration Figure 6-31 shows the Analog Subsystem Block Diagram for all packages. Figure 6-32 shows the analog group connections. Section 6.11.1 lists the analog pins and internal connections, as well as the descriptions of analog signals. Figure 6-31. Analog Subsystem Block Diagram Note: AIOs support digital input mode only. Figure 6-32. Analog Group Connections Submit Document Feedback # 6.11.1 Analog Pins and Internal Connections # **Table 6-10. Analog Pins and Internal Connections** | Pin Name | | Pins/Package | | ADC | ADC DAC PGA | Comparator Subsystem (Mux) | | | | AIO Input/GPI | | |-------------------------------------|------------------|-------------------|-------------------|------|----------------|----------------------------|---------------------|---------------------|---------------------|---------------------|-------------------------| | | 48 QFP | 32 QFP | 32 QFN | | | | High<br>Positive | High<br>Negative | Low<br>Positive | Low<br>Negative | | | VREFHI | 12 | _(4) | _(4) | | | | | | | | | | VREFLO | 13 | _(4) | _(4) | | | | | | | | | | | | | Analog Gro | up 1 | | | | CN | IP1 | | | | A6 | 4 <sup>(1)</sup> | 2 <sup>(1)</sup> | 2 <sup>(1)</sup> | A6 | | | CMP1<br>(HPMXSEL=2) | | CMP1<br>(LPMXSEL=2) | | GPIO228 <sup>(3)</sup> | | A2 | 6 | 4 | 4 | A2 | | | CMP1<br>(HPMXSEL=0) | | CMP1<br>(LPMXSEL=0) | | GPIO224 <sup>(3)</sup> | | A15 | 7 <sup>(1)</sup> | 5 <sup>(1)</sup> | 5 <sup>(1)</sup> | A15 | | | CMP1<br>(HPMXSEL=3) | CMP1<br>(HNMXSEL=0) | CMP1<br>(LPMXSEL=3) | CMP1<br>(LNMXSEL=0) | AIO233 | | A11 | 8 | 6 <sup>(1)</sup> | 6 <sup>(1)</sup> | A11 | | PGA_INP1 | CMP1<br>(HPMXSEL=1) | CMP1<br>(HNMXSEL=1) | CMP1<br>(LPMXSEL=1) | CMP1<br>(LNMXSEL=1) | AIO237 | | A1 | 10 | 7 <sup>(1)</sup> | 7 <sup>(1)</sup> | A1 | | | CMP1<br>(HPMXSEL=4) | | CMP1<br>(LPMXSEL=4) | | AIO232 | | | | • | Analog Gro | up 2 | | | | CN | 1P2 | | | | A10 | 21 | 13 <sup>(1)</sup> | 13 <sup>(1)</sup> | A10 | | | CMP2<br>(HPMXSEL=3) | CMP2<br>(HNMXSEL=0) | CMP2<br>(LPMXSEL=3) | CMP2<br>(LNMXSEL=0) | GPIO230 <sup>(3)</sup> | | A12 | 14 | 8(1) | 8(1) | A12 | | PGA_INN3 | CMP2<br>(HPMXSEL=1) | CMP2<br>(HNMXSEL=1) | CMP2<br>(LPMXSEL=1) | CMP2<br>(LNMXSEL=1) | AIO238 | | A8/PGA1_OUT | 16 | 9 | 9 | A8 | | PGA_OUT | CMP2<br>(HPMXSEL=4) | | CMP2<br>(LPMXSEL=4) | | AIO241 | | A4/PGA1_INM1 | 19 | 12 | 12 | A4 | | PGA_INM1 | CMP2<br>(HPMXSEL=0) | | CMP2<br>(LPMXSEL=0) | | AIO225 | | A9 | 20 | 13 <sup>(1)</sup> | 13 <sup>(1)</sup> | A9 | | | CMP2<br>(HPMXSEL=2) | | CMP2<br>(LPMXSEL=2) | | GPIO227 <sup>(3)</sup> | | | | | Analog Gro | up 3 | | | | CN | IP3 | | | | A3 | 5 | 3 | 3 | А3 | | | CMP3<br>(HPMXSEL=3) | CMP3<br>(HNMXSEL=0) | CMP3<br>(LPMXSEL=3) | CMP3<br>(LNMXSEL=0) | GPIO242 <sup>(3)</sup> | | A14 | 7 <sup>(1)</sup> | 5 <sup>(1)</sup> | 5 <sup>(1)</sup> | A14 | | | CMP3<br>(HPMXSEL=4) | | CMP3<br>(LPMXSEL=4) | | AIO239 | | A5 | 9 | 6 <sup>(1)</sup> | 6 <sup>(1)</sup> | A5 | | | CMP3<br>(HPMXSEL=1) | CMP3<br>(HNMXSEL=1) | CMP3<br>(LPMXSEL=1) | CMP3<br>(LNMXSEL=1) | AIO244 | | A0/<br>CMP3_LITE_DACL/<br>PGA1_INM2 | 11 | 7 <sup>(1)</sup> | 7 <sup>(1)</sup> | A0 | CMP3_LITE_DACL | PGA1_INM2 | CMP3<br>(HPMXSEL=2) | | CMP3<br>(LPMXSEL=2) | | AIO231 | | A21/PGA1_INP3 | 4 <sup>(1)</sup> | 2 <sup>(1)</sup> | 2 <sup>(1)</sup> | A21 | | | CMP3<br>(HPMXSEL=0) | | CMP3<br>(LPMXSEL=0) | | GPIO 226 <sup>(3)</sup> | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback Table 6-10. Analog Pins and Internal Connections (continued) | Pin Name | Pins/Package | | ADC | DAC | PGA | | Comparator Su | ıbsystem (Mux) | | AIO Input/GPIO | | |-----------------------------|--------------|--------|--------|-----|-----|--------------|---------------------|------------------|---------------------|-----------------|-----------------------| | | 48 QFP | 32 QFP | 32 QFN | | | | High<br>Positive | High<br>Negative | Low<br>Positive | Low<br>Negative | | | | | • | | | | Other Analog | | | | | | | A16/PGA1_INP2 | 2 | 32 | 32 | A16 | | PGA1_INP2 | | | | | GPIO28 <sup>(3)</sup> | | A19 | 23 | - | - | A19 | | | | | | | GPIO13 <sup>(3)</sup> | | A20 | 24 | - | - | A20 | | | | | | | GPIO12 <sup>(3)</sup> | | A7 | 15 | 8(1) | 8(1) | A7 | | | | | | | AIO245 | | TempSensor <sup>(2)</sup> | - | - | - | A22 | | | CMP1<br>(HPMXSEL=5) | | | | | | PGA1_OUT_INT <sup>(2)</sup> | - | - | - | A25 | | | CMP2<br>(HPMXSEL=6) | | CMP2<br>(LPMXSEL=6) | | | - Signal is bonded together with another signal as a single pin on this package. - Internal connection only; does not come to a device pin. - The GPIOs on these analog pins support full digital input and output functionality and are referred to as AGPIOs. By default, the AGPIOs are unconnected; that is, the analog and digital functions are both disabled. For configuration details, see the Digital Inputs and Outputs on ADC Pins (AGPIOs) section. - On 32 RHB and 32 VFC package, VREFHI is internally connected to VDDA and VREFLO is internally connected to VSSA. #### Note The GPIOs on the analog pins support full digital input and output functionality and are referred to as AGPIOs. By default, the AGPIOs are unconnected; that is, the analog and digital functions are both disabled. For configuration details, see the Digital Inputs and Outputs on ADC Pins (AGPIOs) section. **Table 6-11. Analog Signal Descriptions** | Signal Name | Description | |----------------|-------------------------------------------------------------------------------| | AlOx | Digital input on ADC pin | | AGPIOx | Digital input/output pin with ADC functionality | | Ax | ADC A Input | | CMPx_HNy | Comparator subsystem high comparator negative input | | CMPx_HPy | Comparator subsystem high comparator positive input | | CMPx_LNy | Comparator subsystem low comparator negative input | | CMPx_LPy | Comparator subsystem low comparator positive input | | CMP3_LITE_DACL | DAC output from the lower CMPSS3_LITE DAC (can be brought to an external pin) | | PGAx_INPy | PGA module non-inverting pin | | PGAx_INMy | PGA module inverting pin | | PGAx_OUT | PGA module output | | PGAx_OUT_INT | PGA module internal output connected to CMPSS and ADC modules | | TempSensor | Internal temperature sensor | # Table 6-12. Reference Summary | Module | Reference Option | Configured Where? | Register | Driverlib Function | Notes | |------------|------------------------------------------|-------------------|--------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------| | | Internal | Analog System | AnalogSubsysRegs.<br>ANAREFCTL.bit.<br>ANAREFxSEL | ADC_setVREF | Both options require use of the VREFHI pin. | | ADC | External | Analog System | 1) AnalogSubsysRegs. ANAREFCTL.bit. ANAREFxSEL2) AnalogSubsysRegs. REFCONFIGA.bit. CONFIG8 | ADC_setVREF | Both options require use of the VREFHI pin. | | | 3.3V or 2.5V Internal Reference<br>Range | Analog System | AnalogSubsysRegs.<br>ANAREFCTL.bit.<br>ANAREFx2P5SEL | ADC_setVREF | Only applicable when using internal reference mode. | | CMPSS DACs | VDDA | CMPSS Module | Not configurable | | | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 6.11.2 Analog-to-Digital Converter (ADC) The ADC module described here is a successive approximation (SAR) style ADC with resolution of 12 bits. This section refers to the analog circuits of the converter as the "core," and includes the channel-select MUX, the sample-and-hold (S/H) circuit, the successive approximation circuits, voltage reference circuits, and other analog support circuits. The digital circuits of the converter are referred to as the "wrapper" and include logic for programmable conversions, result registers, interfaces to analog circuits, interfaces to the peripheral buses, post-processing circuits, and interfaces to other on-chip modules. Each ADC module consists of a single sample-and-hold (S/H) circuit. The ADC wrapper is start-of-conversion (SOC)-based (see the SOC Principle of Operation section of the Analog-to-Digital Converter (ADC) chapter in the F28E12x Real-Time Microcontrollers Technical Reference Manual). # Each ADC has the following features: - · Resolution of 12 bits - Ratiometric external reference set by VREFHI/VREFLO - Selectable internal reference of 2.5 V or 3.3 V - Single-ended signal mode - · Input multiplexer with up to 21 channels - 16 configurable SOCs - · 16 individually addressable result registers - Multiple trigger sources - Software immediate start - All MCPWMs: ADCSOC A or B or C or D - GPIO XINT2 - CPU Timers 0/1/2 - ADCINT1/2 - Three flexible interrupts - Hardware oversampling mode up to 8x, with configurable trigger spread delay - Three post-processing blocks, each with: - Saturating offset calibration - Error from setpoint calculation - High, low, and zero-crossing compare, with interrupt and MCPWMs trip capability - 24-bit accumulation register for oversampling, with configurable binary shift ### Note Not every channel can be pinned out from all ADCs. See the *Pin Configuration and Functions* section to determine which channels are available. Submit Document Feedback The block diagram for the ADC core and ADC wrapper are shown in Figure 6-33. Figure 6-33. ADC Module Block Diagram ### 6.11.2.1 ADC Configurability Some ADC configurations are individually controlled by the SOCs, while others are globally controlled per ADC module. Table 6-13 summarizes the basic ADC options and their level of configurability. Table 6-13. ADC Options and Configuration Levels | OPTIONS | CONFIGURABILITY | | | |-----------------------------|--------------------------------------------------|--|--| | Clock | Per module | | | | Resolution | Not configurable (12-bit resolution only) | | | | Signal mode | Not configurable (single-ended signal mode only) | | | | Reference voltage source | Either external or internal for all modules | | | | Trigger source | Per SOC | | | | Converted channel | Per SOC | | | | Acquisition window duration | Per SOC | | | | EOC location | Per module | | | | Sample Capacitor Reset | Per SOC | | | ### 6.11.2.1.1 Signal Mode The ADC supports single-ended signaling. The input voltage to the converter is sampled through a single pin (ADCINx), referenced to VREFLO. Figure 6-34. Single-ended Signaling Mode ### 6.11.2.2 ADC Electrical Data and Timing ### Note The ADC inputs should be kept below VDDA + 0.3 V. If an ADC input goes above this level, ADC disturbances to other channels may occur by two mechanisms: - ADC input overvoltage will overdrive the CMPSS mux, disturbing all other channels which share a common CMPSS mux. This disturbance will be continuous regardless of if the overvoltage input is sampled by the ADC - When the ADC samples the overvoltage ADC input, VREFHI will be pulled up to a higher level. This will disturb subsequent ADC conversions on any channel until the V<sub>RFF</sub> stabilizes ### Note The VREFHI pin must be kept below VDDA + 0.3 V to ensure proper functional operation. If the VREFHI pin exceeds this level, a blocking circuit may activate, and the internal value of VREFHI may float to 0 V internally, giving improper ADC conversion. ### 6.11.2.2.1 ADC Operating Conditions over recommended operating conditions (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------------------------------|-------------------------------------------------------------|--------|------------|---------------------|------|--| | ADCCLK (derived from PERx.SYSCLK) | | 5 | | 160 | MHz | | | | 160-MHz ADCCLK(48-pin with 10Ω on VREFHI) | | | 8.9 | | | | Sample rate <sup>(4) (5)</sup> | 120-MHz ADCCLK(48-pin without 10Ω on VREFHI) <sup>(6)</sup> | | | 7.2 | MSPS | | | | 80-MHz ADCCLK(32-pin) | | | 5.5 | | | | Sample window duration (set by ACQPS and | With 50 $\Omega$ or less R <sub>s</sub> | 37.5 | | | ne | | | PERx.SYSCLK) <sup>(1)</sup> | Internal VREFLO Connection | 37.5 | | | ns | | | VREFHI | External Reference | 2.4 | 2.5 or 3.0 | VDDA | V | | | VREFHI <sup>(2)</sup> | Internal Reference = 3.3V Range | | 1.65 | | V | | | VREFINE | Internal Reference = 2.5V Range | | 2.5 | | V | | | VREFHI | Package = 32QFN, 32QFP | VDDA | VDDA | VDDA | V | | | VREFLO | | VSSA | | VSSA | V | | | VREFHI - VREFLO | | 2.4 | | VDDA | V | | | | Internal Reference = 3.3 V Range | 0 | | 3.3 | | | | | Internal Reference = 2.5 V Range | 0 | | 2.5 | V | | | Conversion range | External Reference | VREFLO | | VREFHI | V | | | | Package = 32QFN, 32QFP | 0 | | VDDA <sup>(3)</sup> | | | - (1) The sample window must also be at least as long as 1 ADCCLK cycle for correct ADC operation. - (2) In internal reference mode, the reference voltage is driven out of the VREFHI pin by the device. The user should not drive a voltage into the pin in this mode. - (3) On 32QFN package, VREFHI is internally tied to VDDA and VREFLO is internally tied to VSSA. Internal reference mode is not supported on 32QFN package. - (4) Non-integer ADC clock dividers are not supported: ADCCTL2.PRESCALE should only use even values - (5) Sample and hold cap reset feature to VREFHI/2 must be enabled; SAMPCAPRESETSEL = 1 and SAMPCAPRESETDISABLE = 0 inside the corresponding ADCSOCxCTL register - (6) For this value of ADCCLK, the device frequency would need to run at 120MHz as well. ### 6.11.2.2.2 ADC Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------|------------------------------------------------------------------------------|-----|-----------|------|---------| | General | | | | | | | ADCCLK Conversion Cycles | 160-MHz SYSCLK | | | 11 | ADCCLKs | | | External Reference mode | | | 500 | μs | | Power Up Time | Internal Reference mode | | | 5000 | μs | | Tower op Time | Internal Reference mode, when switching between 2.5-V range and 3.3-V range. | | | 5000 | μs | | VREFHI input current <sup>(1)</sup> | | | 40 | | μΑ | | Internal Reference Capacitor<br>Value <sup>(2)</sup> | | 2.2 | | | μF | | External Reference Capacitor Value <sup>(2)</sup> | | 2.2 | | | μF | | DC Characteristics | | | | | | | Gain Error | Internal reference | TBD | 45 | TBD | LSB | | Gaiii EIIUI | External reference | | ±3 | | LOD | | Offset Error | | | ±2 | | LSB | | Channel-to-Channel Gain Error <sup>(4)</sup> | | | 2 | | LSB | | Channel-to-Channel Offset<br>Error <sup>(4)</sup> | | | 2 | | LSB | | ADC-to-ADC Gain Error <sup>(5)</sup> | Identical VREFHI and VREFLO for all ADCs | | 4 | | LSB | | ADC-to-ADC Offset Error <sup>(5)</sup> | Identical VREFHI and VREFLO for all ADCs | | 2 | | LSB | | DNL Error | | -0 | .999 to 1 | | LSB | | INL Error | | | ±2.0 | | LSB | | ADC-to-ADC Isolation | VREFHI = 2.5 V, synchronous ADCs | -1 | | 1 | LSBs | | AC Characteristics | | | | | | | | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 | | 67.08 | | | | SNR <sup>(3)</sup> | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from SYSOSCDIV4 | | TBD | | dB | | THD <sup>(3)</sup> | VREFHI = 2.5 V, fin = 100 kHz | | -80 | | dB | | SFDR <sup>(3)</sup> | VREFHI = 2.5 V, fin = 100 kHz | | 82 | | dB | | | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 | | 66.8 | | | | SINAD <sup>(3)</sup> | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from SYSOSCDIV4 | | TBD | | dB | | ENOB <sup>(3)</sup> | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, Single ADC | | 10.8 | | bits | | | VDD = 1.2-V DC + 100mV<br>DC up to Sine at 1 kHz | | 60 | | | | PSRR | VDD = 1.2-V DC + 100 mV<br>DC up to Sine at 300 kHz | | 57 | | dB | | . 5 | VDDA = 3.3-V DC + 200 mV<br>DC up to Sine at 1 kHz | | 60 | | 40 | | | VDDA = 3.3-V DC + 200 mV<br>Sine at 900 kHz | | 57 | | | - Load current on VREFHI increases when ADC input is greater than VDDA. This causes inaccurate conversions. (1) - A ceramic capacitor with package size of 0805 or smaller is preferred. Up to ±20% tolerance is acceptable. (2) - (3) IO activity is minimized on pins adjacent to ADC input and VREFHI pins as part of best practices to reduce capacitive coupling and crosstalk. Product Folder Links: F28E120SC - (4) Variation across all channels belonging to the same ADC module. - (5) Worst case variation compared to other ADC modules. # 6.11.2.2.3 ADC INL and DNL Figure 6-35. ADC INL and DNL ### 6.11.2.2.4 ADC Input Model The ADC input characteristics are given by Table 6-14 and Figure 6-36. Table 6-14. Input Model Parameters for 12-bit ADC | | DESCRIPTION | REFERENCE MODE | VALUE | |-----------------|-----------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ср | Parasitic input capacitance | All | See Per-Channel Parasitic Capacitance for 48-Pin PT LQFP, Per-Channel Parasitic Capacitance for 32-Pin VFC LQFP, and Per-Channel Parasitic Capacitance for 32-Pin RHB VQFN | | R <sub>on</sub> | Sampling switch resistance | External Reference, 2.5-V Internal Reference | 400Ω | | | | 3.3-V Internal Reference | 500Ω | | C <sub>h</sub> | Sampling capacitor | External Reference, 2.5-V Internal Reference | 10pF | | | | 3.3-V Internal Reference | 8pF | | R <sub>s</sub> | Nominal source impedance | All | 50 Ω | Figure 6-36. Input Model This input model should be used with actual signal source impedance to determine the acquisition window duration. For recommendations on improving ADC input circuits, see the *ADC Input Circuit Evaluation for C2000 MCUs* Application Note. Table 6-15. Per-Channel Parasitic Capacitance for 48-Pin PT LQFP | ADC CHANNEL | C <sub>p</sub> ( | | |------------------------|---------------------|--------------------| | ADC CHANNEL | COMPARATOR DISABLED | COMPARATOR ENABLED | | A0/C15/CMP3_LITE_DACL | TBD | TBD | | A1 | TBD | TBD | | A2/C9 | TBD | TBD | | A3/C5 | TBD | TBD | | A4/C14 | TBD | TBD | | A5/C2 | TBD | TBD | | A6/C6 | TBD | TBD | | A7/C3 | TBD | TBD | | A8/C11 | TBD | TBD | | A9/C8 | TBD | TBD | | A10/C10 | TBD | TBD | | A11/C0 | TBD | TBD | | A12/C1 | TBD | TBD | | A14/A15/C4/C7/ADCINCAL | TBD | TBD | | A16/C16 | TBD | TBD | | A19/C19 | TBD | TBD | Submit Document Feedback Table 6-15. Per-Channel Parasitic Capacitance for 48-Pin PT LQFP (continued) | ADC CHANNEL | C <sub>p</sub> (pF) | | | | | |-------------|---------------------|--------------------|--|--|--| | ADC CHANNEL | COMPARATOR DISABLED | COMPARATOR ENABLED | | | | | A20/C20 | TBD | TBD | | | | Table 6-16. Per-Channel Parasitic Capacitance for 32-Pin RHB VQFN | | C. | (pF) | |--------------------------|---------------------|--------------------| | ADC CHANNEL | COMPARATOR DISABLED | COMPARATOR ENABLED | | A0/A1/C15/CMP3_LITE_DACL | TBD | TBD | | A2/C9 | TBD | TBD | | A3/C5 | TBD | TBD | | A4/C14 | TBD | TBD | | A5/C2/A11/C0 | TBD | TBD | | A6/C6 | TBD | TBD | | A7/C3/A12/C1 | TBD | TBD | | A8/C11 | TBD | TBD | | A9/C8/A10/C10 | TBD | TBD | | A14/A15/C4/C7/ADCINCAL | TBD | TBD | | A16/C16 | TBD | TBD | Table 6-17. Per-Channel Parasitic Capacitance for 32-Pin VFC LQFP | ADC CHANNEL | C <sub>p</sub> ( | (pF) | |--------------------------|---------------------|--------------------| | ADC CHANNEL | COMPARATOR DISABLED | COMPARATOR ENABLED | | A0/A1/C15/CMP3_LITE_DACL | TBD | TBD | | A2/C9 | TBD | TBD | | A3/C5 | TBD | TBD | | A4/C14 | TBD | TBD | | A5/C2/A11/C0 | TBD | TBD | | A6/C6 | TBD | TBD | | A7/C3/A12/C1 | TBD | TBD | | A8/C11 | TBD | TBD | | A9/C8/A10/C10 | TBD | TBD | | A14/A15/C4/C7/ADCINCAL | TBD | TBD | | A16/C16 | TBD | TBD | ### 6.11.2.2.5 ADC Timing Diagrams the ADC conversion timings for two SOCs given the following assumptions: - SOC0 and SOC1 are configured to use the same trigger. - · No other SOCs are converting or pending when the trigger occurs. - The round-robin pointer is in a state that causes SOC0 to convert first. - ADCINTSEL is configured to set an ADCINT flag upon end of conversion for SOC0 (whether this flag propagates through to the CPU to cause an interrupt is determined by the configurations in the interrupt controller). Table 6-18 lists the descriptions of the ADC timing parameters. Figure 6-37. ADC Timings Submit Document Feedback Table 6-18. ADC Timing Parameter Descriptions | PARAMETER | DESCRIPTION | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | The duration of the S+H window. | | t <sub>SH</sub> | At the end of this window, the value on the S+H capacitor becomes the voltage to be converted into a digital value. The duration is given by (ACQPS + 1) SYSCLK cycles. ACQPS can be configured individually for each SOC, so t <sub>SH</sub> is not necessarily the same for different SOCs. | | | <b>Note:</b> The value on the S+H capacitor is captured approximately 5 ns before the end of the S+H window regardless of device clock settings. | | <b>t</b> | The time from the end of the S+H window until the ADC results latch in the ADCRESULTx register. | | t <sub>LAT</sub> | If the ADCRESULTx register is read before this time, the previous conversion results are returned. | | t <sub>EOC</sub> | The time from the end of the S+H window until the S+H window for the next ADC conversion can begin. The subsequent sample can start before the conversion results are latched. | | | The time from the end of the S+H window until an ADCINT flag is set (if configured). | | | If the INTPULSEPOS bit in the ADCCTL1 register is set, t <sub>INT</sub> coincides with the end of conversion (EOC) signal. | | t <sub>INT</sub> | If the INTPULSEPOS bit is 0, $t_{\text{INT}}$ coincides with the end of the S+H window. If $t_{\text{INT}}$ triggers a read of the ADC result register (by triggering an ISR that reads the result), care must be taken to make sure the read occurs after the results latch (otherwise, the previous results are read). | | | The time from the end of the S+H window until a DMA read of the ADC conversion result is triggered, when ADCCTL1.TDMAEN = 1. | | t <sub>DMA</sub> | If TDMAEN is set to 0, then the DMA trigger occurs at T <sub>INT</sub> . In certain conditions, the ADCINT flag can be set before the ADCRESULT value is latched. To make sure that the DMA read occurs after the ADCRESULT value has been latched, write 1 to ADCCTL1.TDMAEN to enable DMA timings. | Table 6-19. ADC Timings in 12-bit Mode with SAMPCAPRESETSEL = 0 | ADCCLK | Prescale | | | SYSCLK Cycles | | | |----------------------|----------------|------------------|------------------|----------------------------|------------------|-----| | ADCCTL2.<br>PRESCALE | Prescale Ratio | t <sub>EOC</sub> | t <sub>LAT</sub> | t <sub>INT</sub><br>(Late) | t <sub>DMA</sub> | | | 0 | 1 | 12 | 17 | 1 | 12 | 17 | | 2 | 2 | 24 | 34 | 1 | 24 | 34 | | 4 | 3 | 36 | 41 | 1 | 36 | 41 | | 8 | 5 | 60 | 65 | 1 | 60 | 65 | | 10 | 6 | 72 | 77 | 1 | 72 | 77 | | 12 | 7 | 84 | 89 | 1 | 84 | 89 | | 14 | 8 | 96 | 101 | 1 | 96 | 101 | <sup>(1)</sup> By default, t<sub>INT</sub> occurs one SYSCLK cycle after the S+H window if INTPULSEPOS is 0. This can be changed by writing to the OFFSET field in the ADCINTCYCLE register. Table 6-20. ADC Timings in 12-bit Mode with SAMPCAPRESETSEL = 1 | ADCCLK | Prescale | | | | | | |-------------------|----------------|------------------|--------------------------------------------------------------|---|----|-----| | ADCCTL2. PRESCALE | Prescale Ratio | t <sub>EOC</sub> | $t_{EOC}$ $t_{LAT}$ $t_{INT}$ $t_{IN}$ (Early) $^{(1)}$ (Lat | | | | | 0 | 1 | 11 | 16 | 1 | 11 | 16 | | 2 | 2 | 24 | 34 | 1 | 24 | 34 | | 4 | 3 | 36 | 41 | 1 | 36 | 41 | | 6 | 4 | 47 | 52 | 1 | 47 | 52 | | 8 | 5 | 59 | 64 | 1 | 59 | 64 | | 10 | 6 | 71 | 76 | 1 | 71 | 76 | | 12 | 7 | 83 | 88 | 1 | 83 | 88 | | 14 | 8 | 95 | 100 | 1 | 95 | 100 | <sup>(1)</sup> By default, t<sub>INT</sub> occurs one SYSCLK cycle after the S+H window if INTPULSEPOS is 0. This can be changed by writing to the OFFSET field in the ADCINTCYCLE register. ## 6.11.3 Comparator Subsystem (CMPSS\_LITE) The Comparator Subsystem (CMPSS\_LITE) consists of analog comparators and supporting circuits that are useful for power applications such as peak current mode control, switched-mode power supply, power factor correction, voltage trip monitoring, and so forth. The comparator subsystem is built around a number of modules. Each subsystem contains two comparators, two reference 12-bit DACs (CMPSS\_LITE instances are 9.5-bit effective reference DACs), and two digital filters. Comparators are denoted "H" or "L" within each module where "H" and "L" represent high and low, respectively. Each comparator generates a digital output which indicates whether the voltage on the positive input is greater than the voltage on the negative input. The positive input of the comparator is driven from an external pin (see the Analog Subsystem chapter of the for mux options available to the CMPSS). The negative input can be driven by an external pin or by the programmable reference 12-bit DAC. Each comparator output passes through a programmable digital filter that can remove spurious trip signals. An unfiltered output is also available if filtering is not required. ## Each CMPSS includes: - Two analog comparators - Two programmable reference 12-bit DACs (9.5-bit effective DACs on CMPSS\_LITE instances) - Two digital filters, 65536 max filter clock prescale - Ability to synchronize submodules with MCPWMSYNCPER - · Ability to synchronize output with SYSCLK - Ability to latch output - Ability to invert output - · Option to use hysteresis on the input - · Option for negative input of comparator to be driven by an external signal or by the reference DAC - Option for positive input of comparator to be driven by an external signal or by the PGA - Option to use the low comparator DAC output, CMPx\_DACL, on an external pin (select instances only, mutually exclusive with use of compare functionality) #### **6.11.3.1 COMPDACOUT** Some CMPSS module instances have support for DAC output buffered to a pin. This CMP3\_LITE\_DACL output from the CMPSS module uses the low-side DAC of the CMPSS module specified. When using DAC output from a CMPSS instance, all other CMPSS module features for that instance are unavailable. For CMPx\_LITE\_DACL instance available for a particular device, please see the DAC column of the *Analog Pins* and *Internal Connections* table. See the Buffered Output from CMPx\_LITE\_DACL Electrical Characteristics section for DAC output capabilities. Submit Document Feedback ## 6.11.3.2 CMPSS Connectivity Diagram Figure 6-38. CMPSS Connectivity ### 6.11.3.3 Block Diagram The block diagram for the CMPSS LITE is shown in Figure 6-39. - CTRIPx (x= "H" or "L") signals are connected to the PWM X-BAR for MCPWM trip response. See the Multichannel Pulse Width Modulator (MCPWM) chapter of the F28E12x Real-Time Microcontrollers Technical Reference Manual for more details on the PWM X-BAR mux configuration. - CTRIPxOUTx (x= "H" or "L") signals are connected to the Output X-BAR for external signaling. See the General-Purpose Input/Output (GPIO) chapter of the F28E12x Real-Time Microcontrollers Technical Reference Manual for more details on the Output X-BAR mux configuration. - CMP3\_LITE\_DACL only exists for the CMPSS 3 module on this device. - Enabling the DACL to a pin disables its functionality to the CMPL(low side comparator), the negative input to COMPL must be driven from a device pin in this case. # Figure 6-39. CMPSS Module Block Diagram Each reference 12-bit DAC can be configured to drive a reference voltage into the negative input of the respective comparator. Some CMPSS instances also allow the low DAC output to be routed to a pin to act as an external DAC. In this case, the DAC output is not available to the COMPL. The negative input to COMPL needs to be driven from the device pin in this case. Submit Document Feedback Figure 6-40. Reference DAC Block Diagram ### 6.11.3.4 CMPSS Electrical Data and Timing # 6.11.3.4.1 CMPSS\_LITE Comparator Electrical Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|------------------------------|---------------------------------------------------------|-----|-----|------|------| | TPU | Power-up time | Bandgap Not Enabled | | | 500 | μs | | Comparato | r input (CMPINxx) range | | 0 | | VDDA | V | | Input referr | ed offset error | Via AIO/AGPIO, Input common<br>mode = 5% to 95% of VDDA | -20 | | 20 | mV | | | | 1x | 2 | 10 | 19 | | | | | 2x | 8 | 20 | 34 | mV | | | | 3x | 15 | 30 | 51 | | | Hysteresis <sup>(</sup> | 1) | 4x | 20 | 41 | 70 | | | | | 5x | 26 | 52 | 88 | | | | | 6x | 32 | 64 | 109 | | | | | 7x | 38 | 77 | 131 | | | | | Step response | | 21 | 40 | | | output on MCPWW X-BAR of Output X-BAR) | | Ramp response (1.65V/µs) | | 26 | | ns | | | | Ramp response (8.25mV/µs) | | 30 | | | | PSRR | Power Supply Rejection Ratio | Up to 250 kHz | | 46 | | dB | | CMRR | Common Mode Rejection Ratio | | 40 | | | dB | <sup>(1)</sup> Hysteresis is available for all comparator input source configurations. ### CMPSS Comparator Input Referred Offset and Hysteresis Figure 6-41. CMPSS Comparator Input Referred Offset Figure 6-42. CMPSS Comparator Hysteresis Product Folder Links: F28E120SC 104 # 6.11.3.4.2 CMPSS\_LITE DAC Static Electrical Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-------------------------------------|-------------------------------------------------|------|---------|--------------| | CMPSS_LITE DAC output range | | 0 | VDDA | V | | Static offset error <sup>(1)</sup> | | -25 | 25 | mV | | Static gain error <sup>(1)</sup> | | -0.5 | 0.5 | % of FSR | | Static DNL | Endpoint corrected | -5 | 5 | LSB (12-bit) | | Static INL | Endpoint corrected | -5 | 5 | LSB (12-bit) | | Static TUE (Total Unadjusted Error) | | | 35 | mV | | Settling time | Settling to 1LSB after full-scale output change | | 1 | μs | | Resolution <sup>(2)</sup> | | | 12 | bits | - (1) Includes comparator input referred errors. - (2) 9.5-bit effective resolution for monotonic response ## 6.11.3.4.3 CMPSS Illustrative Graphs Figure 6-43. CMPSS DAC Static Offset Figure 6-44. CMPSS DAC Static Gain Figure 6-45. CMPSS DAC Static Linearity # 6.11.3.4.4 Buffered Output from CMPx\_LITE\_DACL Operating Conditions over recommended operating conditions (unless otherwise noted)(1) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|-------------------------------|-----------------|-----|-----|-----|------| | $R_L$ | Resistive Load <sup>(2)</sup> | | 5 | | | kΩ | | CL | Capacitive Load | | | | 100 | pF | 106 Submit Document Feedback ## 6.11.3.4.4 Buffered Output from CMPx\_LITE\_DACL Operating Conditions (continued) over recommended operating conditions (unless otherwise noted)(1) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------|-------------------|-----|------------|------------|------| | V | Valid Output Voltage Range <sup>(3)</sup> | $R_L = 5 k\Omega$ | 0.3 | | VDDA – 0.3 | V | | V <sub>OUT</sub> | valid Odiput Voltage Narige | $R_L = 1 k\Omega$ | 0.6 | | VDDA – 0.6 | V | | Reference Volt | age <sup>(4)</sup> | VREFHI | 2.4 | 2.5 or 3.0 | VDDA | V | - (1) Typical values are measured with VREFHI = 3.3 V and VREFLO = 0 V, unless otherwise noted. Minimum and maximum values are tested or characterized with VREFHI = 2.5 V and VREFLO = 0 V. - (2) DAC can drive a minimum resistive load of 1 k $\Omega$ , but the output range will be limited. - (3) This is the linear output range of the DAC. The DAC can generate voltages outside this range, but the output voltage will not be linear due to the buffer. - (4) For best PSRR performance, VREFHI should be less than VDDA. ## 6.11.3.4.5 Buffered Output from CMPx\_LITE\_DACL Electrical Characteristics over recommended operating conditions (unless otherwise noted)(1) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------------------------------------|---------------------------------------------------|------|------|-----|--------------| | General | | | | | | | | Resolution <sup>(4)</sup> | | | | 12 | | bits | | Load Regulat | tion | | | ±1 | | mV/V | | Glitch Energy | 1 | | | 1.5 | | V-ns | | Voltage Outp | ut Settling Time Full-Scale | Settling to 2 LSBs after 0.3V-to-3V transition | | 2 | | μs | | Voltage Outp | ut Settling Time 1/4 <sup>th</sup> Full-Scale | Settling to 2 LSBs after 0.3V-to-0.75V transition | | 1.6 | | μs | | Voltage Outp | ut Slew Rate | Slew rate from 0.3V-to-3V transition | | 2.8 | | V/µs | | Load Transie | nt Settling Time | 5-kΩ Load | | 700 | | ns | | DC Characte | eristics | | | - | | | | Offset | Offset Error | | | ±100 | | mV | | Gain | Gain Error <sup>(2)</sup> | | -1.5 | | 1.5 | % of FSR | | DNL | Differential Non Linearity | Endpoint corrected | | ±6 | | LSB (12-bit) | | INL | Integral Non Linearity | Endpoint corrected | | ±7 | | LSB (12-bit) | | AC Characte | eristics | | | | | | | Output Noise | | Integrated noise from 100 Hz to 100 kHz | | TBD | | μVrms | | | | Noise density at 10 kHz | | TBD | | nVrms/√Hz | | SNR | Signal to Noise Ratio | 1 kHz, 200 KSPS | | TBD | | dB | | THD | Total Harmonic Distortion | 1 kHz, 200 KSPS | | TBD | | dB | | SFDR | Spurious Free Dynamic<br>Range | 1 kHz, 200 KSPS | | TBD | | dB | | SINAD | Signal to Noise and Distortion Ratio | 1 kHz, 200 KSPS | | TBD | | dB | | PSRR | Power Supply Rejection | DC | | TBD | | dB | | JI | Ratio <sup>(3)</sup> | 100 kHz | | TBD | | dB | <sup>(1)</sup> Typical values are measured with VREFHI = 3.3 V and VREFLO = 0 V, unless otherwise noted. Minimum and maximum values are tested or characterized with VREFHI = 2.5 V and VREFLO = 0 V. - (2) Gain error is calculated for linear output range. - (3) VREFHI = 3.2 V, VDDA = 3.3 V DC + 100 mV Sine. - (4) 11-bit effective (monotonic response). ## 6.11.4 Programmable Gain Amplifier (PGA) The Programmable Gain Amplifier (PGA) is used to amplify an input voltage for the purpose of increasing the effective resolution of the downstream ADC and CMPSS modules. The integrated PGA helps to reduce cost and design effort for many control applications that traditionally require external, stand-alone amplifiers. On-chip integration ensures that the PGA is compatible with the downstream ADC and CMPSS modules. Software-selectable gain and filter settings make the PGA adaptable to various performance needs. The PGA has the following features: - Rail to rail input and output voltage within VDDA and VSSA range - Programmable gain modes including unity gain and other values from 2X 64X - · Standalone gain mode using off-chip passive components - Post-gain filtering using on-chip resistors - Differential input support - Hardware assisted chopping for offset reduction - Support for Kelvin ground connections using PGA\_INM pins The active component in the PGA is an embedded operational amplifier (op amp) that is configured as a non-inverting or inverting amplifier with internal feedback resistors. These internal feedback resistor values are paired to produce software selectable voltage gains. Three PGA signals are available at the device pins: - PGA\_INP is the positive input to the PGA op-amp. - PGA\_INM is the negative input to the PGA op-amp. See the device data manual for more information. - PGA\_OUT supports op-amp output filtering with RC components. The filtered signal is available for sampling and monitoring by on-chip ADC and CMPSS modules. PGA\_OUT\_INT is an internal signal at the op amp output. It is available for sampling and monitoring by the internal ADC and CMPSS modules. Figure 6-46 shows the PGA block diagram. Figure 6-46. PGA Block Diagram #### 6.11.4.1 PGA Electrical Data and Timing # 6.11.4.1.1 PGA Operating Conditions over recommended operating s (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|-----------------|------------|-----|------------|------| | PGA Output Range <sup>(1)</sup> | | VSSA+0.025 | | VDDA-0.025 | V | | Cap Load on PGA Out | | | 40 | | pF | <sup>(1)</sup> This is the linear output range of the PGA. The PGA can output voltages outside this range, but the voltages will not be linear. #### 6.11.4.1.2 PGA Characteristics over recommended operating s (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------|-----------------|-------|---------------------------|-----|------| | General | | | | | | | | Gain = 1 | 125 | | | | | | Gain = 2/-1 | 146 | | | | | Min ADC S+H Settling within | Gain = 4/-3 | 125 | | | | | ±1 ADC LSB Accuracy (No Filter; All Gain Settings; | Gain = 8/-7 | 154 | | | ns | | Single ADC Driven) (4) | Gain = 16/-15 | 227 | | | | | | Gain = 32/-31 | 322 | | | | | | Gain = 64/-63 | 420 | | | | | | | | 1 | | | | Gain Settings | | | 8, 16, 32, 64 | | | | Ü | | -1, - | -3, -7, -15, -<br>31, -63 | | | | Short Circuit Current (5) | | | 41 | | mA | | Full Scale Step Response | G<64 | | | 420 | ns | | (No Filter) Settling within 0.05% Accuracy <sup>(4)</sup> | G = 64/-63 | | | 500 | ns | | Settling Time: Gain<br>Switching | | | | 10 | μs | | Slew Rate | Naked OPA Mode | | 12 | | V/µs | | | Gain = 1 | | 12 | | V/µs | | | Gain = 2/-1 | | 24 | | V/µs | | | Gain = 4/-3 | | 43 | | V/µs | | Slew Rate | Gain = 8/-7 | | 67 | | V/µs | | | Gain = 16/-15 | | 35 | | V/µs | | | Gain = 32/-31 | | 29 | | V/µs | | | Gain = 64/-63 | | 26 | | V/µs | | | Gain = 1 | | 256 | | kΩ | | | Gain = 2/-1 | | 14 | | kΩ | | | Gain = 4/-3 | | 7 | | kΩ | | R <sub>ia</sub> | Gain = 8/-7 | | 8 | | kΩ | | | Gain = 16/-15 | | 8 | | kΩ | | | Gain = 32/-31 | | 8 | | kΩ | | | Gain = 64/-63 | | 4 | | kΩ | # 6.11.4.1.2 PGA Characteristics (continued) over recommended operating s (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|--------|------|---------| | | Gain = 1 | | 0 | | kΩ | | | Gain = 2/-1 | | 14 | | kΩ | | | Gain = 4/-3 | | 21 | | kΩ | | ₹ <sub>ib</sub> | Gain = 8/-7 | | 56 | | kΩ | | | Gain = 16/-15 | | 120 | | kΩ | | | Gain = 32/-31 | | 248 | | kΩ | | | Gain = 64/-63 | | 252 | | kΩ | | | R <sub>FILT</sub> = 800 Ω | | 800 | | Ω | | | R <sub>FILT</sub> = 400 Ω | | 400 | | Ω | | Filter Resistor Targets | R <sub>FILT</sub> = 200 Ω | | 200 | | Ω | | | R <sub>FILT</sub> = 100 Ω | | 100 | | Ω | | | R <sub>FILT</sub> = 50 Ω | | 50 | 62 | Ω | | Gain Bandwidth Product<br>(Naked Op-Amp Mode) | Gain=1 | | 7 | | MHz | | Closed Loop -3bd BW | Gain=1 | | 15 | | MHz | | | Gain=2/-1 | | 14 | | MHz | | | Gain=4/-3 | | 13.5 | | MHz | | | Gain=8/-7 | | 12 | | MHz | | | Gain=16/-15 | | 11 | | MHz | | | Gain=32/-31 | | 5.5 | | MHz | | | Gain=64/-63 | | 5.0 | | MHz | | DC Characteristics | | | | | | | Gain Error <sup>(1)</sup> | Gain = 1 | -0.18 | | 0.18 | % | | Gain Error <sup>(1)</sup> | Gain = 2, -1 | -0.37 | | 0.37 | % | | Gain Error <sup>(1)</sup> | Gain = 4, -3 | -0.6 | | 0.6 | % | | Gain Error <sup>(1)</sup> | Gain = 8, -7 | -0.73 | | 0.73 | % | | Gain Error <sup>(1)</sup> | Gain = 16, -15 | -0.81 | | 0.81 | % | | Gain Error <sup>(1)</sup> | Gain = 32, -31 | -1.0 | | 1.0 | % | | Gain Error <sup>(1)</sup> | Gain = 64, -63 | -1.82 | | 1.82 | % | | Offset Error <sup>(2)</sup> | Input Referred | -3.0 | +/-1.0 | 3.0 | mV | | Offset Temp Coefficient | Input Referred | -7.0 | | 7.0 | μV/C | | Offset Error - Chopped | | -0.8 | | 0.8 | mV | | Offset Temp Coefficient -<br>Chopped | | | 0.3 | | μV/C | | DC Code Spread | G<64 | | 2.5 | | 12b LSB | | Do code Spread | G = 64/-63 | | 4 | | 12b LSB | | AC Characteristics | | | | | | | Phase Margin<br>Naked OPA | C <sub>load</sub> = 40pF<br>G=1 | | 45 | | Deg | | Aol (Open loop voltage gain)<br>Naked OPA | $R_L$ =7.5k $\Omega$ to GND 0.3V <v<sub>O<vdda-0.3v< td=""><td></td><td>94</td><td></td><td>dB</td></vdda-0.3v<></v<sub> | | 94 | | dB | | ГНD + Noise (THD+N)<br>Naked OPA | f <sub>in</sub> =1kHz<br>G=1 | | 82 | | dB | Submit Document Feedback # 6.11.4.1.2 PGA Characteristics (continued) over recommended operating s (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------------------------------------|----------------------------|------------|-----|-------------| | | Gain = 1 | 68 | | | | | Gain = 2, -1 | 68 | | | | | Gain = 4, -3 | 66 | | | | SNR 10kHz (With ADC) | Gain = 8, -7 | 62 | | dB | | | Gain = 16, -15 | 58 | | | | | Gain = 32, -31 | 55 | | | | | Gain = 64, -63 | 51 | | | | THD <sup>(3)</sup> | DC | -78 | | dB | | | Gain = 1 | -58 | | | | | Gain = 2, -1 | -70 | | | | | Gain = 4, -3 | -70 | | | | THD(Up to 100kHz) (3) | Gain = 8, -7 | -70 | | dB | | | Gain = 16, -15 | -70 | | | | | Gain = 32, -31 | -58 | | | | | Gain = 64, -63 | -58 | | | | | DC: V <sub>IN</sub> <=1.5V | -86 | | dB | | CMRR | DC: Full Input Range | <b>–77</b> | | dB | | | Up to 100 kHz | -50 | | dB | | | DC | -75 | | dB | | PSRR <sup>(3)</sup> | Up to 10 kHz | -60 | | dB | | | Up to 100 kHz | -40 | | dB | | Noise PSD <sup>(3)</sup> | 1 kHz | 200 | | nV/sqrt(Hz) | | INDISE PODIC | 10 kHz | 100 | | nV/sqrt(Hz) | | Integrated Noise<br>(Input Referred) <sup>(3)</sup> | 3 Hz to 30 MHz | 100 | | μV | Includes ADC gain error. (1) Includes ADC offset error. <sup>(2)</sup> (3) Performance of PGA alone. Step response time w filter = tS+H + 7.6\*R<sub>filt</sub>\* C<sub>filt</sub> (4) Assumes no filter circuit #### 6.11.5 Temperature Sensor #### 6.11.5.1 Temperature Sensor Electrical Data and Timing The temperature sensor can be used to measure the device junction temperature. The temperature sensor is sampled through an internal connection to the ADC and translated into a temperature through TI-provided software. When sampling the temperature sensor, the ADC must meet the acquisition time in the Temperature Sensor Characteristics table. #### **6.11.5.1.1 Temperature Sensor Characteristics** over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------------------------|------------------------------------|-----|-----|-----|------| | T <sub>acc</sub> | | Internal reference (-40°C to 30°C) | -15 | ±2 | 15 | °C | | | | Internal reference (30°C to 85°C) | -9 | ±2 | 7 | °C | | | Temperature Accuracy | Internal reference (85°C to 125°C) | -5 | ±2 | 8 | °C | | | | External reference (-40°C to 30°C) | -8 | ±2 | 10 | °C | | | | External reference (30°C to 125°C) | -5 | ±2 | 8 | °C | | t <sub>startup</sub> | Start-up time<br>(TSNSCTL[ENABLE] to<br>sampling temperature sensor) | | | 500 | | μs | | t <sub>acq</sub> | ADC acquisition time | | 450 | | | ns | Submit Document Feedback 112 #### **6.12 Control Peripherals** ### 6.12.1 Multichannel Pulse Width Modulator (MCPWM) The MCPWM peripheral is a key element in controlling many of the power electronic systems found in both commercial and industrial equipment. The MCPWM module is able to generate complex pulse width waveforms with minimal CPU overhead by building the peripheral up from smaller modules with separate resources that can operate together to form a system. Some of the highlights of the MCPWM module include complex waveform generation, dead-band generation, a flexible synchronization scheme, advanced trip-zone functionality, and global register reload capabilities. The MCPWM and eCAP synchronization scheme on the device provides flexibility in partitioning the MCPWM and eCAP modules and allows localized synchronization within the modules. Figure 6-47 shows the MCPWM module. Figure 6-47. MCPWM Submodules and Critical Internal Signal Interconnects #### 6.12.1.1 Control Peripherals Synchronization The MCPWM and eCAP synchronization scheme on the device provides flexibility in partitioning the MCPWM and eCAP modules and allows localized synchronization within the modules. Figure 6-48 shows the synchronization scheme. Figure 6-48. Synchronization Chain Architecture #### 6.12.1.2 MCPWM Electrical Data and Timing For an explanation of the input qualifier parameters, see the General-Purpose Input Timing Requirements table. ### 6.12.1.2.1 MCPWM Timing Requirements | | | | MIN MAX | UNIT | |------------------------|------------------------|----------------------|--------------------------------------------------|--------| | | | Asynchronous | 2t <sub>c(MCPWMCLK)</sub> | | | t <sub>w(SYNCIN)</sub> | Sync input pulse width | Synchronous | 2t <sub>c(MCPWMCLK)</sub> | cycles | | | | With input qualifier | 1t <sub>c(MCPWMCLK)</sub> + t <sub>w(IQSW)</sub> | | #### 6.12.1.2.2 MCPWM Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER <sup>(1)</sup> | MIN | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|--------| | t <sub>w(PWM)</sub> | Pulse duration, PWMx output high/low | 20 | | ns | | t <sub>w(SYNCOUT)</sub> | Sync output pulse width | 8t <sub>c(SYSCLK)</sub> | | cycles | | t <sub>d(TZ-PWM)</sub> | Delay time, trip input active to PWM forced high Delay time, trip input active to PWM forced low Delay time, trip input active to PWM Hi-Z | | 25 | ns | (1) 20-pF load on pin. #### 6.12.1.2.3 Trip-Zone Input Timing For an explanation of the input qualifier parameters, see the General-Purpose Input Timing Requirements table. #### 6.12.1.2.3.1 PWM Hi-Z Characteristics Timing Diagram - A. $\overline{TZ}$ : $\overline{TZ1}$ , $\overline{TZ2}$ , $\overline{TZ3}$ , $\overline{TRIP1}$ - $\overline{TRIP12}$ - B. PWM refers to all the PWM pins in the device. The state of the PWM pins after TZ is taken high depends on the PWM recovery software. Figure 6-49. PWM Hi-Z Characteristics Submit Document Feedback # 6.12.2 External ADC Start-of-Conversion Electrical Data and Timing # 6.12.2.1 External ADC Start-of-Conversion Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | MIN MA | UNIT | |-------------------------|------------------------------|--------------------------|--------| | t <sub>w(ADCSOCL)</sub> | Pulse duration, ADCSOCxO low | 32t <sub>c(SYSCLK)</sub> | cycles | ### 6.12.2.2 ADCSOCAO or ADCSOCBO Timing Diagram Figure 6-50. ADCSOCAO or ADCSOCBO Timing #### 6.12.3 Enhanced Quadrature Encoder Pulse (eQEP) The eQEP module on this device is Type-2. The eQEP interfaces directly with linear or rotary incremental encoders to obtain position, direction, and speed information from rotating machines used in high-performance motion and position control systems. The eQEP peripheral contains the following major functional units (see Figure 6-51): - Programmable input qualification for each pin (part of the GPIO MUX) - Quadrature decoder unit (QDU) - Position counter and control unit for position measurement (PCCU) - Quadrature edge-capture unit for low-speed measurement (QCAP) - Unit time base for speed/frequency measurement (UTIME) - Watchdog timer for detecting stalls (QWDOG) - Quadrature Mode Adapter (QMA) Copyright © 2017, Texas Instruments Incorporated Figure 6-51. eQEP Block Diagram Submit Document Feedback #### 6.12.3.1 eQEP Electrical Data and Timing For an explanation of the input qualifier parameters, see the General-Purpose Input Timing Requirements table. # 6.12.3.1.1 eQEP Timing Requirements | | | | MIN | MAX | UNIT | |------------------------|---------------------------|----------------------------------|----------------------------------------------------|-----|--------| | + | QEP input period | Synchronous <sup>(1)</sup> | 2t <sub>c(SYSCLK)</sub> | | ovoloo | | t <sub>w(QEPP)</sub> | QEF Input period | Synchronous with input qualifier | 2[1t <sub>c(SYSCLK)</sub> + t <sub>w(IQSW)</sub> ] | | cycles | | 4 | QEP Index Input High time | Synchronous <sup>(1)</sup> | 2t <sub>c(SYSCLK)</sub> | | ovoloo | | t <sub>w(INDEXH)</sub> | QEF index input high time | Synchronous with input qualifier | 2t <sub>c(SYSCLK)</sub> + t <sub>w(IQSW)</sub> | | cycles | | t | QEP Index Input Low time | Synchronous <sup>(1)</sup> | 2t <sub>c(SYSCLK)</sub> | | cycles | | t <sub>w(INDEXL)</sub> | QLF index input Low time | Synchronous with input qualifier | $2t_{c(SYSCLK)} + t_{w(IQSW)}$ | | cycles | | + | QEP Strobe High time | Synchronous <sup>(1)</sup> | 2t <sub>c(SYSCLK)</sub> | | cycles | | t <sub>w(STROBH)</sub> | QEF Shobe riigh time | Synchronous with input qualifier | 2t <sub>c(SYSCLK)</sub> + t <sub>w(IQSW)</sub> | | cycles | | + | OED Strobe Input Low time | Synchronous <sup>(1)</sup> | 2t <sub>c(SYSCLK)</sub> | | ovoloo | | tw(STROBL) | QEP Strobe Input Low time | Synchronous with input qualifier | 2t <sub>c(SYSCLK)</sub> + t <sub>w(IQSW)</sub> | | cycles | <sup>(1)</sup> The GPIO GPxQSELn Asynchronous mode should not be used for eQEP module input pins. #### 6.12.3.1.2 eQEP Switching Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | | | UNIT | |----------------------------|------------------------------------------------------------|--|-------------------------|--------| | t <sub>d(CNTR)xin</sub> | Delay time, external clock to counter increment | | 5t <sub>c(SYSCLK)</sub> | cycles | | t <sub>d(PCS-OUT)QEP</sub> | Delay time, QEP input edge to position compare sync output | | 7t <sub>c(SYSCLK)</sub> | cycles | #### 6.12.4 Enhanced Capture (eCAP) The features of the eCAP module include: - Speed measurements of rotating machinery (for example, toothed sprockets sensed by way of Hall sensors) - Elapsed time measurements between position sensor pulses - Period and duty cycle measurements of pulse train signals - Decoding current or voltage amplitude derived from duty cycle encoded current/voltage sensors The eCAP module features described in this section include: - 4-event time-stamp registers (each 32 bits) - · Edge polarity selection for up to four sequenced time-stamp capture events - · Interrupt on either of the four events - Single-shot capture of up to four event time-stamps - · Continuous mode capture of time stamps in a four-deep circular buffer - Absolute time-stamp capture - Difference (Delta) mode time-stamp capture - When not used in capture mode, the eCAP module can be configured as a single-channel PWM output The capture functionality of the Type 1 eCAP is enhanced from the Type 0 eCAP with the following added features: - Event filter reset bit - Writing a 1 to ECCTL2[CTRFILTRESET] clears the event filter, the modulo counter, and any pending interrupts flags. Resetting the bit is useful for initialization and debug. - Modulo counter status bits - The modulo counter (ECCTL2 [MODCNTRSTS]) indicates which capture register is loaded next. In the Type 0 eCAP, to know the current state of the modulo counter was not possible - DMA trigger source - eCAPxDMA was added as a DMA trigger. CEVT[1-4] can be configured as the source for eCAPxDMA. - · Input multiplexer - ECCTL0 [INPUTSEL] selects one of 128 input signals, which are detailed in the Configuring Device Pins for the eCAP section of the Enhanced Capture (eCAP) chapter in the F28E12x Real-Time Microcontrollers Technical Reference Manual. - EALLOW protection - EALLOW protection was added to critical registers. To maintain software compatibility with Type-0, configure DEV\_CFG\_REGS.ECAPTYPE to make these registers unprotected. The capture functionality of the Type 2 eCAP is enhanced from the Type 1 eCAP with the following added features: - Added ECAPxSYNCINSEL register - ECAPxSYNCINSEL register is added for each eCAP to select an external SYNCIN. Every eCAP can have a separate SYNCIN signal. Submit Document Feedback #### 6.12.4.1 eCAP Block Diagram Figure 6-52. eCAP Block Diagram #### 6.12.4.2 eCAP Synchronization The eCAP modules can be synchronized with each other by selecting a common SYNCIN source. SYNCIN source for eCAP can be either software sync-in or external sync-in. The external sync-in signal can come from MCPWM, eCAP, or X-Bar. The SYNC signal is defined by the selection in the ECAPxSYNCINSEL[SEL] bit for ECAPx as shown in Figure 6-53. Figure 6-53. eCAP Synchronization Scheme # 6.12.4.3 eCAP Electrical Data and Timing For an explanation of the input qualifier parameters, see the General-Purpose Input Timing Requirements table. # 6.12.4.3.1 eCAP Switching Characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------|---------------------------------------|-----|-----|-----|------| | $t_{w(APWM)}$ | Pulse duration, APWMx output high/low | 20 | | | ns | Submit Document Feedback #### 6.13 Communications Peripherals ### 6.13.1 Inter-Integrated Circuit (I2C) The I2C module has the following features: - Compliance with the NXP Semiconductors I<sup>2</sup>C-bus specification (version 2.1): - Support for 8-bit format transfers - 7-bit and 10-bit addressing modes - General call - START byte mode - Support for multiple controller-transmitters and target-receivers - Support for multiple target-transmitters and controller-receivers - Combined controller transmit/receive and receive/transmit mode - Data transfer rate from 10Kbps up to 400Kbps (Fast-mode) - · Supports voltage thresholds compatible to: - SMBus 3.0 and below - PMBus 1.3 and below - One 16-byte receive FIFO and one 16-byte transmit FIFO - Supports two interrupts - I2Cx interrupt Any of the below conditions can be configured to generate an I2Cx interrupt: - · Transmit Ready - Receive Ready - · Register-Access Ready - No-Acknowledgment - · Arbitration-Lost - · Stop Condition Detected - Addressed-as-Target - I2Cx\_FIFO interrupts: - Transmit FIFO interrupt - · Receive FIFO interrupt - · Module enable and disable capability - Free data format mode Figure 6-54 shows how the I2C peripheral module interfaces within the device. Figure 6-54. I2C Peripheral Module Interfaces #### 6.13.1.1 I2C Electrical Data and Timing #### Note To meet all of the I2C protocol timing specifications, the I2C module clock must be configured in the range from 7 MHz to 12 MHz. A pullup resistor must be chosen to meet the I2C standard timings. In most circumstances, 2.2 k $\Omega$ of total bus resistance to VDDIO is sufficient. For evaluating pullup resistor values for a particular design, see the I2C Bus Pullup Resistor Calculation Application Note. ### 6.13.1.1.1 I2C Timing Requirements | NO. | | | MIN | MAX | UNIT | |----------|-------------------------------|------------------------------------------------------------|------|------|------| | Standard | l mode | , | | | | | ТО | f <sub>mod</sub> | I2C module frequency | 7 | 12 | MHz | | T1 | t <sub>h</sub> (SDA-SCL)START | Hold time, START condition, SCL fall delay after SDA fall | 4.0 | | μs | | T2 | t <sub>su(SCL-SDA)START</sub> | Setup time, Repeated START, SCL rise before SDA fall delay | 4.0 | | μs | | Т3 | t <sub>h(SCL-DAT)</sub> | Hold time, data after SCL fall | 0 | | μs | | T4 | t <sub>su(DAT-SCL)</sub> | Setup time, data before SCL rise | 250 | | ns | | T5 | t <sub>r(SDA)</sub> | Rise time, SDA | | 1000 | ns | | T6 | t <sub>r(SCL)</sub> | Rise time, SCL | | 1000 | ns | | T7 | t <sub>f(SDA)</sub> | Fall time, SDA | | 300 | ns | | T8 | t <sub>f(SCL)</sub> | Fall time, SCL | | 300 | ns | | Т9 | t <sub>su(SCL-SDA)STOP</sub> | Setup time, STOP condition, SCL rise before SDA rise delay | 4.0 | | μs | | T10 | t <sub>w(SP)</sub> | Pulse duration of spikes that will be suppressed by filter | 0 | 50 | ns | | T11 | C <sub>b</sub> | capacitance load on each bus line | | 400 | pF | | Fast mod | le | | | | | | T0 | f <sub>mod</sub> | I2C module frequency | 7 | 12 | MHz | | T1 | th(SDA-SCL)START | Hold time, START condition, SCL fall delay after SDA fall | 0.6 | | μs | | T2 | t <sub>su(SCL-SDA)START</sub> | Setup time, Repeated START, SCL rise before SDA fall delay | 0.6 | | μs | | Т3 | t <sub>h(SCL-DAT)</sub> | Hold time, data after SCL fall | 0 | | μs | | T4 | t <sub>su(DAT-SCL)</sub> | Setup time, data before SCL rise | 100 | | ns | | T5 | t <sub>r(SDA)</sub> | Rise time, SDA | 20 | 300 | ns | | T6 | t <sub>r(SCL)</sub> | Rise time, SCL | 20 | 300 | ns | | T7 | t <sub>f(SDA)</sub> | Fall time, SDA | 11.4 | 300 | ns | | T8 | t <sub>f(SCL)</sub> | Fall time, SCL | 11.4 | 300 | ns | | Т9 | t <sub>su(SCL-SDA)STOP</sub> | Setup time, STOP condition, SCL rise before SDA rise delay | 0.6 | | μs | | T10 | t <sub>w(SP)</sub> | Pulse duration of spikes that will be suppressed by filter | 0 | 50 | ns | | T11 | C <sub>b</sub> | capacitance load on each bus line | | 400 | pF | # 6.13.1.1.2 I2C Switching Characteristics over recommended operating conditions (unless otherwise noted) | NO. | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |--------|-------------------------|-------------------------------------------------|--------------------------------------------------------------|-------------------------|-------------------------|------| | Standa | ırd mode | | | | | | | S1 | f <sub>SCL</sub> | SCL clock frequency | | 0 | 100 | kHz | | S2 | T <sub>SCL</sub> | SCL clock period | | 10 | | μs | | S3 | t <sub>w(SCLL)</sub> | Pulse duration, SCL clock low | | 4.7 | | μs | | S4 | t <sub>w(SCLH)</sub> | Pulse duration, SCL clock high | | 4.0 | | μs | | S5 | t <sub>BUF</sub> | Bus free time between STOP and START conditions | | 4.7 | | μs | | S6 | t <sub>v(SCL-DAT)</sub> | Valid time, data after SCL fall | | | 3.45 | μs | | S7 | t <sub>v(SCL-ACK)</sub> | Valid time, Acknowledge after SCL fall | | | 3.45 | μs | | | V <sub>IL</sub> | Valid low-level input voltage | | -0.3 | 0.3 * V <sub>DDIO</sub> | V | | | V <sub>IH</sub> | Valid high-level input voltage | | 0.7 * V <sub>DDIO</sub> | V <sub>DDIO</sub> + 0.3 | V | | | V <sub>OL</sub> | Low-level output voltage | Sinking 3 mA | 0 | 0.4 | V | | S8 | I <sub>I</sub> | Input current on pins | 0.1 V <sub>bus</sub> < V <sub>i</sub> < 0.9 V <sub>bus</sub> | -10 | 10 | μΑ | | Fast m | ode | | | | | | | S1 | f <sub>SCL</sub> | SCL clock frequency | | 0 | 400 | kHz | | S2 | T <sub>SCL</sub> | SCL clock period | | 2.5 | | μs | | S3 | t <sub>w(SCLL)</sub> | Pulse duration, SCL clock low | | 1.3 | | μs | | S4 | t <sub>w(SCLH)</sub> | Pulse duration, SCL clock high | | 0.6 | | μs | | S5 | t <sub>BUF</sub> | Bus free time between STOP and START conditions | | 1.3 | | μs | | S6 | t <sub>v(SCL-DAT)</sub> | Valid time, data after SCL fall | | | 0.9 | μs | | S7 | t <sub>v(SCL-ACK)</sub> | Valid time, Acknowledge after SCL fall | | | 0.9 | μs | | | V <sub>IL</sub> | Valid low-level input voltage | | -0.3 | 0.3 * V <sub>DDIO</sub> | V | | | V <sub>IH</sub> | Valid high-level input voltage | | 0.7 * V <sub>DDIO</sub> | V <sub>DDIO</sub> + 0.3 | V | | | V <sub>OL</sub> | Low-level output voltage | Sinking 3 mA | 0 | 0.4 | V | | S8 | I <sub>I</sub> | Input current on pins | 0.1 V <sub>bus</sub> < V <sub>i</sub> < 0.9 V <sub>bus</sub> | -10 | 10 | μA | 26 Submit Document Feedback # 6.13.1.1.3 I2C Timing Diagram Figure 6-55. I2C Timing Diagram # 6.13.2 Universal Asynchronous Receiver-Transmitter (UART) The Universal Asynchronous Receiver/Transmitter (UART) module in this device contains the following features: - Programmable baud-rate generator allowing speeds of up to 10Mbps for regular speed (divide by 16) and 20Mbps for high speed (divide by 8) - Separate 16-level-deep and 8-bit-wide transmit (TX) and receive (RX) FIFOs to reduce CPU interrupt service loading - Programmable FIFO length, including 1-byte-deep operation providing conventional double-buffered interface (non-FIFO mode) - FIFO trigger levels of 1/16, 1/8, 3/16, 1/2, 5/16, 3/8, 7/16, 1/2, 9/16, 5/8, 11/16, 3/4, 13/16, 1/8 and 15/16 - · Standard asynchronous communication bits for start, stop, and parity - Line-break generation and detection - · Fully programmable serial interface characteristics - 5, 6, 7, or 8 data bits - Even, odd, stick, or no parity-bit generation and detection - 1 or 2 stop-bit generation - IrDA serial-IR (SIR) encoder and decoder providing: - Programmable use of IrDA SIR or UART input/output - Support of IrDA SIR encoder and decoder functions for data rates of up to 115.2Kbps half-duplex - Support of normal 3/16 and low-power (1.41 to 2.23 μs) bit durations - Programmable internal clock generator enabling division of reference clock by 1 to 256 for low-powermode bit duration Product Folder Links: F28E120SC - EIA-485 9-bit support - Standard FIFO-level and End-of-Transmission (EOT) interrupts - Efficient transfers using Direct Memory Access (DMA) Controller - Separate channels for transmit and receive - Receive burst request asserted at programmed FIFO level - Transmit burst request asserted at programmed FIFO level Figure 6-56 shows the UART module block diagram. S Submit Document Feedback Figure 6-56. UART Module Block Diagram #### 6.13.3 Serial Peripheral Interface (SPI) The serial peripheral interface (SPI) is a high-speed synchronous serial input and output (I/O) port that allows a serial bit stream of programmed length (1 to 16 bits) to be shifted into and out of the device at a programmed bittransfer rate. The SPI is normally used for communications between the MCU controller and external peripherals or another controller. Typical applications include external I/O or peripheral expansion through devices such as shift registers, display drivers, and analog-to-digital converters (ADCs). Multidevice communications are supported by the controller or peripheral operation of the SPI. The port supports a 16-level, receive and transmit FIFO for reducing CPU servicing overhead. The SPI module features include: - SPIPOCI: SPI peripheral-output/controller-input pin - SPIPICO: SPI peripheral-input/controller-output pin - SPIPTE: SPI peripheral transmit-enable pin - SPICLK: SPI serial-clock pin - Two operational modes: Controller and Peripheral - Baud rate: 125 different programmable rates. The maximum baud rate that can be employed is limited by the maximum speed of the I/O buffers used on the SPI pins. - Data word length: 1 to 16 data bits - Four clocking schemes (controlled by clock polarity and clock phase bits) include: - Falling edge without phase delay: SPICLK active-high. SPI transmits data on the falling edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal. - Falling edge with phase delay: SPICLK active-high. SPI transmits data one half-cycle ahead of the falling edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal. - Rising edge without phase delay: SPICLK inactive-low. SPI transmits data on the rising edge of the SPICLK signal and receives data on the falling edge of the SPICLK signal. - Rising edge with phase delay: SPICLK inactive-low. SPI transmits data one half-cycle ahead of the rising edge of the SPICLK signal and receives data on the rising edge of the SPICLK signal. - Simultaneous receive and transmit operation (transmit function can be disabled in software) - Transmitter and receiver operations are accomplished through either interrupt-driven or polled algorithm - 16-level transmit/receive FIFO - DMA support - High-speed mode - Delayed transmit control - 3-wire SPI mode - SPIPTE inversion for digital audio interface receive mode on devices with two SPI modules Figure 6-57 shows the SPI CPU interfaces. Submit Document Feedback Figure 6-57. SPI CPU Interface #### 6.13.3.1 SPI Controller Mode Timings The following sections contain the SPI Controller Mode timings. #### **Note** All timing parameters for SPI High-Speed Mode assume a load capacitance of 5pF on SPICLK, SPIPICO, and SPIPOCI. In HS\_MODE, a maximum clock of 50MHz is supported. # 6.13.3.1.1 SPI Controller Mode Timing Requirements | NO. | | | (BRR + 1) <sup>(1)</sup> | MIN | MAX | UNIT | |--------|------------------------|-----------------------------------------|--------------------------|-----|-----|------| | High-S | Speed Mode | | | | | | | 8 | t <sub>su(POCI)M</sub> | Setup time, SPIPOCI valid before SPICLK | Even, Odd | 1 | | ns | | 9 | t <sub>h(POCI)M</sub> | Hold time, SPIPOCI valid after SPICLK | Even, Odd | 6.5 | | ns | | Norma | al Mode | | | | | | | 8 | t <sub>su(POCI)M</sub> | Setup time, SPIPOCI valid before SPICLK | Even, Odd | 15 | | ns | | 9 | t <sub>h(POCI)M</sub> | Hold time, SPIPOCI valid after SPICLK | Even, Odd | 0 | | ns | The (BRR + 1) condition is Even when (SPIBRR + 1) is even or SPIBRR is 0 or 2. It is Odd when (SPIBRR + 1) is odd and SPIBRR is greater than 3. **ADVANCE INFORMATION** Submit Document Feedback # 6.13.3.1.2 SPI Controller Mode Switching Characteristics - Clock Phase 0 over recommended operating conditions (unless otherwise noted) | NO. | | PARAMETER <sup>(1)</sup> (2) | | MIN | MAX | UNIT | |-------|----------------------------------------------------------|----------------------------------------|--------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------|------| | Gene | ral | | | | - | | | 1 | | Cycle time SDICLK | Even | 4t <sub>c(LSPCLK)</sub> 1 | 28t <sub>c(LSPCLK)</sub> | ns | | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPICLK | Odd | 5t <sub>c(LSPCLK)</sub> 1 | 27t <sub>c(LSPCLK)</sub> | ns | | | | | Even | 0.5t <sub>c(SPC)M</sub> - 1 0.5 | ot <sub>c(SPC)M</sub> + 1 | | | 2 | t <sub>w(SPC1)M</sub> | Pulse duration, SPICLK, first pulse | Odd | $0.5t_{c(SPC)M} + 0.5t_{c(LSPCLK)} - 1 \frac{0.5t_{c(SPC)M}}{0.5t_{c(SPC)M}}$ | ).5t <sub>c(SPC)M</sub> +<br>c <sub>(LSPCLK)</sub> + 1 | ns | | | | | Even | 0.5t <sub>c(SPC)M</sub> - 1 0.5 | 5t <sub>c(SPC)M</sub> + 1 | | | 3 | t <sub>w(SPC2)M</sub> | Pulse duration, SPICLK, second pulse | Odd | $0.5t_{c(SPC)M} - 0.5t_{c(LSPCLK)} - 1$ 0.5t | 0.5t <sub>c(SPC)M</sub> –<br>c <sub>(LSPCLK)</sub> + 1 | ns | | 23 | tuenou | Delay time, SPISTE active to SPICLK | Even | $1.5t_{c(SPC)M} - 3t_{c(SYSCLK)} - 3 \qquad 3t_{c(SYSCLK)}$ | $1.5t_{c(SPC)M} - c_{(SYSCLK)} + 3$ | ns | | 20 | t <sub>d(SPC)M</sub> Delay time, SPISTE active to SPICLK | | Odd | $1.5t_{c(SPC)M} - 4t_{c(SYSCLK)} - 3 \qquad 4t_{c(SYSCLK)} = 3$ | $1.5t_{c(SPC)M} - c_{(SYSCLK)} + 3$ | 113 | | | | Even | $0.5t_{c(SPC)M} - 3$ 0.5 | t <sub>c(SPC)M</sub> + 3 | | | | 24 | t <sub>v(STE)M</sub> | Valid time, SPICLK to SPISTE inactive | Odd | $0.5t_{c(SPC)M} - 0.5t_{c(LSPCLK)} - 3 $ 0.5t <sub>c</sub> | 0.5t <sub>c(SPC)M</sub> –<br>c(LSPCLK) + 3 | ns | | High- | Speed Mod | le | | | | | | 4 | t <sub>d(PICO)M</sub> | Delay time, SPICLK to SPIPICO valid | Even, Odd | | 1 | ns | | 5 | | Valid time, SPIPICO valid after SPICLK | Even | 0.5t <sub>c(SPC)M</sub> - 3 | | no | | 5 | t <sub>v(PICO)M</sub> | valid time, SPIPICO valid after SPICEK | Odd | $0.5t_{c(SPC)M} - 0.5t_{c(LSPCLK)} - 3$ | | ns | | Norm | al Mode | | | | | | | 4 | t <sub>d(PICO)M</sub> | Delay time, SPICLK to SPIPICO valid | Even, Odd | | 2 | ns | | E | | Valid time CDIDICO valid after CDIOLK | Even | $0.5t_{c(SPC)M} - 3$ | | 200 | | 5 | t <sub>v(PICO)M</sub> | Valid time, SPIPICO valid after SPICLK | Odd | 0.5tc(SPC)M - 0.5tc(LSPCLK) - 3 | | ns | <sup>(1) 10-</sup>pF load on pin for High-Speed Mode. <sup>(2) 20-</sup>pF load on pin for Normal Mode. <sup>(3)</sup> The (BRR + 1) condition is Even when (SPIBRR + 1) is even or SPIBRR is 0 or 2. It is Odd when (SPIBRR + 1) is odd and SPIBRR is greater than 3. # 6.13.3.1.3 SPI Controller Mode Switching Characteristics - Clock Phase 1 over recommended operating conditions (unless otherwise noted) | NO. | | PARAMETER <sup>(1)</sup> (2) | (BRR + 1) | MIN | MAX | UNIT | | | | | | | |---------|-----------------------|----------------------------------------|-----------|-----------------------------------------|-------------------------------------------------------------------------|------|--|--|--|--|--|--| | General | | | | | | | | | | | | | | 1 | + | Cycle time, SPICLK | Even | 4t <sub>c(LSPCLK)</sub> | 128t <sub>c(LSPCLK)</sub> | ns | | | | | | | | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPICER | Odd | 5t <sub>c(LSPCLK)</sub> | 127t <sub>c(LSPCLK)</sub> | 115 | | | | | | | | | | | Even | 0.5t <sub>c(SPC)M</sub> – 1 | 0.5t <sub>c(SPC)M</sub> + 1 | | | | | | | | | 2 | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK, first pulse | Odd | $0.5t_{c(SPC)M} - 0.5t_{c(LSPCLK)} - 1$ | $\begin{array}{c} 0.5t_{c(SPC)M} - \\ 0.5t_{c(LSPCLK)} + 1 \end{array}$ | ns | | | | | | | | | | | Even | 0.5t <sub>c(SPC)M</sub> - 1 | 0.5t <sub>c(SPC)M</sub> + 1 | | | | | | | | | 3 | t <sub>w(SPC2)M</sub> | Pulse duration, SPICLK, second pulse | Odd | $0.5t_{c(SPC)M} + 0.5t_{c(LSPCLK)} - 1$ | $\begin{array}{c} 0.5t_{c(SPC)M} + \\ 0.5t_{c(LSPCLK)} + 1 \end{array}$ | ns | | | | | | | | 23 | t <sub>d(SPC)M</sub> | Delay time, SPISTE valid to SPICLK | Even, Odd | $2t_{c(SPC)M} - 3t_{c(SYSCLK)} - 3$ | $2t_{c(SPC)M} - 3t_{c(SYSCLK)} + 3$ | ns | | | | | | | | 24 | | Delay time, SPICLK to SPISTE invalid | Even | -3 | 3 | no | | | | | | | | 24 | t <sub>d(STE)M</sub> | Delay time, SPICER to SPISTE invalid | Odd | -3 | 3 | ns | | | | | | | | High- | Speed Mod | e | | | | | | | | | | | | 4 | t | Delay time, SPIPICO valid to SPICLK | Even | $0.5t_{c(SPC)M} - 2$ | | ns | | | | | | | | 4 | t <sub>d(PICO)M</sub> | beidy time, Shirico valid to Shicek | Odd | $0.5t_{c(SPC)M} + 0.5t_{c(LSPCLK)} - 2$ | | 115 | | | | | | | | 5 | t | Valid time, SPIPICO valid after SPICLK | Even | $0.5t_{c(SPC)M} - 3$ | | ne | | | | | | | | 3 | t <sub>v(PICO)M</sub> | valid time, SFIFICO valid after SFICEN | Odd | $0.5t_{c(SPC)M} - 0.5t_{c(LSPCLK)} - 3$ | | ns | | | | | | | | Norm | al Mode | | | | | | | | | | | | | 4 | t | Delay time, SPIPICO valid to SPICLK | Even | $0.5t_{c(SPC)M} - 2$ | | ns | | | | | | | | T | t <sub>d(PICO)M</sub> | Delay line, of it loo valid to or lock | Odd | $0.5t_{c(SPC)M} + 0.5t_{c(LSPCLK)} - 2$ | | 110 | | | | | | | | 5 | t (2122) | Valid time, SPIPICO valid after SPICLK | Even | 0.5t <sub>c(SPC)M</sub> – 3 | | ne | | | | | | | | 3 | t <sub>v(PICO)M</sub> | valid time, SFIFICO valid after SFICEN | Odd | $0.5t_{c(SPC)M} - 0.5t_{c(LSPCLK)} - 3$ | | ns | | | | | | | Product Folder Links: F28E120SC - (1) (2) 10-pF load on pin for High-Speed Mode. - 20-pF load on pin for Normal Mode. Submit Document Feedback #### 6.13.3.1.4 SPI Controller Mode Timing Diagrams A. On the trailing end of the word, SPIPTE will go inactive except between back-to-back transmit words in both FIFO and non-FIFO modes. Figure 6-58. SPI Controller Mode External Timing (Clock Phase = 0) A. On the trailing end of the word, SPIPTE will go inactive except between back-to-back transmit words in both FIFO and non-FIFO modes. Figure 6-59. SPI Controller Mode External Timing (Clock Phase = 1) #### 6.13.3.2 SPI Peripheral Mode Timings The following sections contain the SPI Peripheral Mode timings. # 6.13.3.2.1 SPI Peripheral Mode Timing Requirements | NO. | | | MIN | MAX | UNIT | |-----|------------------------|----------------------------------------------------------|------------------------------|-----|------| | 12 | t <sub>c(SPC)S</sub> | Cycle time, SPICLK | 4t <sub>c(SYSCLK)</sub> | | ns | | 13 | t <sub>w(SPC1)S</sub> | Pulse duration, SPICLK, first pulse | 2t <sub>c(SYSCLK)</sub> – 1 | | ns | | 14 | t <sub>w(SPC2)S</sub> | Pulse duration, SPICLK, second pulse | 2t <sub>c(SYSCLK)</sub> – 1 | | ns | | 19 | t <sub>su(PICO)S</sub> | Setup time, SPIPICO valid before SPICLK | 1.5t <sub>c(SYSCLK)</sub> | | ns | | 20 | t <sub>h(PICO)S</sub> | Hold time, SPIPICO valid after SPICLK | 1.5t <sub>c(SYSCLK)</sub> | | ns | | 25 | | Setup time, SPISTE valid before SPICLK (Clock Phase = 0) | 2t <sub>c(SYSCLK)</sub> + 15 | | ns | | 25 | t <sub>su(STE)S</sub> | Setup time, SPISTE valid before SPICLK (Clock Phase = 1) | 2t <sub>c(SYSCLK)</sub> + 15 | | ns | | 26 | t <sub>h(STE)S</sub> | Hold time, SPISTE invalid after SPICLK | 1.5t <sub>c(SYSCLK)</sub> | | ns | #### 6.13.3.2.2 SPI Peripheral Mode Switching Characteristics over recommended operating conditions (unless otherwise noted) | NO. | PARAMETER <sup>(1)</sup> | | MIN | MAX | UNIT | |--------|--------------------------|----------------------------------------|-----|------|------| | Norma | l Mode | | | | | | 15 | t <sub>d(POCI)S</sub> | Delay time, SPICLK to SPIPOCI valid | | 12.5 | ns | | 16 | t <sub>v(POCI)S</sub> | Valid time, SPIPOCI valid after SPICLK | 0 | | ns | | High-S | peed Mode | | | | | | 15 | t <sub>d(POCI)S</sub> | Delay time, SPICLK to SPIPOCI valid | | 12.5 | ns | | 16 | t <sub>v(POCI)S</sub> | Valid time, SPIPOCI valid after SPICLK | 0 | | ns | (1) 20-pF load on pin. Submit Document Feedback # 6.13.3.2.3 SPI Peripheral Mode Timing Diagrams Figure 6-60. SPI Peripheral Mode External Timing (Clock Phase = 0) Figure 6-61. SPI Peripheral Mode External Timing (Clock Phase = 1) #### 6.13.4 Serial Communications Interface (SCI) The SCI is a 2-wire asynchronous serial port, commonly known as a UART. The SCI module supports digital communications between the CPU and other asynchronous peripherals that use the standard non-return-to-zero (NRZ) format The SCI receiver and transmitter each have a 16-level-deep FIFO for reducing servicing overhead, and each has its own separate enable and interrupt bits. Both can be operated independently for half-duplex communication, or simultaneously for full-duplex communication. To specify data integrity, the SCI checks received data for break detection, parity, overrun, and framing errors. The bit rate is programmable to different speeds through a 16-bit baud-select register. #### Features of the SCI module include: - Two external pins: - SCITXD: SCI transmit-output pin - SCIRXD: SCI receive-input pin - Baud rate programmable to 64K different rates - Data-word format - 1 start bit - Data-word length programmable from 1 to 8 bits - Optional even/odd/no parity bit - 1 or 2 stop bits - Four error-detection flags: parity, overrun, framing, and break detection - Two wake-up multiprocessor modes: idle-line and address bit - Half-duplex or full-duplex operation - Double-buffered receive and transmit functions - Transmitter and receiver operations can be accomplished through interrupt-driven or polled algorithms with status flags. - Transmitter: TXRDY flag (transmitter-buffer register is ready to receive another character) and TX EMPTY flag (transmitter-shift register is empty) - Receiver: RXRDY flag (receiver-buffer register is ready to receive another character), BRKDT flag (break condition occurred), and RX ERROR flag (monitoring four interrupt conditions) Product Folder Links: F28E120SC - Separate enable bits for transmitter and receiver interrupts (except BRKDT) - NRZ format - Auto baud-detect hardware logic - 16-level transmit and receive FIFO Figure 6-62 shows the SCI block diagram. Figure 6-62. SCI Block Diagram # 7 Detailed Description # 7.1 Memory #### 7.1.1 C28x Memory Map Table 7-1. Memory Map | Table 7-1. Wellioty Map | | | | | | | | | | | | |----------------------------------------------------------------------------------------------|------------|---------------|-------------|-----------------|-------------|----------|----------------|--|--|--|--| | MEMORY | SIZE (x16) | START ADDRESS | END ADDRESS | CPU1.DMA ACCESS | ECC/ Parity | SECURITY | PART<br>NUMBER | | | | | | M0 RAM | 1024 | 0x0000_0000 | 0x0000_03FF | - | Parity | - | - | | | | | | M1 RAM | 1024 | 0x0000_0400 | 0x0000_07FF | - | Parity | - | - | | | | | | PIE Vector Table | 160 | 0x0000_0D00 | 0x0000_0D9F | - | Parity | - | - | | | | | | GS0_1 RAM (with Parity) | 1024 | 0x0000_C000 | 0x0000_C3FF | YES | Parity | - | - | | | | | | GS0_2 RAM (with Parity) | 1024 | 0x0000_C400 | 0x0000_C7FF | YES | Parity | - | - | | | | | | GS0_3 RAM (with Parity) | 1024 | 0x0000_C800 | 0x0000_CBFF | YES | Parity | - | - | | | | | | GS0_4 RAM (with Parity) | 1024 | 0x0000_CC00 | 0x0000_CFFF | YES | Parity | - | - | | | | | | GS0_5 RAM (with Parity) | 1024 | 0x0000_D000 | 0x0000_D3FF | YES | Parity | - | - | | | | | | GS0_6 RAM (with Parity) | 1024 | 0x0000_D400 | 0x0000_D7FF | YES | Parity | - | - | | | | | | TI OTP Bank 0 | 1536 | 0x0007_2000 | 0x0007_25FF | - | ECC | - | - | | | | | | UID_REGS | 6 | 0x0007_2172 | 0x0007_2177 | - | ECC | - | - | | | | | | DCSM BANK0 Z1 OTP | 512 | 0x0007_8000 | 0x0007_81FF | - | ECC | YES | - | | | | | | DCSM BANK0 Z2 OTP | 512 | 0x0007_8200 | 0x0007_83FF | - | ECC | YES | - | | | | | | BANK0 MAIN Sector<br>(first 128 KB) | 65536 | 0x0008_0000 | 0x0008_FFFF | - | ECC | YES | - | | | | | | Z1 Secure functions<br>(Secure Boot, Secure<br>Code Copy, Secure<br>CRC Calc) | 4096 | 0x003F_8000 | 0x003F_8FFF | - | Parity | YES | - | | | | | | BootROM functions<br>Flash API Math Tables<br>(IQ) FPU32 Tables FFT<br>Twiddle Factor Tables | 28672 | 0x003F_9000 | 0x003F_FFFF | - | Parity | - | - | | | | | | TI OTP Bank 0 ECC | 192 | 0x0107_0400 | 0x0107_04BF | - | - | - | - | | | | | | | | 1 | 1 | | | | | | | | | # 7.1.1.1 Dedicated RAM (Mx RAM) The CPU subsystem has two dedicated ECC-capable RAM blocks: M0 and M1. These memories are small nonsecure blocks that are tightly coupled with the CPU (that is, only the CPU has access to them). Submit Document Feedback # 7.1.2 Flash Memory Map On the F28E12x devices, one flash bank is available. Code to program the flash should be executed out of RAM, there should not be any kind of access to the flash bank when an erase or program operation is in progress. Table 7-2. Flash Memory Map | DA DT 11111222 | 050505 | | ADDRESS | | | ECC ADDRESS | | | | |----------------|--------------------------------------|-----------|-------------|-------------|----------|-------------|-------------|--|--| | PART NUMBER | SECTOR | SIZE | START | END | SIZE | START | END | | | | | | I. | OTP Se | ectors | | | | | | | | TI OTP Bank 0<br>(Unsecure) | 1536 x 16 | 0x0007 2000 | 0x0007 25EF | 128 x 16 | 0x0107 0200 | 0x0107 02BE | | | | ALL | TI OTP Bank 0<br>(Secure) | 16 x 16 | 0x0007 25F0 | 0x0007 25FF | 128 x 16 | 0x0107 02BE | 0x0107 02BF | | | | | User configurable<br>DCSM OTP Bank 0 | 1K x 16 | 0x0007 8000 | 0x0007 83FF | 128 x 16 | 0x0107 1000 | 0x0107 107F | | | | | | | Bank 0 S | Sectors | | | | | | | | Sector 0 | 1K x 16 | 0x0008 0000 | 0x0008 03FF | 128 x 16 | 0x0108 0000 | 0x0108 007F | | | | | Sector 1 | 1K x 16 | 0x0008 0400 | 0x0008 07FF | 128 x 16 | 0x0108 0080 | 0x0108 00FF | | | | | Sector 2 | 1K x 16 | 0x0008 0800 | 0x0008 0BFF | 128 x 16 | 0x0108 0100 | 0x0108 017 | | | | | Sector 3 | 1K x 16 | 0x0008 0C00 | 0x0008 0FFF | 128 x 16 | 0x0108 0180 | 0x0108 01FI | | | | | Sector 4 | 1K x 16 | 0x0008 1000 | 0x0008 13FF | 128 x 16 | 0x0108 0200 | 0x0108 027 | | | | | Sector 5 | 1K x 16 | 0x0008 1400 | 0x0008 17FF | 128 x 16 | 0x0108 0280 | 0x0108 02F | | | | | Sector 6 | 1K x 16 | 0x0008 1800 | 0x0008 1BFF | 128 x 16 | 0x0108 0300 | 0x0108 037I | | | | | Sector 7 | 1K x 16 | 0x0008 1C00 | 0x0008 1FFF | 128 x 16 | 0x0108 0380 | 0x0108 03F | | | | | Sector 8 | 1K x 16 | 0x0008 2000 | 0x0008 23FF | 128 x 16 | 0x0108 0400 | 0x0108 047I | | | | | Sector 9 | 1K x 16 | 0x0008 2400 | 0x0008 27FF | 128 x 16 | 0x0108 0480 | 0x0108 04F | | | | | Sector 10 | 1K x 16 | 0x0008 2800 | 0x0008 2BFF | 128 x 16 | 0x0108 0500 | 0x0108 057 | | | | | Sector 11 | 1K x 16 | 0x0008 2C00 | 0x0008 2FFF | 128 x 16 | 0x0108 0580 | 0x0108 05F | | | | | Sector 12 | 1K x 16 | 0x0008 3000 | 0x0008 33FF | 128 x 16 | 0x0108 0600 | 0x0108 067 | | | | | Sector 13 | 1K x 16 | 0x0008 3400 | 0x0008 37FF | 128 x 16 | 0x0108 0680 | 0x0108 06F | | | | | Sector 14 | 1K x 16 | 0x0008 3800 | 0x0008 3BFF | 128 x 16 | 0x0108 0700 | 0x0108 077 | | | | <b>A.</b> I. I | Sector 15 | 1K x 16 | 0x0008 3C00 | 0x0008 3FFF | 128 x 16 | 0x0108 0780 | 0x0108 07F | | | | ALL | Sector 16 | 1K x 16 | 0x0008 4000 | 0x0008 43FF | 128 x 16 | 0x0108 0800 | 0x0108 087 | | | | | Sector 17 | 1K x 16 | 0x0008 4400 | 0x0008 47FF | 128 x 16 | 0x0108 0880 | 0x0108 08F | | | | | Sector 18 | 1K x 16 | 0x0008 4800 | 0x0008 4BFF | 128 x 16 | 0x0108 0900 | 0x0108 097 | | | | | Sector 19 | 1K x 16 | 0x0008 4C00 | 0x0008 4FFF | 128 x 16 | 0x0108 0980 | 0x0108 09F | | | | | Sector 20 | 1K x 16 | 0x0008 5000 | 0x0008 53FF | 128 x 16 | 0x0108 0A00 | 0x0108 0A7 | | | | | Sector 21 | 1K x 16 | 0x0008 5400 | 0x0008 57FF | 128 x 16 | 0x0108 0A80 | 0x0108 0AF | | | | | Sector 22 | 1K x 16 | 0x0008 5800 | 0x0008 5BFF | 128 x 16 | 0x0108 0B00 | 0x0108 0B7 | | | | | Sector 23 | 1K x 16 | 0x0008 5C00 | 0x0008 5FFF | 128 x 16 | 0x0108 0B80 | 0x0108 0BF | | | | | Sector 24 | 1K x 16 | 0x0008 6000 | 0x0008 63FF | 128 x 16 | 0x0108 0C00 | 0x0108 0C7 | | | | | Sector 25 | 1K x 16 | 0x0008 6400 | 0x0008 67FF | 128 x 16 | 0x0108 0C80 | 0x0108 0CF | | | | | Sector 26 | 1K x 16 | 0x0008 6800 | 0x0008 6BFF | 128 x 16 | 0x0108 0D00 | 0x0108 0D7 | | | | | Sector 27 | 1K x 16 | 0x0008 6C00 | 0x0008 6FFF | 128 x 16 | 0x0108 0D80 | 0x0108 0DF | | | | | Sector 28 | 1K x 16 | 0x0008 7000 | 0x0008 73FF | 128 x 16 | 0x0108 0E00 | 0x0108 0E7I | | | | | Sector 29 | 1K x 16 | 0x0008 7400 | 0x0008 77FF | 128 x 16 | 0x0108 0E80 | 0x0108 0EF | | | | | Sector 30 | 1K x 16 | 0x0008 7800 | 0x0008 7BFF | 128 x 16 | 0x0108 0F00 | 0x0108 0F7I | | | | | Sector 31 | 1K x 16 | 0x0008 7C00 | 0x0008 7FFF | 128 x 16 | 0x0108 0F80 | 0x0108 0FFI | | | **Table 7-2. Flash Memory Map (continued)** | PART NUMBER | SECTOR | | ADDRESS | | | ECC ADDRES | s | |-------------|-----------|---------|-------------|-------------|----------|-------------|-------------| | PART NUMBER | SECTOR | SIZE | START | END | SIZE | START | END | | | Sector 32 | 1K x 16 | 0x0008 8000 | 0x0008 83FF | 128 x 16 | 0x0108 1000 | 0x0108 107F | | | Sector 33 | 1K x 16 | 0x0008 8400 | 0x0008 87FF | 128 x 16 | 0x0108 1080 | 0x0108 10FF | | | Sector 34 | 1K x 16 | 0x0008 8800 | 0x0008 8BFF | 128 x 16 | 0x0108 1100 | 0x0108 117F | | | Sector 35 | 1K x 16 | 0x0008 8C00 | 0x0008 8FFF | 128 x 16 | 0x0108 1180 | 0x0108 11FF | | | Sector 36 | 1K x 16 | 0x0008 9000 | 0x0008 93FF | 128 x 16 | 0x0108 1200 | 0x0108 127F | | | Sector 37 | 1K x 16 | 0x0008 9400 | 0x0008 97FF | 128 x 16 | 0x0108 1280 | 0x0108 12FF | | | Sector 38 | 1K x 16 | 0x0008 9800 | 0x0008 9BFF | 128 x 16 | 0x0108 1300 | 0x0108 137F | | | Sector 39 | 1K x 16 | 0x0008 9C00 | 0x0008 9FFF | 128 x 16 | 0x0108 1380 | 0x0108 13FF | | | Sector 40 | 1K x 16 | 0x0008 A000 | 0x0008 A3FF | 128 x 16 | 0x0108 1400 | 0x0108 147F | | | Sector 41 | 1K x 16 | 0x0008 A400 | 0x0008 A7FF | 128 x 16 | 0x0108 1480 | 0x0108 14FF | | | Sector 42 | 1K x 16 | 0x0008 A800 | 0x0008 ABFF | 128 x 16 | 0x0108 1500 | 0x0108 157F | | | Sector 43 | 1K x 16 | 0x0008 AC00 | 0x0008 AFFF | 128 x 16 | 0x0108 1580 | 0x0108 15FF | | | Sector 44 | 1K x 16 | 0x0008 B000 | 0x0008 B3FF | 128 x 16 | 0x0108 1600 | 0x0108 167F | | | Sector 45 | 1K x 16 | 0x0008 B400 | 0x0008 B7FF | 128 x 16 | 0x0108 1680 | 0x0108 16FF | | | Sector 46 | 1K x 16 | 0x0008 B800 | 0x0008 BBFF | 128 x 16 | 0x0108 1700 | 0x0108 177F | | F00F400C0 | Sector 47 | 1K x 16 | 0x0008 BC00 | 0x0008 BFFF | 128 x 16 | 0x0108 1780 | 0x0108 17FF | | F28E120SC | Sector 48 | 1K x 16 | 0x0008 C000 | 0x0008 C3FF | 128 x 16 | 0x0108 1800 | 0x0108 187F | | | Sector 49 | 1K x 16 | 0x0008 C400 | 0x0008 C7FF | 128 x 16 | 0x0108 1880 | 0x0108 18FF | | | Sector 50 | 1K x 16 | 0x0008 C800 | 0x0008 CBFF | 128 x 16 | 0x0108 1900 | 0x0108 197F | | | Sector 51 | 1K x 16 | 0x0008 CC00 | 0x0008 CFFF | 128 x 16 | 0x0108 1980 | 0x0108 19FF | | | Sector 52 | 1K x 16 | 0x0008 D000 | 0x0008 D3FF | 128 x 16 | 0x0108 1A00 | 0x0108 1A7F | | | Sector 53 | 1K x 16 | 0x0008 D400 | 0x0008 D7FF | 128 x 16 | 0x0108 1A80 | 0x0108 1AF | | | Sector 54 | 1K x 16 | 0x0008 D800 | 0x0008 DBFF | 128 x 16 | 0x0108 1B00 | 0x0108 1B7F | | | Sector 55 | 1K x 16 | 0x0008 DC00 | 0x0008 DFFF | 128 x 16 | 0x0108 1B80 | 0x0108 1BFF | | | Sector 56 | 1K x 16 | 0x0008 E000 | 0x0008 E3FF | 128 x 16 | 0x0108 1C00 | 0x0108 1C7F | | | Sector 57 | 1K x 16 | 0x0008 E400 | 0x0008 E7FF | 128 x 16 | 0x0108 1C80 | 0x0108 1CFF | | | Sector 58 | 1K x 16 | 0x0008 E800 | 0x0008 EBFF | 128 x 16 | 0x0108 1D00 | 0x0108 1D7F | | | Sector 59 | 1K x 16 | 0x0008 EC00 | 0x0008 EFFF | 128 x 16 | 0x0108 1D80 | 0x0108 1DFF | | | Sector 60 | 1K x 16 | 0x0008 F000 | 0x0008 F3FF | 128 x 16 | 0x0108 1E00 | 0x0108 1E7F | | | Sector 61 | 1K x 16 | 0x0008 F400 | 0x0008 F7FF | 128 x 16 | 0x0108 1E80 | 0x0108 1EFF | | | Sector 62 | 1K x 16 | 0x0008 F800 | 0x0008 FBFF | 128 x 16 | 0x0108 1F00 | 0x0108 1F7F | | | | | | | | | | Submit Document Feedback # 7.1.3 Peripheral Registers Memory Map **Table 7-3. Peripheral Registers Memory Map** | Structure | DriverLib Name | rai Registers Memory Base Address | CPU1.DMA | Pipeline Protected | |----------------------|-------------------|------------------------------------|------------|---------------------| | Otructure | | eral Frame 0 (PF0) | OI OI.DINA | r ipenne r rotecteu | | CPUTIMER_REGS | CPUTIMER0_BASE | 0x0000_0C00 | _ | | | CPUTIMER_REGS | CPUTIMER1_BASE | 0x0000_0C08 | - | | | _ | | | - | - | | CPUTIMER_REGS | CPUTIMER2_BASE | 0x0000_0C10 | - | <u>-</u> | | PIE_CTRL_REGS | PIECTRL_BASE | 0x0000_0CE0 | - | - | | PIE_VECT_TABLE | PIEVECTTABLE_BASE | 0x0000_0D00 | - | - | | DMA_REGS | DMA_BASE | 0x0000_1000 | - | - | | DMA_CH_REGS | DMA_CH1_BASE | 0x0000_1020 | - | - | | DMA_CH_REGS | DMA_CH2_BASE | 0x0000_1040 | - | - | | ADC_LITE_RESULT_REGS | ADCARESULT_BASE | 0x0000_1800 | YES | - | | UID_REGS | UID_BASE | 0x0007_2172 | - | - | | DCSM_Z1_OTP | DCSM_Z1OTP_BASE | 0x0007_8000 | - | - | | DCSM_Z2_OTP | DCSM_Z2OTP_BASE | 0x0007_8200 | - | - | | | Peripho | eral Frame 1 (PF1) | | | | MCPWM_6CH_REGS | PWM1_BASE | 0x0000_4000 | YES | YES | | MCPWM_2CH_REGS | PWM3_BASE | 0x0000_4800 | YES | YES | | EQEP_REGS | EQEP1_BASE | 0x0000_5100 | YES | YES | | ECAP_REGS | ECAP1_BASE | 0x0000_5200 | YES | YES | | CMPSS_LITE_REGS | CMPSSLITE1_BASE | 0x0000_5500 | YES | YES | | CMPSS_LITE_REGS | CMPSSLITE2_BASE | 0x0000_5540 | YES | YES | | CMPSS_LITE_REGS | CMPSSLITE3_BASE | 0x0000_5580 | YES | YES | | PGA_REGS | PGA1_BASE | 0x0000_5B00 | YES | YES | | | Peripho | eral Frame 2 (PF2) | | | | SPI_REGS | SPIA_BASE | 0x0000_6100 | YES | YES | | | Peripho | eral Frame 3 (PF3) | | | | ADC_LITE_REGS | ADCA_BASE | 0x0000_7400 | - | YES | | | Peripho | eral Frame 4 (PF4) | | | | INPUT_XBAR_REGS | INPUTXBAR_BASE | 0x0000_7900 | - | YES | | XBAR_REGS | XBAR_BASE | 0x0000_7920 | - | YES | | SYNC_SOC_REGS | SYNCSOC_BASE | 0x0000_7940 | - | YES | | DMA_CLA_SRC_SEL_REGS | DMACLASRCSEL_BASE | 0x0000_7980 | - | YES | | PWM_XBAR_REGS | PWMXBAR_BASE | 0x0000_7A00 | - | YES | | OUTPUT_XBAR_REGS | OUTPUTXBAR_BASE | 0x0000_7A80 | - | YES | | GPIO_CTRL_REGS | GPIOCTRL_BASE | 0x0000_7C00 | - | YES | | GPIO_DATA_REGS | GPIODATA_BASE | 0x0000_7F00 | - | YES | | GPIO_DATA_READ_REGS | GPIODATAREAD_BASE | 0x0000_7F80 | - | YES | | DEV_CFG_REGS | DEVCFG_BASE | 0x0005_D000 | - | YES | | CLK_CFG_REGS | CLKCFG_BASE | 0x0005_D200 | - | YES | | CPU_SYS_REGS | CPUSYS_BASE | 0x0005_D300 | - | YES | | SYS_STATUS_REGS | SYSSTAT_BASE | 0x0005_D400 | - | YES | | ANALOG_SUBSYS_REGS | ANALOGSUBSYS_BASE | 0x0005_D700 | - | YES | | | | eral Frame 6 (PF6) | | | | DCSM_Z1_REGS | DCSM_Z1_BASE | 0x0005_F000 | | YES | | DCSM_Z2_REGS | DCSM_Z2_BASE | 0x0005_F080 | _ | YES | | DCSM_COMMON_REGS | DCSMCOMMON_BASE | 0x0005_F0C0 | _ | YES | | MEM_CFG_REGS | MEMCFG_BASE | 0x0005_F400 | _ | YES | | MEMORY_ERROR_REGS | | | - | YES | | | MEMORYERROR_BASE | 0x0005_F540 | - | | | ROM_WAIT_STATE_REGS | ROMWAITSTATE_BASE | 0x0005_F580 | - | YES | **Table 7-3. Peripheral Registers Memory Map (continued)** | rable i or profesion registers many (commisse) | | | | | | | | | | |------------------------------------------------|-----------------------------|---------------------|----------|--------------------|--|--|--|--|--| | Structure | DriverLib Name | Base Address | CPU1.DMA | Pipeline Protected | | | | | | | TEST_ERROR_REGS TESTERROR_BASE | | 0x0005_F590 | - | YES | | | | | | | FLASH_CTRL_REGS | FLASH0CTRL_BASE | 0x0005_F800 | - | YES | | | | | | | FLASH_ECC_REGS | FLASH0ECC_BASE | 0x0005_FB00 | - | YES | | | | | | | | Perip | heral Frame 7 (PF7) | | | | | | | | | DCC_REGS | DCC0_BASE | 0x0005_E700 | - | YES | | | | | | | | Perip | heral Frame 9 (PF9) | | | | | | | | | WD_REGS | WD_BASE | 0x0000_7000 | - | YES | | | | | | | NMI_INTRUPT_REGS | NMI_BASE | 0x0000_7060 | - | YES | | | | | | | XINT_REGS | XINT_BASE | 0x0000_7070 | - | YES | | | | | | | SCI_REGS | SCIA_BASE | 0x0000_7200 | - | YES | | | | | | | SCI_REGS | SCIB_BASE | 0x0000_7210 | - | YES | | | | | | | I2C_REGS | I2CA_BASE | 0x0000_7300 | - | YES | | | | | | | Peripheral Frame 11 (PF11) | | | | | | | | | | | UART_REGS,<br>UART_REGS_WRITE | UARTA_BASE, UARTAWRITE_BASE | 0x0006_A000 | YES | YES | | | | | | Submit Document Feedback ## 7.2 Identification Table 7-4 lists the Device Identification Registers. Additional information on these device identification registers can be found in the *F28E12x Real-Time Microcontrollers Technical Reference Manual*. **Table 7-4. Device Identification Registers** | NAME | ADDRESS | SIZE (x16) | 1 | DESCRIPTION | |-------------|-------------|------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------| | | | | Bits | Options | | | | | 23-16 | 0x2 - 64KB | | PARTIDL | 0x0007 21CA | FLASH_SIZE | 0x4 - 128KB | | | FARTIDE | 0X0007 21CA | 2 | 7-6<br>QUAL | 0 = Engineering sample (TMX) | | | | | | 1 = Pilot production (TMP) | | | | | | 2 = Fully qualified (TMS) | | | | | Device part identification | number | | PARTIDH | 0x0007 21CC | 2 | F28E120SC | 0x10FF 0500 | | | | | F28E120SB | 0x10FE 0500 | | REVID | 0x0005 D006 | 2 | Silicon revision number | | | REVID | 0x0003 D000 | 2 | Revision 0 | 0x0000 0001 | | UID_UNIQUE0 | 0x0007 214A | 2 | individual device with the | aber. This number is different on each same PARTIDH. This unique number umber in the application. This number evices. | | UID_UNIQUE1 | 0x0007 214C | 2 | individual device with the | aber. This number is different on each same PARTIDH. This unique number umber in the application. This number evices. | #### 7.3 C28x Processor The CPU is a 32-bit fixed-point processor. This device draws from the best features of digital signal processing; reduced instruction set computing (RISC); and microcontroller architectures, firmware, and tool sets. The CPU features include a modified Harvard architecture and circular addressing. The RISC features are single-cycle instruction execution, register-to-register operations, and modified Harvard architecture. The microcontroller features include ease of use through an intuitive instruction set, byte packing and unpacking, and bit manipulation. The modified Harvard architecture of the CPU enables instruction and data fetches to be performed in parallel. The CPU can read instructions and data while it writes data simultaneously to maintain the single-cycle instruction operation across the pipeline. The CPU does this over six separate address/data buses. For more information on CPU architecture and instruction set, see the TMS320C28x CPU and Instruction Set Reference Guide. ## 7.3.1 Floating-Point Unit (FPU) The C28x plus floating-point (C28x+FPU) processor extends the capabilities of the C28x fixed-point CPU by adding registers and instructions to support IEEE single-precision floating-point operations. Devices with the C28x+FPU include the standard C28x register set plus an additional set of floating-point unit registers. The additional floating-point unit registers are the following: - Eight floating-point result registers, RnH (where n = 0-7) - Floating-point Status Register (STF) - Repeat Block Register (RB) All of the floating-point registers, except the RB, are shadowed. This shadowing can be used in high-priority interrupts for fast context save and restore of the floating-point registers. For more information on the C28x Floating Point Unit (FPU), see the TMS320C28x Extended Instruction Sets Technical Reference Manual. ADVANCE INFORMATION ## 7.4 Direct Memory Access (DMA) The DMA module provides a hardware method of transferring data between peripherals and/or memory without intervention from the CPU, thereby freeing up bandwidth for other system functions. Additionally, the DMA has the capability to orthogonally rearrange the data as it is transferred as well as "ping-pong" data between buffers. These features are useful for structuring data into blocks for optimal CPU processing. Figure 7-1 shows a device-level block diagram of the DMA. ## DMA features include: - · Two channels with independent ePIE interrupts - Peripheral interrupt trigger sources - ADC interrupts and EVT signals - External Interrupts - MCPWM SOC signals - CPU timers - SPI transmit and receive - UART transmit and receive - Regular FIFO level triggers (UARTx\_TX and UARTx\_RX) and single request triggers (UARTx\_TX\_SREQ and UARTx\_RX\_SREQ) - · Data sources and destinations: - GSx RAM - ADC result registers - Control peripheral registers (MCPWM, eQEP - Communication peripheral registers (SPI, UART) - · Word Size: 16-bit or 32-bit (SPI limited to 16-bit) - Throughput: Three cycles per word without arbitration Figure 7-1. DMA Block Diagram #### 7.5 Device Boot Modes Flash This section explains the default boot modes, as well as all the available boot modes supported on this device. The boot ROM uses the boot mode select, general-purpose input/output (GPIO) pins to determine the boot mode configuration. Table 7-5 shows the boot mode options available for selection by the default boot mode select pins. Users have the option to program the device to customize the boot modes selectable in the boot-up table as well as the boot mode select pin GPIOs used. All the peripheral boot modes that are supported use the first instance of the peripheral module (SCIA, SPIA, I2CA, and so forth). Whenever these boot modes are referred to in this chapter, such as SCI boot, it is actually referring to the first module instance, which means the SCI boot on the SCIA port. The same applies to the other peripheral boots. See the Reset (XRSn) Switching Characteristics table and the Reset Timing Diagrams section for thout-flash, the boot ROM execution time to first instruction fetch in flash. | Table 7-3. Device Delauit Boot Modes | | | | | | |--------------------------------------|--------------------------------------------|--------------------------------------------|--|--|--| | BOOT MODE | GPIO24<br>(DEFAULT BOOT MODE SELECT PIN 1) | GPIO32<br>(DEFAULT BOOT MODE SELECT PIN 0) | | | | | Parallel IO | 0 | 0 | | | | | SCI / Wait Boot <sup>(1)</sup> | 0 | 1 | | | | Table 7-5 Device Default Boot Modes (1) SCI boot mode can be used as a wait boot mode as long as SCI continues to wait for an 'A' or 'a' during the SCI autobaud lock Table 7-6 lists the possible boot modes supported on the device. The default boot mode pins are GPIO24 (boot mode pin 1) and GPIO32 (boot mode pin 0). Users may choose to have weak pullups for boot mode pins if they use a peripheral on these pins as well, so the pullups can be overdriven. On this device, customers can change the factory default boot mode pins by programming user-configurable Dual Code Security Module (DCSM) OTP locations. **BOOT MODE NUMBER BOOT MODE** 0 Parallel SCI / Wait 1 3 Flash 4 Wait 5 RAM 6 SPI 7 12C Secure Flash 10 Table 7-6. All Available Boot Modes ## **Note** All the peripheral boot modes supported use the first instance of the peripheral module (SCIA, SPIA, I2CA, and so forth). Whenever these boot modes are referred to in this section, such as SCI boot, it is actually referring to the first module instance, meaning SCI boot on the SCIA port. The same applies to the other peripheral boots. Product Folder Links: F28E120SC ## 7.5.1 Device Boot Configurations This section details what boot configurations are available and how to configure them. This device supports from zero boot mode select pins up to three boot mode select pins and from one configured boot mode up to eight configured boot modes. To change and configure the device from the default settings to custom settings for your application, use the following process: - 1. Determine all the various ways you want application to be able to boot. (For example: Primary boot option of Flash boot for your main application, secondary boot option of SPI for firmware updates, tertiary boot option of SCI boot for debugging, and so forth.) - 2. Based on the number of boot modes needed, determine how many boot mode select pins (BMSPs) are required to select between your selected boot modes. (For example: Two BMSPs are required to select between three boot mode options) - 3. Assign the required BMSPs to a physical GPIO pin. (For example, BMSP0 to GPIO10, BMSP1 to GPIO51, and BMSP2 left as default which is disabled). Refer to Section 7.5.1.1 for all the details on performing these configurations. - 4. Assign the determined boot mode definitions to indexes in your custom boot table that correlate to the decoded value of the BMSPs. For example, BOOTDEF0=Boot to Flash, BOOTDEF1=SPI Boot, BOOTDEF2=SCI Boot; all other BOOTDEFx are left as default/nothing). Refer to the *Configuring Boot Mode Pins* section for all the details on setting up and configuring the custom boot mode table. Additionally, the *Boot Mode Example Use Cases* section of the *F28E12x Real-Time Microcontrollers Technical Reference Manual* provides some example use cases on how to configure the BMSPs and custom boot tables. #### 7.5.1.1 Configuring Boot Mode Pins This section explains how the boot mode select pins are customized by the user, by programming the BOOTPIN-CONFIG location (refer to Table 7-7), in the user-configurable dual-zone security module (DCSM) OTP. The location in the DCSM OTP is Z1-OTP-BOOTPIN-CONFIG or Z2-OTP-BOOTPIN-CONFIG. When debugging, EMU-BOOTPIN-CONFIG is the emulation equivalent of Z1-OTP-BOOTPIN-CONFIG/Z2-OTP-BOOTPIN-CONFIG, and can be programmed to experiment with different boot modes without writing to OTP. The device can be programmed to use **zero**, **one**, **two**, or **three** boot mode select pins as needed. #### Note When using Z2-OTP-BOOTPIN-CONFIG, the configurations programmed in this location take priority over the configurations in Z1-OTP-BOOTPIN-CONFIG. It is recommended to use Z1-OTP-BOOTPIN-CONFIG first and then, if OTP configurations need to be altered, switch to using Z2-OTP-BOOTPIN-CONFIG. #### Table 7-7. BOOTPIN-CONFIG Bit Fields | Bit | Name | Description | |-------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | Key | Write 0x5A to these 8-bits to tell the boot ROM code that the bits in this register are valid. | | 23:16 | Boot Mode Select Pin 2 (BMSP2) | Refer to BMSP0 description. | | 15:8 | Boot Mode Select Pin 1 (BMSP1) | Refer to BMSP0 description. | | 7:0 | Boot Mode Select Pin 0 (BMSP0) | Set to the GPIO pin to be used during boot (up to 255). 0x0 = GPIO0, 0x01 = GPIO1, and so on. Writing 0xFF disables this BMSB and this pin is no larger used to select the best | | | | Writing 0xFF disables this BMSP and this pin is no longer used to select the boot mode. | ## Note GPIO 12, 13, 20, 21, 28, 224, 226-228, 230, 242-243 are analog pins, but digital inputs are possible on these pins provided the software writes to the GPIOHAMSEL register bits. The following GPIOs cannot be used as a BMSP. If selected for a particular BMSP, the boot ROM automatically selects the factory default GPIOs for BMSP0 and BMSP1. Factory default for BMSP2 is 0xFF, which disables the BMSP. - GPIO 8, GPIO 14, and GPIO 15 (Not available on any package) - GPIO 17 to GPIO 22 (Not available on any package) - GPIO 25 to GPIO 27 (Not available on any package) - GPIO 31, GPIO 34 to GPIO 38 (Not available on any package) - GPIO 42, GPIO 44, and GPIO 46 to GPIO 49 (Not available on any package) - GPIO 225 and GPIO 229 (Not available on any package) - GPIO 231 to GPIO 241 (Not available on any package) - GPIO 244 and GPIO 245 (Not available on any package) 0 Submit Document Feedback Table 7-8. Standalone Boot Mode Select Pin Decoding | BOOTPIN_CONFIG<br>Key | BMSP0 | BMSP1 | BMSP2 | Realized Boot Mode | |-----------------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------| | != 0x5A | Don't Care | Don't Care | Don't Care | Boot as defined by the factory default BMSPs. | | | 0xFF | 0xFF | 0xFF | Boot as defined in the boot table for boot mode 0 (All BMSPs disabled). | | | Valid GPIO | 0xFF | 0xFF | Boot as defined by the value of BMSP0 (BMSP1 and BMSP2 disabled). | | | 0xFF | Valid GPIO | 0xFF | Boot as defined by the value of BMSP1 (BMSP0 and BMSP2 disabled). | | | 0xFF | 0xFF | Valid GPIO | Boot as defined by the value of BMSP2 (BMSP0 and BMSP1 disabled) | | | Valid GPIO | Valid GPIO | 0xFF | Boot as defined by the values of BMSP0 and BMSP1 (BMSP2 disabled). | | | Valid GPIO | 0xFF | Valid GPIO | Boot as defined by the values of BMSP0 and BMSP2 (BMSP1 disabled). | | = 0x5A | 0xFF | Valid GPIO | Valid GPIO | Boot as defined by the values of BMSP1 and BMSP2 (BMSP0 disabled). | | | Valid GPIO | Valid GPIO | Valid GPIO | Boot as defined by the values of BMSP0, BMSP1, and BMSP2. | | | Invalid GPIO | Valid GPIO | Valid GPIO | BMSP0 is reset to the factory default BMSP0 GPIO. Boot as defined by the values of BMSP0, BMSP1, and BMSP2. | | | Valid GPIO | Invalid GPIO | Valid GPIO | BMSP1 is reset to the factory default BMSP1 GPIO.<br>Boot as defined by the values of BMSP0, BMSP1, and<br>BMSP2. | | | Valid GPIO | Valid GPIO | Invalid GPIO | BMSP2 is reset to the factory default state, which is disabled. Boot as defined by the values of BMSP0 and BMSP1. | #### Note When decoding the boot mode, BMSP0 is the least-significant bit and BMSP2 is the most-significant bit of the boot table index value. It is recommended when disabling BMSPs to start with disabling BMSP2. For example, in an instance when only using BMSP2 (BMSP1 and BMSP0 are disabled), then only the boot table indexes of 0 and 4 are selectable. In the instance when using only BMSP0, then the selectable boot table indexes are 0 and 1. ## 7.5.1.2 Configuring Boot Mode Table Options This section explains how to configure the boot definition table, BOOTDEF, for the device and the associated boot options. The 64-bit location is located in user-configurable DCSM OTP in the Z1-OTP-BOOTDEF-LOW and Z1-OTP-BOOTDEF-HIGH locations. When debugging, EMU-BOOTDEF-LOW and EMU-BOOTDEF-HIGH are the emulation equivalents of Z1-OTP-BOOTDEF-LOW and Z1-OTP-BOOTDEF-HIGH, and can be programmed to experiment with different boot mode options without writing to OTP. The range of customization to the boot definition table depends on how many boot mode select pins (BMSP) are being used. For example, 0 BMSPs equals to 1 table entry, 1 BMSP equals to 2 table entries, 2 BMSPs equals to 4 table entries, and 3 BMSPs equals to 8 table entries. Refer to the F28E12x Real-Time Microcontrollers Technical Reference Manual for examples on how to setup the BOOTPIN CONFIG and BOOTDEF values. #### Note The locations Z2-OTP-BOOTDEF-LOW and Z2-OTP-BOOTDEF-HIGH are used instead of Z1-OTP-BOOTDEF-LOW and Z1-OTP-BOOTDEF-HIGH locations when Z2-OTP-BOOTPIN-CONFIG is configured. Refer to Section 7.5.1.1 for more details on BOOTPIN CONFIG usage. #### Table 7-9. BOOTDEF Bit Fields | BOOTDEF Name | Byte Position | Name | Description | |--------------|---------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | [3:0] BOOT_DEF0 Mode | Set the boot mode number from Table 7-6. Any unsupported boot mode causes the device to either go to Wait boot (debugger connected) or boot to Flash (standalone). | | BOOT_DEF0 | 7:0 | [7:4] BOOT_DEF0<br>Options | Set alternate/additional boot options. This can include changing the GPIOs for a particular boot peripheral or specifying a different Flash entry point. Refer to the <i>GPIO Assignments</i> section for valid BOOTDEF values to set in the table. | | BOOT_DEF1 | 15:8 | BOOT_DEF1 Mode/<br>Options | | | BOOT_DEF2 | 23:16 | BOOT_DEF2 Mode/<br>Options | | | BOOT_DEF3 | 31:24 | BOOT_DEF3 Mode/<br>Options | | | BOOT_DEF4 | 39:32 | BOOT_DEF4 Mode/<br>Options | Refer to BOOT_DEF0 description. | | BOOT_DEF5 | 47:40 | BOOT_DEF5 Mode/<br>Options | | | BOOT_DEF6 | 55:48 | BOOT_DEF6 Mode/<br>Options | | | BOOT_DEF7 | 63:56 | BOOT_DEF7 Mode/<br>Options | | Submit Document Feedback ## 7.5.2 GPIO Assignments This section details the GPIOs and boot option values used for boot mode set in the BOOT\_DEF memory location located at Z1-OTP-BOOTDEF-LOW/ Z2-OTP-BOOTDEF-LOW and Z1-OTP-BOOTDEF-HIGH/ Z2-OTP-BOOTDEF-HIGH. Refer to Section 7.5.1.2 on how to configure BOOT\_DEFx. When selecting a boot mode option, make sure to verify that the necessary pins are available in the pin mux options for the specific device package being used. ## Default boot mode GPIO pins: - Boot mode pin 0 GPIO32 - · Boot mode pin 1 GPIO24 #### Guidelines on boot pin selection: - · Avoid pins that have PWM functionality. - Can not be analog or USB pins. - Boot mode select pins and default boot peripheral pins can be available on all packages. - · Avoid JTAG emulation pins and crystal pins. - · Boot mode select pins can be inputs. - · Pins can not have PHY bootstrap functionality. ## **Table 7-10. SCI Boot Options** | Option | BOOTDEFx Value | SCITXDA GPIO | SCIRXDA GPIO | Package Supported | |-------------|----------------|--------------|--------------|-----------------------| | 0 (default) | 0x01 | GPIO29 | GPIO28 | All | | 1 | 0x21 | GPIO1 | GPIO0 | All | | 3 | 0x61 | GPIO7 | GPIO3 | 48-PT, 32-RHB, 32-VFC | | 4 | 0x81 | GPIO16 | GPIO3 | 48-PT | ## **Table 7-11. I2C Boot Options** | Option | BOOTDEFx Value | SDAA GPIO | SCLA GPIO | Package Supported | |--------|----------------|-----------|-----------|-------------------| | 0 | 0x07 | GPIO0 | GPIO1 | All | | 1 | 0x27 | GPIO32 | GPIO33 | 48-PT | | 2 | 0x47 | GPIO5 | GPIO4 | All | ## **Table 7-12. SPI Boot Options** | Option | BOOTDEFx<br>Value | SPIPICOA | SPIPOCIA | SPICLKA | SPIPTEA | Package Supported | |--------|-------------------|----------|----------|---------|---------|-------------------| | 0 | 0x06 | GPIO24 | GPIO1 | GPIO3 | GPIO5 | All | | 1 | 0x26 | GPIO16 | GPIO1 | GPIO3 | GPIO0 | 48-PT | | 3 | 0x66 | GPIO16 | GPIO13 | GPIO12 | GPIO24 | 48-PT | #### **Table 7-13. Wait Boot Options** | Option | BOOTDEFx Value | Watchdog Status | Package Supported | |--------|----------------|-----------------|-------------------| | 0 | 0x04 | Enabled | All | | 1 | 0x24 | Disabled | All | #### **Table 7-14. Flash Boot Options** | Option | BOOTDEFx<br>Value | Flash Entry Address | Flash Sector | Package Supported | |-------------|-------------------|---------------------|-----------------------|-------------------| | 0 (default) | 0x03 | 0x0008 0000 | CPU1 Bank 0 Sector 0 | All | | 1 | 0x23 | 0x0008 8000 | CPU1 Bank 0 Sector 32 | All | ## **Table 7-15. Secure Flash Boot Options** | Option | BOOTDEFx<br>Value | Flash Entry Address | Flash Sector | Package Supported | |-------------|-------------------|---------------------|----------------------|-------------------| | 0 (default) | 0x0A | 0x0008 0000 | CPU1 Bank 0 Sector 0 | All | ## **Table 7-15. Secure Flash Boot Options (continued)** | Option | BOOTDEFx<br>Value | Flash Entry Address | Flash Sector | Package Supported | |--------|-------------------|---------------------|-----------------------|-------------------| | 1 | 0x2A | 0x0008 8000 | CPU1 Bank 0 Sector 32 | All | ## **Table 7-16. Parallel Boot Options** | Option | BOOTDEFx<br>Value | D0-D7 GPIO | DSP Control<br>GPIO | Host Control<br>GPIO | Package Supported | | |-------------|-------------------|---------------------------------|---------------------|----------------------|-------------------|--| | 0 (default) | 0x00 | D0-D7 (GPIO 0,1,3,4,5,24,28,29) | GPIO224 | GPIO242 | All | | | 1 | 0x20 | D0-D7 (GPIO 0-7) | GPIO12 | GPIO13 | 48-PT | | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 7.6 Security Security features are enforced by the Dual Code Security Module (DCSM). The primary layer of defense is securing the boundary of the chip, which should always be enabled. Additionally, the Dual Zone Security feature is available to support code partitioning. ## 7.6.1 Securing the Boundary of the Chip The following two features, along with authentication in the firmware update code, should be used to help to prevent unauthorized code from running on the device. #### **7.6.1.1 JTAGLOCK** Enabling the JTAGLOCK feature in the USER OTP disables JTAG access (for example, debug probe) to resources on the device. #### 7.6.1.2 Zero-pin Boot Enabling the Zero-pin Boot option along with Flash Boot in the USER OTP blocks all pin-based external bootloader options (for example, SCI, Parallel). ## 7.6.2 Dual-Zone Security The dual-zone security mechanism offers protection for two zones: Zone 1 (Z1) and Zone 2 (Z2). The security implementation for both zones is identical. Each zone has its own dedicated secure resource (OTP memory and secure ROM) and allocated secure resource (LSx RAM and flash sectors). #### 7.6.3 Disclaimer ## **Code Security Module Disclaimer** THE CODE SECURITY MODULE (CSM) INCLUDED ON THIS DEVICE WAS DESIGNED TO PASSWORD PROTECT THE DATA STORED IN THE ASSOCIATED MEMORY AND IS WARRANTED BY TEXAS INSTRUMENTS (TI), IN ACCORDANCE WITH ITS STANDARD TERMS AND CONDITIONS, TO CONFORM TO TI'S PUBLISHED SPECIFICATIONS FOR THE WARRANTY PERIOD APPLICABLE FOR THIS DEVICE. TI DOES NOT, HOWEVER, WARRANT OR REPRESENT THAT THE CSM CANNOT BE COMPROMISED OR BREACHED OR THAT THE DATA STORED IN THE ASSOCIATED MEMORY CANNOT BE ACCESSED THROUGH OTHER MEANS. MOREOVER, EXCEPT AS SET FORTH ABOVE, TI MAKES NO WARRANTIES OR REPRESENTATIONS CONCERNING THE CSM OR OPERATION OF THIS DEVICE, INCLUDING ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL TI BE LIABLE FOR ANY CONSEQUENTIAL, SPECIAL, INDIRECT, INCIDENTAL, OR PUNITIVE DAMAGES, HOWEVER CAUSED, ARISING IN ANY WAY OUT OF YOUR USE OF THE CSM OR THIS DEVICE, WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO LOSS OF DATA, LOSS OF GOODWILL, LOSS OF USE OR INTERRUPTION OF BUSINESS OR OTHER ECONOMIC LOSS. ## 7.7 Watchdog The watchdog module is the same as the one on previous TMS320C2000™ microcontrollers, but with an optional lower limit on the time between software resets of the counter. This windowed countdown is disabled by default, so the watchdog is fully backward-compatible. The watchdog generates either a reset or an interrupt. It is clocked from the internal oscillator with a selectable frequency divider. Figure 7-2 shows the various functional blocks within the watchdog module. Figure 7-2. Windowed Watchdog Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 7.8 C28x Timers CPU-Timers 0, 1, and 2 are identical 32-bit timers with presettable periods and with 16-bit clock prescaling. The timers have a 32-bit count-down register that generates an interrupt when the counter reaches zero. The counter is decremented at the CPU clock speed divided by the prescale value setting. When the counter reaches zero, it is automatically reloaded with a 32-bit period value. CPU-Timer 0 is for general use and is connected to the PIE block. CPU-Timer 1 is also for general use and is connected to INT13 of the CPU. CPU-Timer 2 is reserved for TI-RTOS. It is connected to INT14 of the CPU. If TI-RTOS is not being used, CPU-Timer 2 is available for general use. CPU-Timer 2 can be clocked by any one of the following: - SYSCLK (default) - WROSCDIV8 - SYSOSCDIV4 - X1 (XTAL) ## 7.9 Dual-Clock Comparator (DCC) The DCC module is used for evaluating and monitoring the clock input based on a second clock, which can be a more accurate and reliable version. This instrumentation is used to detect faults in clock source or clock structures, thereby enhancing the system's safety metrics. #### 7.9.1 Features The DCC has the following features: - Allows the application to ensure that a fixed ratio is maintained between frequencies of two clock signals. - Supports the definition of a programmable tolerance window in terms of the number of reference clock cycles. - Supports continuous monitoring without requiring application intervention. - Supports a single-sequence mode for spot measurements. - Allows the selection of a clock source for each of the counters, resulting in several specific use cases. ## 7.9.2 Mapping of DCCx Clock Source Inputs Table 7-17. DCCx Clock Source0 Table | DCCxCLKSRC0[3:0] | CLOCK NAME | |------------------|-------------------------------------| | 0x0 | XTAL/X1 | | 0x1 | WROSCDIV8 | | 0x2 | SYSOSCDIV4 | | 0x4 | TCK | | 0x5 | CPU1.SYSCLK | | 0xC | INPUT XBAR (Output16 of input-xbar) | | others | Reserved | Table 7-18. DCCx Clock Source1 Table | DCCxCLKSRC1[4:0] | CLOCK NAME | |------------------|-----------------------------------------| | 0x0 | PLLRAWCLK | | 0x2 | WROSCDIV8 | | 0x3 | SYSOSCDIV4 | | 0x6 | CPU1.SYSCLK | | 0x9 | Input XBAR (Output15 of the input-xbar) | | 0xB | MCPWMCLK | | 0xC | LSPCLK | | 0xD | ADCCLK | | 0xE | WDCLK | | 0xF | Reserved | | others | Reserved | Product Folder Links: F28E120SC ## 8 Reference Design The TI Reference Design Library is a robust reference design library spanning analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all reference designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at the Select TI reference designs page. Below is a partial list of applicable reference designs. A full listing of supported reference designs for this device, as well as other C2000 MCUs, is maintained inside TI resource explorer. #### 3-kW, 180-W/in3 single-phase totem-pole bridgeless PFC reference design with 16-A max input This reference design demonstrates a method to control a continuous conduction mode Totem pole power factor correction converter (PFC) using C2000™ microcontrollers. The PFC also works as inverter in grid connected (current controlled) mode. The converter is designed to support a maximum input current of 16-ARMS and peak power of 3.6 kW. ## GaN-based, 6.6-kW, bidirectional, onboard charger reference design The PMP22650 reference design is a 6.6-kW, bidirectional, onboard charger. The design employs a two-phase totem pole PFC and a full-bridge CLLLC converter with synchronous rectification. The CLLLC utilizes both frequency and phase modulation to regulate the output across the required regulation range. ## Bidirectional CLLLC resonant dual active bridge (DAB) reference design for HEV/EV onboard charger CLLLC resonant DAB with bidirectional power flow capability and soft switching characteristics is an ideal candidate for Hybrid Electric Vehicle/Electric Vehicle (HEV/EV) on-board chargers and energy storage applications. This design illustrates control of this power topology using a C2000™ MCU in closed voltage and closed current-loop mode. ## 48-V Three-Phase Inverter With Shunt-Based In-Line Motor Phase Current Sensing Evaluation Module The BOOSTXL-3PHGANINV evaluation module features a 48-V/10-A three-phase GaN inverter with precision in-line shunt-based phase current sensing for accurate control of precision drives such as servo drives. ## C2000 DesignDRIVE position manager BoosterPack™ plug-in module The PositionManager BoosterPack is a flexible low voltage platform intended for evaluating interfaces to absolute encoders and analog sensors like resolvers and SinCos transducers. When combined with the DesignDRIVE Position Manager software solutions this low-cost evaluation module becomes a powerful tool for interfacing many popular position encoder types such as EnDat, BiSS and T-format with C2000 Real-Time Control devices. C2000 Position Manager technology integrates interfaces to the most popular digital and analog position sensors onto C2000 Real-Time Controller, thus eliminating the need for external FPGAs for these functions. #### C2000™ MCU evaluation module for high-voltage three-phase inverter motor control The TIEVM-MTR-HVINV is a 750W development board for high-voltage motor drive applications. This EVM implements sensorless FOC control for a three-phase permanent-magnet synchronous motor (PMSM) with the InstaSPIN-FOC FAST and eSMO sensorless observers. The modular design allows for plug-and-play support of different daughterboard attachments to the same motherboard. The hardware and firmware of this EVM are tested and ready-to-use to help accelerate development time, with design details and test results available in this user's guide. ## 250W motor inverter reference design This reference design is a 250W motor drive for a major appliances or similar applications, which illustrates a GaN IPM DRV7308 based high efficiency motor inverter without heat sink, also demo a low standby power design with UCC28911. This reference design shows a method to implement sensorless FOC control for a 3-phase PMSM with a FAST™ software encoder or eSMO. With a modular design, this reference design supports both the C2000™ MCU and MSPM0 series microcontroller daughter-board on the same motherboard. The hardware and software available with this reference design are tested and ready-to-use to help accelerate development time to market. The design details and test results are found in this design guide. ## DRV8323RS three-phase smart gate driver with buck, shunt amps (SPI interface) evaluation module The BOOSTXL-DRV8323RS is a 15A, 3-phase brushless DC drive stage based on the DRV8323RH gate driver and CSD88599Q5DC NexFETTM power blocks. The module has individual DC bus and phase voltage sense as well as individual low-side current shunt amplifiers, making this evaluation module ideal for sensorless BLDC algorithms. The module supplies MCU 3.3V power with an integrated 0.6A step down buck regulator. The drive stage is fully protected with short circuit, thermal, shoot-through, and under voltage protection and easily configurable via the devices SPI registers. ## DRV8323RH Three-Phase Smart Gate Driver With Buck, Shunt Amps (Hardware Interface) Evaluation Module The BOOSTXL-DRV8323RH is a 15A, 3-phase brushless DC drive stage based on the DRV8323RH gate driver and CSD88599Q5DC NexFETTM power blocks. The module has individual DC bus and phase voltage sense as well as individual low-side current shunt amplifiers, making this EVM ideal for sensorless BLDC algorithms. The module supplies MCU 3.3V power with an integrated 0.6A step down buck regulator. The drive stage is fully protected with short circuit, thermal, shoot-through, and under voltage protection and easily configurable via different hardware configuration pins. #### DRV8329A evaluation module for three-phase BLDC gate driver The DRV8329AEVM is a 30-A, 3-phase brushless DC drive stage based on the DRV8329A gate driver for BLDC motors. The DRV8329 incorporates three diodes for bootstrap operation without the need for external diodes. The device includes a current shunt amplifier for low-side current measurement, 80-mA LDO, dead time control pin, VDS overcurrent level pin, and gaet driver shutoff pin. The EVM includes switches, potentiometers, and resistors to evaluate these settings as well as configurability for the A variant (6x PWM) and B variant (3x PWM) of the DRV8329 device. ## DRV8316R three-phase PWM motor driver evaluation module The DRV8316REVM provides three half-H-bridge integrated MOSFET drivers for driving a three-phase brushless DC (BLDC) motor with 8-A Peak current drive, for 12-V/24-V DC rails or battery powered applications. ## DRV8353RS evaluation module, three-phase brushless DC smart gate driver The DRV8353RS-EVM is a 15A, 3-phase brushless DC drive stage based on the DRV8353RS gate driver and CSD19532Q5B NexFET™ MOSFETs. #### 1.3kW GaN totem pole PFC and motor inverter reference design The TIDA-010282 reference design is a 1.3-kW totem pole power factor correction and motor inverter for major appliances and similar products. The design illustrates a method to implement digital Totem Pole PFC and sensorless vector control of 3-phase permanent magnet synchronous motor (PMSM) to meet higher efficiency and low profile requirements with a single C2000™ microcontroller. The hardware and software available with this reference design are tested and ready-to-use to help accelerate development time to market. The design details and test results can be found in this design guide. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## 9.1 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MCU devices. Each MCU commercial family member has one of three prefixes: X, P, or no prefix (for example, XF28E120SCPT). Device development evolutionary flow: - **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. - **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. **null** Production version of the silicon die that is fully qualified. X and P devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PT). For device part numbers and further ordering information, see the TI website (www.ti.com) or contact your TI sales representative. Prefix X is used in orderable part numbers. Figure 9-1. Device Nomenclature ## 9.2 Markings Figure 9-2, Figure 9-3, and Figure 9-4 show the package symbolization. Table 9-1 lists the silicon revision codes. YMLLLLS = Lot Trace Code 980 = TI EIA Code YM = 2-digit Year/Month Code LLLL = Assembly Lot Code S = Assembly Site Code \$\$ = Wafer Fab Code (one or two characters) as applicable # = Silicon Revision Code G4 = Green (Low Halogen and RoHS-compliant) **Package** Pin 1 Figure 9-2. Package Symbolization for PT Package ΤI XF28E 120SCTVFC **YMLLLLS** \$\$# G4 Q **Package** Pin 1 YMLLLLS = Lot Trace Code YM = 2-digit Year/Month Code LLLL = Assembly Lot Code S = Assembly Site Code \$\$ = Wafer Fab Code (one or two characters) as applicable # = Silicon Revision Code G4 = Green (Low Halogen and RoHS-compliant) Figure 9-3. Package Symbolization for VFC Package XF28E12 **OSCTRHB** YMS# LLLL **Package** Pin 1 YM = 2-digit Year/Month Code S = Assembly Site Code # = Silicon Revision Code LLLL = Assembly Lot Code **G4 = Green (Low Halogen and RoHS-compliant)** Figure 9-4. Package Symbolization for RHB Package Table 9-1. Revision Identification | SILICON REVISION CODE | SILICON REVISION | REVID <sup>(1)</sup> ADDRESS: 0x5D006 | COMMENTS | | | | |-----------------------|------------------|---------------------------------------|--------------------------------------------|--|--|--| | Blank | 0 | 0x0000 0001 | This silicon revision is available as TMX. | | | | Silicon Revision ID (1) #### 9.3 Tools and Software TI offers an extensive line of development tools. Some of the tools and software to evaluate the performance of the device, generate code, and develop solutions follow. To view all available tools and software for C2000<sup>™</sup> real-time control MCUs, visit the C2000 real-time microcontrollers page. ## **Development Tools** ## TI Resource Explorer To enhance your experience, be sure to check out the TI Resource Explorer to browse examples, libraries, and documentation for your applications. #### **Software Tools** #### C2000Ware for C2000 MCUs C2000Ware for C2000™ MCUs is a cohesive set of software and documentation created to minimize development time. It includes device-specific drivers, libraries, and peripheral examples. ## DigitalPower SDK DigitalPower SDK is a cohesive set of software infrastructure, tools, and documentation designed to minimize C2000 MCU-based digital power system development time targeted for various AC-DC, DC-DC and DC-AC power supply applications. The software includes firmware that runs on C2000 digital power evaluation modules (EVMs) and TI designs (TIDs), which are targeted for solar, telecom, server, electric vehicle chargers and industrial power delivery applications. DigitalPower SDK provides all the needed resources at every stage of development and evaluation in a digital power applications. #### MotorControl SDK MotorControl SDK is a cohesive set of software infrastructure, tools, and documentation designed to minimize C2000 MCU-based motor control system development time targeted for various three-phase motor control applications. The software includes firmware that runs on C2000 motor control evaluation modules (EVMs) and TI designs (TIDs), which are targeted for industrial drive and other motor control, MotorControl SDK provides all the needed resources at every stage of development and evaluation for high-performance motor control applications. ## Code Composer Studio<sup>™</sup> integrated development environment (IDE) Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It comprises a suite of tools used to develop and debug embedded applications. Code Composer Studio is available for download across Windows®, Linux® and macOS® desktops. It can also be used in the cloud by visiting <a href="https://dev.ti.com">https://dev.ti.com</a>. Code Composer Studio includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler and many other features. The intuitive IDE takes you through each step of the application development flow. Familiar tools and interfaces make getting started faster than ever before. The desktop version of Code Composer Studio combines the advantages of the Eclipse software framework with advanced capabilities from TI resulting in a compelling feature-rich environment. The cloud-based Code Composer Studio leverages the Theia application framework enabling development in the cloud without needing to download and install large amounts of software. #### SysConfig System configuration tool SysConfig is a comprehensive collection of graphical utilities for configuring pins, peripherals, radios, subsystems, and other components. SysConfig helps you manage, expose and resolve conflicts visually so that you have more time to create differentiated applications. The tool's output includes C header and code files that can be used with software development kit (SDK) examples or used to configure custom software. The SysConfig tool automatically selects the pinmux settings that satisfy the entered requirements. The SysConfig tool is delivered integrated in CCS, as a standalone installer, or can be used via the dev.ti.com cloud tools portal. For more information about the SysConfig system configuration tool, visit the System configuration tool page. ## C2000 Third-party search tool TI has partnered with multiple companies to offer a wide range of solutions and services for TI C2000 devices. These companies can accelerate your path to production using C2000 devices. Download this search tool to quickly browse third-party details and find the right third-party to meet your needs. #### **UniFlash Standalone Flash Tool** UniFlash is a standalone tool used to program on-chip flash memory through a GUI, command line, or scripting interface. #### Models Various models are available for download from the product Design & development pages. These models include I/O Buffer Information Specification (IBIS) Models and Boundary-Scan Description Language (BSDL) Models. To view all available models, visit the *Design tools & simulation* section of the *Design & development* page for each device. ## **Training** To help assist design engineers in taking full advantage of the C2000 microcontroller features and performance, TI has developed a variety of training resources. Utilizing the online training materials and downloadable hands-on workshops provides an easy means for gaining a complete working knowledge of the C2000 microcontroller family. These training resources have been designed to decrease the learning curve, while reducing development time, and accelerating product time to market. For more information on the various training resources, visit the C2000 real-time microcontrollers page. ## 9.4 Documentation Support To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The current documentation that describes the processor, related peripherals, and other technical collateral follows. #### Note TI is transitioning to use more inclusive terminology. Some language may be different than what you would expect to see for certain technology areas. #### **Errata** F28E12x Real-Time MCUs Silicon Errata describes known advisories on silicon and provides workarounds. ## **Technical Reference Manual** F28E12x Real-Time Microcontrollers Technical Reference Manual details the integration, the environment, the functional description, and the programming models for each peripheral and subsystem in the F28E12x real-time microcontrollers. #### **CPU User's Guides** TMS320C28x CPU and Instruction Set Reference Guide describes the central processing unit (CPU) and the assembly language instructions of the TMS320C28x fixed-point digital signal processors (DSPs). This Reference Guide also describes emulation features available on these DSPs. TMS320C28x Extended Instruction Sets Technical Reference Manual describes the architecture, pipeline, and instruction set of the TMU, VCU-II, and FPU accelerators. #### **Peripheral Guides** C2000 Real-Time Microcontrollers Peripherals Reference Guide describes all the peripherals available for TMS320x28x and F29x devices. This reference guide shows the peripherals used by each device and provides descriptions of the peripherals. Product Folder Links: F28E120SC #### **Tools Guides** TMS320C28x Assembly Language Tools v22.6.0.LTS User's Guide describes the assembly language tools (assembler and other tools used to develop assembly language code), assembler directives, macros, common object file format, and symbolic debugging directives for the TMS320C28x device. TMS320C28x Optimizing C/C++ Compiler v22.6.0.LTS User's Guide describes the TMS320C28x C/C++ compiler. This compiler accepts ANSI standard C/C++ source code and produces TMS320 DSP assembly language source code for the TMS320C28x device. ## **Application Notes** The SMT & packaging application notes website lists documentation on TI's surface mount technology (SMT) and application notes on a variety of packaging-related topics. Semiconductor Packing Methodology describes the packing methodologies employed to prepare semiconductor devices for shipment to end users. Calculating Useful Lifetimes of Embedded Processors provides a methodology for calculating the useful lifetime of TI embedded processors (EPs) under power when used in electronic systems. It is aimed at general engineers who wish to determine if the reliability of the TI EP meets the end system reliability requirement. An Introduction to IBIS (I/O Buffer Information Specification) Modeling discusses various aspects of IBIS including its history, advantages, compatibility, model generation flow, data requirements in modeling the input/output structures, and future trends. Serial Flash Programming of C2000™ Microcontrollers discusses using a flash kernel and ROM loaders for serial programming a device. The Essential Guide for Developing With C2000™ Real-Time Microcontrollers provides a deeper look into the components that differentiate the C2000 Microcontroller Unit (MCU) as it pertains to Real-Time Control Systems. Migrating Software From 8-Bit (Byte) Addressable CPUs to C28x CPU discusses common scenarios of migrating software from 8-bit (byte) addressable CPUs to C28x CPU, and provides a guide on how to develop application irrespective of the addressability. The Hardware Design Guide for F2800x C2000™ Real-Time MCU Series Application Note is an essential guide for hardware developers using C2000 devices, and helps to streamline the design process while mitigating the potential for faulty designs. Key topics discussed include: power requirements; general-purpose input/output (GPIO) connections; analog inputs and ADC; clocking generation and requirements; and JTAG debugging among many others. ## 9.5 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.6 Trademarks C2000<sup>™</sup>, TMS320C2000<sup>™</sup>, Code Composer Studio<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Arm<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. Windows® is a registered trademark of Microsoft Corporation. Linux® is a registered trademark of Linus Torvalds. macOS® is a registered trademark of Apple Inc. All trademarks are the property of their respective owners. ## 9.7 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.8 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 10 Trademarks C2000<sup>™</sup>, TMS320C2000<sup>™</sup>, Code Composer Studio<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Arm<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. Windows® is a registered trademark of Microsoft Corporation. Linux® is a registered trademark of Linus Torvalds. macOS® is a registered trademark of Apple Inc. All trademarks are the property of their respective owners. ## 11 Revision History | DATE | REVISION | NOTES | |-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2025 | * | Initial Release. TI is transitioning to use more inclusive terminology. Some language may be different than what you would expect to see for certain technology areas. For SPI, all instances of legacy terminology have been changed to controller and peripheral. All instances of legacy pin names have been changed to: POCI (Peripheral OUT Controller IN); PICO (Peripheral IN Controller OUT); and CS (Chip Select). For the I2C Bus Interface, all instances of legacy terminology have been changed to controller and target. For the CAN and LIN Interface/BUS, all instances of legacy terminology have been changed to commander and responder. For the EtherCAT Controller, all instances of legacy terminology have been changed to MainDevice (or MDevice) and SubordinateDevice (or SubDevice). | ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. To learn more about TI packaging, visit the Packaging website. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated PT0048A ## **PACKAGE OUTLINE** ## LQFP - 1.6 mm max height LOW PROFILE QUAD FLATPACK #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC registration MS-026. This may also be a thermally enhanced plastic package with leads conected to the die pads. ## **EXAMPLE BOARD LAYOUT** ## PT0048A ## LQFP - 1.6 mm max height LOW PROFILE QUAD FLATPACK NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. ## **EXAMPLE STENCIL DESIGN** ## PT0048A ## LQFP - 1.6 mm max height LOW PROFILE QUAD FLATPACK NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.8. Board assembly site may have different recommendations for stencil design. **VFC0032A** ## **PACKAGE OUTLINE** LQFP - 1.6 mm max height PLASTIC QUAD FLATPACK #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC registration MS-026. ## **EXAMPLE BOARD LAYOUT** ## **VFC0032A** ## LQFP - 1.6 mm max height PLASTIC QUAD FLATPACK NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. ## **EXAMPLE STENCIL DESIGN** ## VFC0032A ## LQFP - 1.6 mm max height PLASTIC QUAD FLATPACK NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations - design recommendations. 7. Board assembly site may have different recommendations for stencil design. ## **RHB0032E** ## **PACKAGE OUTLINE** ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ## **EXAMPLE BOARD LAYOUT** ## **RHB0032E** ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** ## **RHB0032E** ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## TAPE AND REEL INFORMATION # **TAPE DIMENSIONS** Ф Ф B<sub>0</sub> | _ | | | | | | | | | | |---|----|-----------------------------------------------------------|--|--|--|--|--|--|--| | | A0 | Dimension designed to accommodate the component width | | | | | | | | | | B0 | Dimension designed to accommodate the component length | | | | | | | | | | K0 | Dimension designed to accommodate the component thickness | | | | | | | | | Γ | W | Overall width of the carrier tape | | | | | | | | | Γ | P1 | Pitch between successive cavity centers | | | | | | | | | _ | | | | | | | | | | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--| | XF28E120SCTRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | XF28E120SCTRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | ## **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. | Device | Package<br>Type | Package<br>Name | Pins | SPQ | Unit Array<br>Matrix | Max<br>Temp.<br>(Deg C) | L (mm) | W (mm) | K0 (µm) | P1 (mm) | CL<br>(mm) | CW (mm) | |----------------|-----------------|-----------------|------|-----|----------------------|-------------------------|--------|--------|---------|---------|------------|---------| | XF28E120SCTPT | LQFP | PT | 48 | 250 | 10 x 25 | 150 | 315 | 135.9 | 7620 | 12.2 | 11.1 | 11.25 | | XF28E120SCTVFC | LQFP | VFC | 32 | 250 | 10 x 25 | 150 | 315 | 135.9 | 7620 | 12.2 | 11.1 | 11.25 | www.ti.com 1-Aug-2025 ## PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|----------------|----------------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | XF28E120SCTPT | Active | Preproduction | LQFP (PT) 48 | 250 JEDEC<br>TRAY (10+1) | - | Call TI | Call TI | -40 to 105 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated