DSLVDS1047 ZHCSIV3-SEPTEMBER 2018 ## DSLVDS1047 3.3V LVDS 四通道高速差动线路驱动器 ## 1 特性 - 旨在用于信号传输速率高达 400Mbps 的应用 - 3.3V 电源设计 - 300ps 典型差动偏斜 - 400ps 最大差动偏斜 - 1.7ns 最大传播延迟 - ±350mV 差动信号传输 - 低功耗(3.3V静态条件下为13mW) - 能够与现有 5V LVDS 接收器交互操作 - 在断电模式下, LVDS 输出端具有高阻抗 - 直通引脚排列可简化 PCB 布局 - 符合或超出 TIA/EIA-644 LVDS 标准 - 工业工作温度范围 (-40°C 至 +85°C) - 可采用 TSSOP 封装 ### 2 应用 - 多功能打印机 - 板对板通信 - 测试和测量 - 打印机 - 数据中心互连 - 实验室仪表 - 超声波扫描仪 ## 3 说明 DSLVDS1047 器件是一款四路 CMOS 直通差动线路驱动器,专为需要超低功耗和高数据速率的 应用 而设计。该器件旨在使用低电压差动信号 (LVDS) 技术支持超过 400Mbps (200MHz) 的数据速率。 DSLVDS1047 接受低电压 TTL/CMOS 输入电平,并将其转换为低电压 (350mV) 差动输出信号。 此外,该驱动器支持可用于禁用输出级的 TRI-STAT 功能,可禁用负载电流,从而将器件降至功率为 13mW (典型值)的超低空闲功耗状态。 DSLVDS1047 采用了直通引脚排列,可简化 PCB 布局。 EN 和 EN\* 输入将接受 AND 运算并控制 TRI-STATE 输出。这些使能端由四个驱动器共用。 和配套的线路接收器 (DSLVDS1048) 为高速点对点接口应用提供了大功率伪 ECL 器件的替代 产品。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |------------|------------|-----------------| | DSLVDS1047 | TSSOP (16) | 5.00mm × 4.40mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 图 1. 703A I2C www.ti.com.cn | _ | $\Rightarrow$ | |---|---------------| | _ | ملب | | _ | w | | 1 | 特性 1 | | 8.3 Feature Description | 13 | |---|--------------------------------------|----|--------------------------------|-----------| | 2 | 应用 1 | | 8.4 Device Functional Modes | 14 | | 3 | 说明 1 | 9 | Application and Implementation | 15 | | 4 | 修订历史记录 2 | | 9.1 Application Information | 15 | | 5 | Pin Configuration and Functions | | 9.2 Typical Application | 15 | | 6 | Specifications4 | 10 | Power Supply Recommendations | 18 | | • | 6.1 Absolute Maximum Ratings | 11 | Layout | 18 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 18 | | | 6.3 Recommended Operating Conditions | | 11.2 Layout Example | 19 | | | 6.4 Thermal Information | 12 | 器件和文档支持 | 20 | | | 6.5 Electrical Characteristics | | 12.1 接收文档更新通知 | 20 | | | 6.6 Switching Characteristics | | 12.2 社区资源 | 20 | | | 6.7 Typical Characteristics | | 12.3 商标 | 20 | | 7 | Parameter Measurement Information | | 12.4 静电放电警告 | 20 | | 8 | Detailed Description 12 | | 12.5 术语表 | <u>20</u> | | • | 8.1 Overview | 13 | 机械、封装和可订购信息 | 21 | | | 8.2 Functional Block Diagram | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | 日期 | 修订版本 | 说明 | |------------|------|---------| | 2018 年 9 月 | * | 最初发布版本。 | # **5 Pin Configuration and Functions** ## **Pin Functions** | | PIN I/O | | DESCRIPTION | | | | |-----|---------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | 1/0 | DESCRIPTION | | | | | 2 | D <sub>IN1</sub> | | | | | | | 3 | D <sub>IN2</sub> | | Driver input pin, TTL/CMOS compatible | | | | | 6 | D <sub>IN3</sub> | _ ' | Driver input pin, 11D/GWO3 compatible | | | | | 7 | D <sub>IN4</sub> | | | | | | | 10 | D <sub>OUT4+</sub> | | | | | | | 11 | D <sub>OUT3+</sub> | 0 | Non-inverting driver output pin, LVDS levels | | | | | 14 | D <sub>OUT2+</sub> | | Northivetting driver output pin, EVDS levels | | | | | 15 | D <sub>OUT1+</sub> | | | | | | | 9 | D <sub>OUT4</sub> - | | | | | | | 12 | D <sub>OUT3</sub> - | 0 | Inverting driver output pin, LVDS levels | | | | | 13 | D <sub>OUT2</sub> - | | inverting driver output pin, EVD3 levels | | | | | 16 | D <sub>OUT1-</sub> | | | | | | | 1 | EN | I | Driver enable pin: When EN is low, the driver is disabled. When EN is high and EN* is low or open, the driver is enabled. If both EN and EN* are open circuit, then the driver is disabled. | | | | | 8 | EN* | I | Driver enable pin: When EN* is high, the driver is disabled. When EN* is low or open and EN is high, the driver is enabled. If both EN and EN* are open circuit, then the driver is disabled. | | | | | 5 | GND | | Ground pin | | | | | 4 | V <sub>CC</sub> | _ | Power supply pin, +3.3 V ± 0.3 V | | | | # TEXAS INSTRUMENTS ## 6 Specifications ## 6.1 Absolute Maximum Ratings See (1) | | | | MIN | MAX | UNIT | |-----------------------------------------------------|------------------------------------------|-------------|------|----------------|-------| | Supply voltage (V <sub>CC</sub> ) | | | -0.3 | 4 | V | | Input voltage (D <sub>IN</sub> ) | | | -0.3 | $V_{CC} + 0.3$ | V | | Enable input voltage (EN, E | EN*) | | -0.3 | $V_{CC} + 0.3$ | V | | Output voltage (D <sub>OUT+</sub> , D <sub>OU</sub> | JT_) | | -0.3 | 3.9 | V | | Short-circuit duration | (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | | Cont | inuous | | | Maximum package power | PW0016A package | | | 866 | mW | | dissipation at +25°C | Derate PW0016A package | above +25°C | | 6.9 | mW/°C | | Lead temperature | Soldering (4 s) | | | 260 | °C | | Maximum junction tempera | ture | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|----------------------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (2) | ±1200 | | | V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup> | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(3)</sup> | ±200 | V | | | | Machine Model | ±1200 | | (1) ESD Ratings: HBM (1.5 k $\Omega$ , 100 pF) EIAJ (0 Ω, 200 pF) - (2) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (3) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions | | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|-----|------| | Supply voltage, V <sub>CC</sub> | 3 | 3.3 | 3.6 | V | | Operating free air temperature, T <sub>A</sub> | -40 | 25 | 85 | °C | ### 6.4 Thermal Information | | | DSLVDS1047 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 114 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 51 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 59 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 58 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. www.ti.com.cn ZHCSIV3-SEPTEMBER 2018 ### 6.5 Electrical Characteristics Over supply voltage and operating temperature ranges, unless otherwise specified (1)(2)(3) | | PARAMETER | TEST CONDITIONS | PIN | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|------|----------|------| | V <sub>OD1</sub> | Differential output voltage | | | 250 | 310 | 450 | mV | | $\Delta V_{OD1}$ | Change in magnitude of V <sub>OD1</sub> for complementary output states | | D <sub>OUT</sub> - | | 1 | 35 | mV | | Vos | Offset voltage | D 400 O (Figure 49) | | 1.125 | 1.17 | 1.375 | V | | $\Delta V_{OS}$ | Change in magnitude of V <sub>OS</sub> for complementary output states | R <sub>L</sub> = 100 Ω (Figure 18) | D <sub>OUT+</sub> | | 1 | 25 | mV | | V <sub>OH</sub> | Output high voltage | | | | 1.33 | 1.6 | V | | $V_{OL}$ | Output low voltage | | | 0.9 | 1.02 | | V | | $V_{IH}$ | Input high voltage | | | 2 | | $V_{CC}$ | V | | V <sub>IL</sub> | Input low voltage | | D <sub>IN</sub> , | GND | | 0.8 | V | | I <sub>IH</sub> | Input high current | V <sub>IN</sub> = V <sub>CC</sub> or 2.5 V | EÑ, | | 2 | 15 | μA | | $I_{\rm IL}$ | Input low current | V <sub>IN</sub> = GND or 0.4 V | EN* | | 2 | 15 | μA | | $V_{CL}$ | Input clamp voltage | I <sub>CL</sub> = −18 mA | | -1.5 | -0.8 | | V | | I <sub>OS</sub> | Output short-circuit current <sup>(4)</sup> | ENABLED,<br>D <sub>IN</sub> = V <sub>CC</sub> , D <sub>OUT+</sub> = 0 V or<br>D <sub>IN</sub> = GND, D <sub>OUT-</sub> = 0 V | | | -4 | -8 | mA | | I <sub>OSD</sub> | Differential output short-circuit current <sup>(4)</sup> | ENABLED, V <sub>OD</sub> = 0 V | D <sub>OUT</sub> - | | -4.2 | -9 | mA | | I <sub>OFF</sub> | Power-off leakage | $V_{OUT} = 0 \text{ V or } 3.6 \text{ V}, V_{CC} = 0 \text{ V or } 0$ | D <sub>OUT+</sub> | -20 | ±1 | 20 | μΑ | | I <sub>OZ</sub> | Output TRI-STATE current | EN = 0.8 V and EN* = 2.0 V<br>V <sub>OUT</sub> = 0 V or V <sub>CC</sub> | | -10 | ±1 | 10 | μΑ | | Icc | No load supply current drivers enabled | D <sub>IN</sub> = V <sub>CC</sub> or GND | | | 4 | 8 | mA | | I <sub>CCL</sub> | Loaded supply current drivers enabled | $R_L$ = 100 $\Omega$ all channels, $D_{IN}$ = $V_{CC}$ or GND (all inputs) | V <sub>CC</sub> | | 20 | 30 | mA | | I <sub>CCZ</sub> | No load supply current drivers disabled | $D_{IN} = V_{CC}$ or GND, EN = GND,<br>EN* = $V_{CC}$ | | | 2.2 | 6 | mA | Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except: V<sub>OD1</sub> and ΔV<sub>OD1</sub>. All typicals are given for: V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = +25°C. The DSLVDS1047 is a current mode device and only functions within datasheet specifications when a resistive load is applied to the driver outputs typical range is (90 $\Omega$ to 110 $\Omega$ ). <sup>(4)</sup> Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only. # STRUMENTS ## 6.6 Switching Characteristics $V_{CC} = +3.3V \pm 10\%$ , $T_A = -40$ °C to +85°C<sup>(1)(2)(3)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------| | t <sub>PHLD</sub> | Differential propagation delay high to low | | 0.5 | 0.9 | 1.7 | ns | | t <sub>PLHD</sub> | Differential propagation delay low to high | | 0.5 | 1.2 | 1.7 | ns | | t <sub>SKD1</sub> | Differential pulse skew $ t_{PHLD} - t_{PLHD} ^{(4)}$ | D 100 O C 15 p C | | 0.3 | 0.4 | ns | | t <sub>SKD2</sub> | Channel-to-channel skew <sup>(5)</sup> | $R_L = 100 \Omega$ , $C_L = 15 pF$<br>(Figure 19 and Figure 20) | | 0.4 | 0.5 | ns | | t <sub>SKD3</sub> | Differential part-to-part skew <sup>(6)</sup> | | 0 | | 1 | ns | | t <sub>SKD4</sub> | Differential part-to-part skew <sup>(7)</sup> | | 0 | | 1.2 | ns | | t <sub>TLH</sub> | Rise time | | | 0.5 | 1.5 | ns | | t <sub>THL</sub> | Fall time | | | 0.5 | 1.5 | ns | | t <sub>PHZ</sub> | Disable time high to Z | | | 2 | 5 | ns | | t <sub>PLZ</sub> | Disable time low to Z | $R_1 = 100 \Omega, C_1 = 15 pF$ | | 2 | 5 | ns | | t <sub>PZH</sub> | Enable time Z to high | (Figure 21 and Figure 22) | | 3 | 7 | ns | | t <sub>PZL</sub> | Enable time Z to low | | | 3 | 7 | ns | | f <sub>MAX</sub> | Maximum operating frequency (8) | | 200 | 250 | | MHz | - All typicals are given for: $V_{CC}=3.3~V,~T_A=+25^{\circ}C.$ Generator waveform for all tests unless otherwise specified: f = 1 MHz, $Z_O=50~\Omega,~t_r\leq 1~ns$ , and $t_f\leq 1~ns$ . - C<sub>1</sub> includes probe and jig capacitance. - $t_{SKD1}$ $|t_{PHLD} t_{PLHD}|$ is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel. - t<sub>SKD2</sub> is the differential channel-to-channel skew of any event on the same device. - $t_{SKD3}$ , differential part-to-part skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range. - t<sub>SKD4</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max - Min| differential propagation delay. - $f_{MAX}$ generator input conditions: $t_r = t_f < 1$ ns (0% to 100%), 50% duty cycle, 0 V to 3 V. Output criteria: duty cycle = 45% / 55%, VOD > 250 mV, all channels switching. www.ti.com.cn # 6.7 Typical Characteristics ZHCSIV3 – SEPTEMBER 2018 www.ti.com.cn # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** ## **Typical Characteristics (continued)** ## 7 Parameter Measurement Information Figure 18. Driver $V_{\text{OD}}$ and $V_{\text{OS}}$ Test Circuit ## **Parameter Measurement Information (continued)** Figure 19. Driver Propagation Delay and Transition Time Test Circuit Figure 20. Driver Propagation Delay and Transition Time Waveforms Figure 21. Driver TRI-STATE Delay Test Circuit ## **Parameter Measurement Information (continued)** Figure 22. Driver TRI-STATE Delay Waveform # TEXAS INSTRUMENTS ## 8 Detailed Description #### 8.1 Overview LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in Figure 24. This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic differential impedance of the media is in the range of 100 $\Omega$ . A termination resistor of 100 $\Omega$ (selected to match the media), and is located as close to the receiver input pins as possible. The termination resistor converts the driver output current (current mode) into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account. The DSLVDS1047 differential line driver is a balanced current source design. A current mode driver, generally speaking has a high output impedance and supplies a constant current for a range of loads (a voltage mode driver on the other hand supplies a constant voltage for a range of loads). Current is switched through the load in one direction to produce a logic state and in the other direction to produce the other logic state. The output current is typically 3.1 mA, a minimum of 2.5 mA, and a maximum of 4.5 mA. The current mode driver requires that a resistive termination be employed to terminate the signal and to complete the loop as shown in Figure 24. AC or unterminated configurations are not allowed. The 3.1-mA loop current develops a differential voltage of 310 mV across the $100-\Omega$ termination resistor which the receiver detects with a 250-mV minimum differential noise margin, (driven signal minus receiver threshold (250 mV - 100 mV = 150 mV). The signal is centered around +1.2 V (Driver Offset, $V_{OS}$ ) with respect to ground as shown in Figure 23. #### **NOTE** The steady-state voltage ( $V_{SS}$ ) peak-to-peak swing is twice the differential voltage ( $V_{OD}$ ) and is typically 620 mV. The current mode driver provides substantial benefits over voltage mode drivers, such as an RS-422 driver. Its quiescent current remains relatively flat versus switching frequency. Whereas the RS-422 voltage mode driver increases exponentially in most case from 20 MHz to 50 MHz. This is due to the overlap current that flows between the rails of the device when the internal gates switch. Whereas the current mode driver switches a fixed current between its output without any substantial overlap current. This is similar to some ECL and PECL devices, but without the heavy static $I_{CC}$ requirements of the ECL/PECL designs. LVDS requires > 80% less current than similar PECL devices. AC specifications for the driver are a tenfold improvement over other existing RS-422 drivers. The TRI-STATE function allows the driver outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required. www.ti.com.cn ## 8.2 Functional Block Diagram ## 8.3 Feature Description #### 8.3.1 LVDS Fail-Safe This section addresses the common concern of fail-safe biasing of LVDS interconnects, specifically looking at the DSLVDS1047 driver outputs and the DSLVDS1048 receiver inputs. The LVDS receiver is a high-gain, high-speed device that amplifies a small differential signal (20 mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, take care to prevent noise from appearing as a valid signal. The internal fail-safe circuitry of the receiver is designed to source or sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated, or shorted receiver inputs. - Open Input Pins. The DSLVDS1048 is a quad receiver device, and if an application requires only 1, 2, or 3 receivers, the unused channel(s) inputs must be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pullup and pulldown resistors to set the output to a HIGH state. This internal circuitry ensures a HIGH, stable output state for open inputs. - 2. **Terminated Input.** If the DSLVDS1047 driver is disconnected (cable unplugged), or if the DSLVDS1047 driver is in a TRI-STATE or power-off condition, the receiver output is again in a HIGH state, even with the end of cable 100-Ω termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10 mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnect must be used. Twisted pair cable offers better balance than flat ribbon cable. - 3. **Shorted Inputs.** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a 0-V differential input voltage, the receiver output remains in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (GND to 2.4 V). It is only supported with inputs shorted and no external common-mode voltage applied. ### **Feature Description (continued)** External lower value pullup and pulldown resistors (for a stronger bias) may be used to boost fail-safe in the presence of higher noise levels. The pullup and pulldown resistors should be in the $5-k\Omega$ to $15-k\Omega$ range to minimize loading and waveform distortion to the driver. The common-mode bias point should be set to approximately 1.2 V (less than 1.75 V) to be compatible with the internal circuitry. Figure 23. Driver Output Levels ### 8.4 Device Functional Modes Table 1 lists the functional modes DSLVDS1047. **Table 1. Truth Table** | | ENABLES | INPUT | OUTPUTS | | | |-----------------------------------------|-----------|-----------------|-------------------|--------------------|--| | EN EN* | | D <sub>IN</sub> | D <sub>OUT+</sub> | D <sub>OUT</sub> - | | | | L or Open | L | L | Н | | | П | | Н | Н | L | | | All other combinations of ENABLE inputs | | Х | Z | Z | | ## 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The DSLVDS1047 has a flow-through pinout that allows for easy PCB layout. The LVDS signals on one side of the device easily allows for matching electrical lengths of the differential pair trace lines between the driver and the receiver as well as allowing the trace lines to be close together to couple noise as common-mode. Noise isolation is achieved with the LVDS signals on one side of the device and the TTL signals on the other side. ## 9.2 Typical Application Figure 24. Point-to-Point Application ## **Typical Application (continued)** #### 9.2.1 Design Requirements When using LVDS devices, it is important to remember to specify controlled impedance PCB traces, cable assemblies, and connectors. All components of the transmission media should have a matched differential impedance of about $100 \Omega$ . They should not introduce major impedance discontinuities. Balanced cables (for example, twisted pair) are usually better than unbalanced cables (ribbon cable) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation as common-mode (not differential mode) noise which is rejected by the LVDS receiver. For cable distances < 0.5 M, most cables can be made to work effectively. For distances 0.5 M $\leq$ d $\leq$ 10 M, CAT5 (Category 5) twisted pair cable works well, is readily available and relatively inexpensive. | <u> </u> | | | | | | | | |------------------------------------------|----------------|--|--|--|--|--|--| | DESIGN PARAMETERS | EXAMPLE VALUE | | | | | | | | Driver Supply Voltage (V <sub>CC</sub> ) | 3.0 to 3.6 V | | | | | | | | Driver Input Voltage | 0 to 3.6 V | | | | | | | | Driver Signaling Rate | DC to 400 Mbps | | | | | | | | Interconnect Characteristic Impedance | 100 Ω | | | | | | | | Termination Resistance | 100 Ω | | | | | | | | Number of Receiver Nodes | 1 | | | | | | | | Ground shift between driver and receiver | ±1 V | | | | | | | **Table 2. Design Requirements** ## 9.2.2 Detailed Design Procedure #### 9.2.2.1 Probing LVDS Transmission Lines Always use high impedance (> 100 k $\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing gives deceiving results. ## 9.2.2.2 Data Rate vs Cable Length Graph Test Procedure A pseudo-random bit sequence (PRBS) of $2^9-1$ bits was programmed into a function generator (Tektronix HFS9009) and connected to the driver inputs through $50-\Omega$ cables and SMB connectors. An oscilloscope (Tektronix 11801B) was used to probe the resulting eye pattern, measured differentially at the input to the receiver. A $100-\Omega$ resistor was used to terminate the pair at the far end of the cable. The measurements were taken at the far end of the cable, at the input of the receiver, and used for the jitter analysis for this graph (Figure 17). The frequency of the input signal was increased until the measured jitter ( $t_{tcs}$ ) equaled 20% with respect to the unit interval ( $t_{tui}$ ) for the particular cable length under test. Twenty percent jitter is a reasonable place to start with many system designs. The data used was NRZ. Jitter was measured at the 0-V differential voltage of the differential eye pattern. The DSLVDS1047 and DSLVDS1048 can be evaluated using the new DS90LV047-048AEVM. Figure 25 shows very good typical performance that can be used as a design guideline for data rate vs cable length. Increasing the jitter percentage increases the curve respectively, allowing the device to transmit faster over longer cable lengths. This relaxes the jitter tolerance of the system allowing more jitter into the system, which could reduce the reliability and efficiency of the system. Alternatively, decreasing the jitter percentage has the opposite effect on the system. The area under the curve is considered the safe operating area based on the above signal quality criteria. For more information on eye pattern testing, please see *AN-808 Long Transmission Lines and Data Signal Quality* (SNLA028). ## 9.2.3 Application Curve Figure 25. Power Supply Current vs Frequency # TEXAS INSTRUMENTS ## 10 Power Supply Recommendations Although the DSLVDS1047 draws very little power while at rest. At higher switching frequencies there is a dynamic current component which increases the overall power consumption. The DSLVDS1047 power supply connection must take this additional current consumption into consideration for maximum power requirements. ## 11 Layout #### 11.1 Layout Guidelines - Use at least 4 PCB layers (top to bottom); LVDS signals, ground, power, TTL signals. - Isolate TTL signals from LVDS signals, otherwise the TTL may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s). - Keep drivers and receivers as close to the (LVDS port side) connectors as possible. ### 11.1.1 Power Decoupling Recommendations Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended) 0.1- $\mu$ F and 0.001- $\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed-circuit board improves decoupling. Multiple vias must be used to connect the decoupling capacitors to the power planes. A 10- $\mu$ F (35-V) or greater solid tantalum capacitor must be connected at the power entry point on the printed-circuit board between the supply and ground. #### 11.1.2 Differential Traces Use controlled impedance traces which match the differential impedance of your transmission medium (that is, cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs must be < 10 mm long). This helps eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1 mm apart radiate far less noise than traces 3 mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver. Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals, which destroys the magnetic field cancellation benefits of differential signals and EMI, results. Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number or vias and other discontinuities on the line. Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels. Within a pair of traces, the distance between the two traces must be minimized to maintain common-mode rejection of the receivers. On the printed-circuit board, this distance must remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable. #### 11.1.3 Termination Use a termination resistor which best matches the differential impedance or your transmission line. The resistor must be between 90 $\Omega$ and 130 $\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS does not work without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice. ## **Layout Guidelines (continued)** Surface mount 1% to 2% resistors are best. PCB stubs, component lead, and the distance from the termination to the receiver inputs must be minimized. The distance between the termination resistor and the receiver should be < 10 mm (12 mm maximum). ## 11.2 Layout Example Figure 26. Layout Recommendation # TEXAS INSTRUMENTS ## 12 器件和文档支持 ### 12.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 12.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 12.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.5 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | DOLVIDO4047DWD | A -4: | Deadwatian | TCCOD (DW) 40 | 0500 11 ADOE 70D | | (4) | (5) | 40 to 05 | DCLV/DC | | DSLVDS1047PWR | Active | Production | TSSOP (PW) 16 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | DSLVDS<br>1047 | | DSLVDS1047PWR.B | Active | Production | TSSOP (PW) 16 | 2500 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | DSLVDS<br>1047 | | DSLVDS1047PWT | Active | Production | TSSOP (PW) 16 | 250 SMALL T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | DSLVDS<br>1047 | | DSLVDS1047PWT.B | Active | Production | TSSOP (PW) 16 | 250 SMALL T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | DSLVDS<br>1047 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. ## **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Aug-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DSLVDS1047PWR | TSSOP | PW | 16 | 2500 | 330.0 | 12.4 | 6.95 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | DSLVDS1047PWT | TSSOP | PW | 16 | 250 | 177.8 | 12.4 | 6.95 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 1-Aug-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | DSLVDS1047PWR | TSSOP | PW | 16 | 2500 | 367.0 | 367.0 | 35.0 | | DSLVDS1047PWT | TSSOP | PW | 16 | 250 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司