

## DS90C032QML LVDS Quad CMOS Differential Line Receiver

Check for Samples: DS90C032QML

#### **FEATURES**

- Single Event Latchup (SEL) Immune 120 MeVcm<sup>2</sup>/mg
- High Impedance LVDS Inputs with Power-Off.
- Accepts Small Swing (330 mV) Differential Signal Levels
- Low Power Dissipation
- Low Differential Skew
- Low Chip to Chip Skew
- Pin Compatible with DS26C32A
- Compatible with IEEE 1596.3 SCI LVDS Standard

#### **DESCRIPTION**

The DS90C032 is a quad CMOS differential line receiver designed for applications requiring ultra low power dissipation and high data rates.

The DS90C032 accepts low voltage differential input signals and translates them to CMOS (TTL compatible) output levels. The receiver supports a TRI-STATE function that may be used to multiplex outputs. The receiver also supports OPEN Failsafe and terminated (100 $\Omega$ ) input Failsafe with the addition of external failsafe biasing. Receiver output will be HIGH for both Failsafe conditions.

The DS90C032 provides power-off high impedance LVDS inputs. This feature assures minimal loading effect on the LVDS bus lines when VCC is not present.

The DS90C032 and companion line driver (DS90C031) provide a new alternative to high power pseudo-ECL devices for high speed point-to-point interface applications.

### **Connection Diagrams**



Figure 1. Dual-In-Line
See Package Number NAD0016A & NAC0016A



Figure 2. LCCC Package See Package Number NAJ0020A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



## **Functional Diagram and Truth Table**

## **Block Diagram**



#### Receiver

| ENAI                  | BLES                   | INPUTS                  | OUTPUT |
|-----------------------|------------------------|-------------------------|--------|
| EN                    | EN EN*                 |                         | Ro     |
| L                     | L H                    |                         | Z      |
| All other combination | on of ENIADI E inquito | V <sub>ID</sub> ≥ 0.1V  | Н      |
| All other combination | ns of ENABLE inputs    | V <sub>ID</sub> ≤ −0.1V | L      |

Submit Documentation Feedback





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings(1)

| Absolute Maximum Natings                           |                                  |
|----------------------------------------------------|----------------------------------|
| Supply Voltage (V <sub>CC</sub> )                  | -0.3V to +6V                     |
| Input Voltage (R <sub>I</sub> +, R <sub>I</sub> −) | -0.3V to +5.8V                   |
| Enable Input Voltage (EN, EN*)                     | -0.3V to (V <sub>CC</sub> +0.3V) |
| Output Voltage (R <sub>O</sub> )                   | -0.3V to (V <sub>CC</sub> +0.3V) |
| Storage Temperature Range (T <sub>Stg</sub> )      | -65°C ≤ T <sub>A</sub> ≤ +150°C  |
| Maximum Lead Temperature, Soldering (4 seconds)    | +260°C                           |
| Maximum Package Power Dissipation at +25°C (2)     |                                  |
| LCCC Package                                       | 1830 mW                          |
| CLGA (NAD)                                         | 1400 mW                          |
| CLGA (NAC)                                         | 1400 mW                          |
| Thermal Resistance                                 |                                  |
| θ <sub>JA</sub>                                    |                                  |
| LCCC Package                                       | 82°C/W                           |
| CLGA (NAD)                                         | 145°C/W                          |
| CLGA (NAC)                                         | 145°C/W                          |
| $\theta_{JC}$                                      |                                  |
| LCCC Package                                       | 20°C/W                           |
| CLGA (NAD)                                         | 20°C/W                           |
| CLGA (NAC)                                         | 20°C/W                           |
| ESD Rating <sup>(3)</sup>                          | 2KV                              |
|                                                    |                                  |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

- (2) Derate LCCC at 12.2mW/°C above +25°C. Derate CLGA at 6.8mW/°C above +25°C
- (3) Human body model, 1.5 k $\Omega$  in series with 100 pF.

## **Recommended Operating Conditions**

|                                                  | Min   | Тур   | Max    |
|--------------------------------------------------|-------|-------|--------|
| Supply Voltage (V <sub>CC</sub> )                | +4.5V | +5.0V | +5.5V  |
| Receiver Input Voltage                           | Gnd   |       | 2.4V   |
| Operating Free Air Temperature (T <sub>A</sub> ) | −55°C | +25°C | +125°C |



## **Quality Conformance Inspection**

Table 1. Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp (°C) |
|----------|---------------------|-----------|
| 1        | Static tests at     | +25       |
| 2        | Static tests at     | +125      |
| 3        | Static tests at     | -55       |
| 4        | Dynamic tests at    | +25       |
| 5        | Dynamic tests at    | +125      |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | +25       |
| 8A       | Functional tests at | +125      |
| 8B       | Functional tests at | -55       |
| 9        | Switching tests at  | +25       |
| 10       | Switching tests at  | +125      |
| 11       | Switching tests at  | -55       |
| 12       | Settling time at    | +25       |
| 13       | Settling time at    | +125      |
| 14       | Settling time at    | -55       |



## DS90C032 Electrical Characteristics, DC Parameters<sup>(1)</sup>

| Symbol           | Parameter                                    | Conditions                                                                 | Notes              | Min | Max  | Units | Sub-<br>groups |
|------------------|----------------------------------------------|----------------------------------------------------------------------------|--------------------|-----|------|-------|----------------|
| $V_{ThL}$        | Differential Input Low Threshold             | V <sub>CM</sub> = +1.2V                                                    | See <sup>(2)</sup> |     | -100 | mV    | 1, 2, 3        |
| $V_{ThH}$        | Differential Input High Threshold            | V <sub>CM</sub> = +1.2V                                                    | See <sup>(2)</sup> |     | 100  | mV    | 1, 2, 3        |
| I <sub>In</sub>  | Input Current                                | $V_{CC}$ =5.5V, $V_{I}$ = 2.4V                                             |                    |     | ±10  | μA    | 1, 2, 3        |
|                  | (Input Pins)                                 | $V_{CC} = 5.5V, V_{I} = 0$                                                 |                    |     | ±10  | μΑ    | 1, 2, 3        |
|                  |                                              | $V_{CC} = 0.0V, V_I = 2.4V$                                                |                    |     | ±10  | μA    | 1, 2, 3        |
|                  |                                              | $V_{CC} = 0.0V, V_I = 0.0V$                                                |                    |     | ±10  | μA    | 1, 2, 3        |
| V <sub>OH</sub>  | Output High Voltage                          | $V_{CC}$ = 4.5V, $I_{OH}$ = -0.4 mA, $V_{ID}$ = 200mV                      |                    | 3.8 |      | V     | 1, 2, 3        |
| V <sub>OL</sub>  | Output Low Voltage                           | V <sub>CC</sub> = 4.5, I <sub>OL</sub> = 2 mA,<br>V <sub>ID</sub> = -200mV |                    |     | 0.3  | V     | 1, 2, 3        |
| I <sub>OS</sub>  | Output Short Circuit Current                 | Enabled, V <sub>O</sub> = 0V                                               |                    | -15 | -100 | mA    | 1, 2, 3        |
| l <sub>OZ</sub>  | Output TRI-STATE Current                     | Disabled, $V_O = 0V$ or $V_{CC}$                                           |                    |     | ±10  | μA    | 1, 2, 3        |
| V <sub>IH</sub>  | Input High Voltage                           |                                                                            | See <sup>(2)</sup> | 2.0 |      | V     | 1, 2, 3        |
| V <sub>IL</sub>  | Input Low Voltage                            |                                                                            | See <sup>(2)</sup> |     | 0.8  | V     | 1, 2, 3        |
| I <sub>I</sub>   | Input Current<br>(Enable Pins)               | V <sub>CC</sub> = 5.5V                                                     |                    |     | ±10  | μΑ    | 1, 2, 3        |
| V <sub>CL</sub>  | Input Clamp Voltage                          | I <sub>CI</sub> = -18mA                                                    |                    |     | -1.5 | V     | 1, 2, 3        |
| I <sub>CC</sub>  | No Load Supply Current                       | EN, EN* = V <sub>CC</sub> or Gnd,<br>Inputs Open                           |                    |     | 11   | mA    | 1, 2, 3        |
|                  |                                              | EN, EN* = 2.4 or 0.5,<br>Inputs Open                                       |                    |     | 11   | mA    | 1, 2, 3        |
| I <sub>CCZ</sub> | No Load Supply Current<br>Receivers Disabled | EN = Gnd, EN* = V <sub>CC</sub> ,<br>Inputs Open                           |                    |     | 11   | mA    | 1, 2, 3        |

Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are ensured only for the conditions, as specified.

Tested during  $V_{\text{OH}}$  and  $V_{\text{OL}}$  tests.



## DS90C032 Electrical Characteristics, AC Parameters (1)

The following conditions apply, unless otherwise specified.

AC:  $V_{CC} = 4.5V / 5.0V / 5.5V$ ,  $C_L = 20pF$ 

| Symbol            | Parameter                                                | Conditions                                                                                                     | Notes              | Min | Max | Units | Sub-<br>groups |
|-------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-------|----------------|
| t <sub>PHLD</sub> | Differential Propagation Delay<br>High to Low            | $V_{ID}$ = 200mV,<br>Input pulse = 1.1V to 1.3V,<br>$V_{I}$ = 1.2V (0V differential) to $V_{O}$ = 1/2 $V_{CC}$ |                    | 1.0 | 8.0 | ns    | 9, 10, 11      |
| t <sub>PLHD</sub> | Differential Propagation Delay<br>Low to High            | $V_{ID}$ = 200mV,<br>Input pulse = 1.1V to 1.3V,<br>$V_{I}$ = 1.2V (0V differential) to $V_{O}$ = 1/2 $V_{CC}$ |                    | 1.0 | 8.0 | ns    | 9, 10, 11      |
| t <sub>SkD</sub>  | Differential Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub> | $C_L = 20pF, V_{ID} = 200mV$                                                                                   |                    |     | 3.0 | ns    | 9, 10, 11      |
| t <sub>Sk1</sub>  | Channel to Channel Skew                                  | $C_L = 20pF, V_{ID} = 200mV$                                                                                   | See <sup>(2)</sup> |     | 3.0 | ns    | 9, 10, 11      |
| t <sub>Sk2</sub>  | Chip to Chip Skew                                        | $C_L = 20pF, V_{ID} = 200mV$                                                                                   | See (3)            |     | 7.0 | ns    | 9, 10, 11      |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                    | Input pulse = 0V to 3.0V,<br>$V_O = V_{OL} + 0.5V$ ,<br>$R_L = 1K\Omega$ to $V_{CC}$ , $V_I = 1.5V$            |                    |     | 20  | ns    | 9, 10, 11      |
| t <sub>PHZ</sub>  | Disable Time High to Z                                   | Input pulse = 0V to 3.0V, $V_I = 1.5V$ , $V_O = V_{OH}$ - 0.5V, $R_L = 1K\Omega$ to Gnd                        |                    |     | 20  | ns    | 9, 10, 11      |
| t <sub>PZH</sub>  | Enable Time Z to High                                    | Input pulse = 0V to 3.0V, $V_I = 1.5V$ , $V_O = 50\%$ , $R_L = 1K\Omega$ to Gnd                                |                    |     | 20  | ns    | 9, 10, 11      |
| t <sub>PZL</sub>  | Enable Time Z to Low                                     | Input pulse = 0V to 3.0V, $V_I = 1.5V$ , $V_O = 50\%$ , $R_L = 1K\Omega$ to $V_{CC}$                           |                    |     | 20  | ns    | 9, 10, 11      |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are ensured only for the conditions, as specified.
- (2) Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same chip with an event on the inputs.
- (3) Chip-to-Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.

## DS90C032 Electrical Characteristics, AC/DC Post Radiation Limits<sup>(1)</sup>

| Symbol           | Parameter                                    | Conditions                                       | Notes | Min | Max | Units | Sub-<br>groups |
|------------------|----------------------------------------------|--------------------------------------------------|-------|-----|-----|-------|----------------|
| I <sub>CC</sub>  | No Load Supply Current                       | EN, EN* = V <sub>CC</sub> or Gnd, Inputs Open    |       |     | 20  | mA    | 1              |
|                  |                                              | EN, EN* = 2.4 or 0.5,<br>Inputs Open             |       |     | 20  | mA    | 1              |
| I <sub>CCZ</sub> | No Load Supply Current<br>Receivers Disabled | EN = Gnd, EN* = V <sub>CC</sub> ,<br>Inputs Open |       |     | 20  | mA    | 1              |

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are ensured only for the conditions, as specified.



#### **Parameter Measurement Information**

# Figure 3. **≶**50Ω 50.0. ≥

Figure 4. Receiver Propagation Delay and Transition Time Test Circuit



Figure 5. Receiver Propagation Delay and Transition Time Waveforms



- C<sub>L</sub> includes load and test jig capacitance.
- $S_1 = V_{CC}$  for  $t_{PZL}$  and  $t_{PLZ}$  measurements.
- C.  $S_1 = Gnd$  for  $t_{PZH}$  and  $t_{PHZ}$  measurements.

Figure 6. Receiver TRI-STATE Delay Test Circuit



Figure 7. Receiver TRI-STATE Delay Waveforms

Copyright © 2006-2013, Texas Instruments Incorporated



### **Typical Performance Characteristics**















#### **Typical Performance Characteristics (continued)** Differential Propagation Delay vs Ambient Temperature Differential Propagation Delay vs Power Supply Voltage

















#### TYPICAL APPLICATION



Figure 20. Point-to-Point Application

#### APPLICATIONS INFORMATION

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in *Figure 20*. This configuration provides a clean signaling environment for the quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media, and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90C032 differential line receiver is capable of detecting signals as low as 100 mV, over a ±1V common-mode range centered around +1.2V. This is related to the driver offset voltage which is typically +1.2V. The driven signal is centered around this voltage and may shift ±1V around this center point. The ±1V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to +2.4V (measured from each pin to ground), exceeding these limits may turn on the ESD protection circuitry which will clamp the bus voltages.

#### Receiver Failsafe

The LVDS receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal failsafe circuitry is designed to source/sink a small amount of current, providing failsafe protection (a stable known state of HIGH output voltage) for floating and terminated ( $100\Omega$ ) receiver inputs in low noise environment (differential noise < 10mV).

#### Open Input Pins

TheDS90C032 is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will ensure a HIGH, stable output state for open inputs.

#### Terminated Input

The DS90C032 requires external failsafe biasing for terminated input failsafe.

Terminated input failsafe is the case of a receiver that has a  $100\Omega$  termination across its inputs and the driver is in the following situations. Unplugged from the bus, or the driver output is in TRI-STATE or in power-off condition. The use of external biasing resistors provide a small bias to set the differential input voltage while the line is un-driven, and therefore the receiver output will be in HIGH state. If the driver is removed from the bus but the cable is still present and floating, the unplugged cable can become a floating antenna that can pick up noise. The LVDS receiver is designed to detect very small amplitude and width signals and recover them to standard logic levels. Thus, if the cable picks up more than 10mV of differential noise, the receiver may respond. To insure that any noise is seen as commonmode and not differential, a balanced interconnect and twisted pair cables is recommended, as they help to ensure that noise is coupled common to both lines and rejected by the receivers.

Operation in environment with greater than 10mV differential noise

Submit Documentation Feedback

Copyright © 2006–2013, Texas Instruments Incorporated



TI recommends external failsafe biasing on its LVDS receivers for a number of system level and signal quality reasons. First, only an application that requires failsafe biasing needs to employ it. Second, the amount of failsafe biasing is now an application design parameter and can be custom tailored for the specific application. In applications in low noise environments, they may choose to use a very small bias if any. For applications with less balanced interconnects and/or in high noise environments they may choose to boost failsafe further. Tl's "LVDS Owner's Manual provides detailed calculations for selecting the proper failsafe biasing resistors. Third, the common-mode voltage is biased by the resistors during the un-driven state. This is selected to be close to the nominal driver offset voltage (VOS). Thus when switching between driven and un-driven states, the common-mode modulation on the bus is held to a minimum.

For additional Failsafe Biasing information, please refer to Application Note AN-1194 (SNLA051) for more detail.

#### **Pin Descriptions**

| Pin No. (SOIC) | Name            | Description                            |  |  |  |
|----------------|-----------------|----------------------------------------|--|--|--|
| 2, 6, 10, 14   | R <sub>I+</sub> | Non-inverting receiver input pin       |  |  |  |
| 1, 7, 9, 15    | R <sub>I-</sub> | Inverting receiver input pin           |  |  |  |
| 3, 5, 11, 13   | R <sub>O</sub>  | Receiver output pin                    |  |  |  |
| 4              | EN              | Active high enable pin, OR-ed with EN* |  |  |  |
| 12             | EN*             | Active low enable pin, OR-ed with EN   |  |  |  |
| 16             | V <sub>CC</sub> | Power supply pin, +5V ± 10%            |  |  |  |
| 8              | Gnd             | Ground pin                             |  |  |  |

#### **Radiation Environments**

Careful consideration should be given to environmental conditions when using a product in a radiation environment.

#### **Total Ionizing Dose**

Radiation hardness assured (RHA) products are those part numbers with a total ionizing dose (TID) level specified in the Ordering Information table on the front page. Testing and qualification of these products is done on a wafer level according to MIL-STD-883G, Test Method 1019.7, Condition A and the "Extended room temperature anneal test" described in section 3.11 for application environment dose rates less than 0.19 rad(Si)/s. Wafer level TID data is available with lot shipments.

#### Single Event Latch-Up and Functional Interrupt

One time single event latch-up (SEL) and single event functional interrupt (SEFI) testing was preformed according to EIA/JEDEC Standard, EIA/JEDEC57. The linear energy transfer threshold (LETth) shown in the Features on the front page is the maximum LET tested. A test report is available upon request.

#### **Single Event Upset**

A report on single event upset (SEU) is available upon request.



## **Table 2. Revision History**

| Released  | Revision | Section                                                                                                                                              | Changes                                                                                                                                                                                                                                                                                                                                                       |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3/01/06   | A        | New Release, Corporate format                                                                                                                        | 1 MDS data sheet converted into Corp. data sheet format. MNDS90C032-X-RH Rev 1B1 will be archived.                                                                                                                                                                                                                                                            |
| 10/10/06  | В        | Applications Information - Pg. 10, Physical Dimensions - Pg. 12                                                                                      | Deleted Shorted Inputs paragraph - page 10. Updated Physical Dimensions package drawings E20A, W16A to current revision - page 12. Revision A will be Archived.                                                                                                                                                                                               |
| 9/28/2010 | С        | Receiver Table - Pg. 2, Application<br>Information - Pg. 9 & 10<br>Order Information Table, General Description,<br>Applications Information section | Deleted Full Fail-safe OPEN/SHORT or terminated - Page 2. & Paragraph RECEIVER FAIL-SAFE and 1, 2, 3 - Page 9 & 10. Revision B will be Archived. Copied general description and Receiver Failsafe from commercial d/s DS90C032B, dated Sept. 2003. Removed Code K devices. Added Radiation Environments paragraph to data sheet. Revision C will be Archived. |
| 4/12/2013 | D        | New revision                                                                                                                                         | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                                                                                            |

Submit Documentation Feedback

www.ti.com 11-Nov-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type (2) | Package   Pins  | Package qty   Carrier    | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking (6)                                             |
|-----------------------|------------|-------------------|-----------------|--------------------------|-----------------|-------------------------------|-----------------------------------|--------------|--------------------------------------------------------------|
| 5962-9583401Q2A       | Active     | Production        | LCCC (NAJ)   20 | 50   TUBE                | Yes             | Call TI                       | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032E<br>-QML Q<br>5962-95834<br>01Q2A ACO<br>01Q2A >T   |
| 5962-9583401VFA       | Active     | Production        | CFP (NAD)   16  | 19   TUBE                | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032W-<br>QMLV Q<br>5962-95834<br>01VFA ACO<br>01VFA >T  |
| 5962L9583401VFA       | Active     | Production        | CFP (NAD)   16  | 19   TUBE                | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032WL<br>QMLV Q<br>5962L95834<br>01VFA ACO<br>01VFA >T  |
| 5962L9583401VZA       | Active     | Production        | CFP (NAC)   16  | 88   JEDEC<br>TRAY (5+1) | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032WGL<br>QMLV Q<br>5962L95834<br>01VZA ACO<br>01VZA >T |
| DS90C032 MDR          | Active     | Production        | DIESALE (Y)   0 | 30   OTHER               | Yes             | Call TI                       | Level-1-NA-UNLIM                  | -55 to 125   |                                                              |
| DS90C032-MDR.A        | Active     | Production        | DIESALE (Y)   0 | 30   OTHER               | Yes             | Call TI                       | Level-1-NA-UNLIM                  | -55 to 125   |                                                              |
| DS90C032E-QML         | Active     | Production        | LCCC (NAJ)   20 | 50   TUBE                | Yes             | Call TI                       | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032E<br>-QML Q<br>5962-95834<br>01Q2A ACO<br>01Q2A >T   |
| DS90C032E-QML.A       | Active     | Production        | LCCC (NAJ)   20 | 50   TUBE                | Yes             | Call TI                       | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032E<br>-QML Q<br>5962-95834<br>01Q2A ACO<br>01Q2A >T   |





www.ti.com 11-Nov-2025

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier    | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking (6)                                             |
|-----------------------|------------|---------------|----------------|--------------------------|-----------------|-------------------------------|-----------------------------------|--------------|--------------------------------------------------------------|
| DS90C032W-QMLV        | Active     | Production    | CFP (NAD)   16 | 19   TUBE                | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032W-<br>QMLV Q<br>5962-95834<br>01VFA ACO<br>01VFA >T  |
| DS90C032W-QMLV.A      | Active     | Production    | CFP (NAD)   16 | 19   TUBE                | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032W-<br>QMLV Q<br>5962-95834<br>01VFA ACO<br>01VFA >T  |
| DS90C032WGLQMLV       | Active     | Production    | CFP (NAC)   16 | 88   JEDEC<br>TRAY (5+1) | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032WGL<br>QMLV Q<br>5962L95834<br>01VZA ACO<br>01VZA >T |
| DS90C032WGLQMLV.A     | Active     | Production    | CFP (NAC)   16 | 88   JEDEC<br>TRAY (5+1) | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032WGL<br>QMLV Q<br>5962L95834<br>01VZA ACO<br>01VZA >T |
| DS90C032WLQMLV        | Active     | Production    | CFP (NAD)   16 | 19   TUBE                | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032WL<br>QMLV Q<br>5962L95834<br>01VFA ACO<br>01VFA >T  |
| DS90C032WLQMLV.A      | Active     | Production    | CFP (NAD)   16 | 19   TUBE                | No              | SNPB                          | Level-1-NA-UNLIM                  | -55 to 125   | DS90C032WL<br>QMLV Q<br>5962L95834<br>01VFA ACO<br>01VFA >T  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

## PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DS90C032QML, DS90C032QML-SP:

Military: DS90C032QML

Space : DS90C032QML-SP

NOTE: Qualified Version Definitions:

• Military - QML certified for Military and Defense Applications

Space - Radiation tolerant, ceramic packaging and gualified for use in Space-based application

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9583401Q2A  | NAJ          | LCCC         | 20   | 50  | 470    | 11     | 3810   | 0      |
| 5962-9583401VFA  | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |
| 5962L9583401VFA  | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |
| DS90C032E-QML    | NAJ          | LCCC         | 20   | 50  | 470    | 11     | 3810   | 0      |
| DS90C032E-QML.A  | NAJ          | LCCC         | 20   | 50  | 470    | 11     | 3810   | 0      |
| DS90C032W-QMLV   | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |
| DS90C032W-QMLV.A | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |
| DS90C032WLQMLV   | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |
| DS90C032WLQMLV.A | NAD          | CFP          | 16   | 19  | 502    | 23     | 9398   | 9.78   |



CERAMIC FLATPACK



#### NOTES:

- 1. Controlling dimension is Inch. Values in [] are milimeters. Dimensions in () for reference only.
  2. For solder thickness and composition, see the "Lead Finish Composition/Thickness" link in the packaging section of the Texas Instruments website
- 3. Lead 1 identification shall be:
  - a) A notch or other mark within this area
  - b) A tab on lead 1, either side
- 4. No JEDEC registration as of December 2021



CERAMIC FLATPACK



| REVISIONS |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|-----------|---------------------------------------------------------------------------------------------------------------|-------|------------------|-------------------------------|----------------------------------------|-----------------------------------------|--------------------|
| REV       | DESCRIPTION                                                                                                   | vic   | 2.3.10           | E.C.N.                        | DATE                                   | BY/AP                                   | P'D                |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
| A B C     | RELEASE TO DOCUMENT CONTROL  NO CHANGE TO DRAWING; REVISION FOR YODA RELEASE;  .387± .003 WAS .39000± .00012; |       |                  | 2197879<br>2198832<br>2200917 | 12/30/2021<br>02/15/2022<br>08/08/2022 | TINA TRAN / A  K. SINCE  D. CHIN / K. S | ANIS FAUZI<br>RBOX |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|           |                                                                                                               |       |                  |                               |                                        |                                         |                    |
|           |                                                                                                               | SCALE | SIZE<br><b>A</b> |                               | 421519                                 | 98                                      | REV PAGE 4 OF 4    |







#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025