**DRV8842-EP** ZHCSCM3-JULY 2014 ## DRV8842-EP 直流电机驱动器 IC #### 特性 - 单路 H 桥电流控制电机驱动器 - 驱动一个直流电机、一个步进电机线圈或其它传 动器 - 5 位绕组电流控制支持高达 32 个电流级 - 低 MOSFET 导通电阻 - 24V/25°C 下最大驱动电流为 5A - 内置 3.3V 基准输出 - 工业标准的 PWM 控制接口 - 8.2V 至 45V 宽工作电源电压范围 - 散热增强型表面贴装封装 - 支持国防、航天和医疗应用 - 受控基线 - 同一组装和测试场所 - 同一制造场所 - 支持军用(-55°C 至 125°C)温度范围 - 延长的产品生命周期 - 延长的产品变更通知 - 产品可追溯性 #### 2 应用范围 - 打印机 - 扫描仪 - 办公自动化设备 - 游戏机 - 工厂自动化 - 机器人 简化电路原理图 #### 3 说明 DRV8842-EP 可为打印机、扫描仪以及其它自动化设 备应用提供集成电机驱动器解决方案。 此器件具有一 个 H 桥驱动器, 用于驱动一个直流电机、一个步进电 机线圈或其它负载。 输出驱动器块包括配置为一个 H 桥的 N 通道功率 MOSFET。 DRV8842-EP 可提供最 高 5A 的峰值电流或 3.5A 的 RMS 输出电流(在 24 V/25°C 且散热正常的条件下)。 提供可单独控制H桥每一半的独立输入。 提供用于过流保护、短路保护、欠压锁定和过热保护的 内部关断功能。 DRV8842-EP 采用带有 PowerPAD™ 的 28 引脚 HTSSOP 封装(环保型:符合 RoHS 标准且不含铅/ 溴)。 #### 器件信息<sup>(1)</sup> | 订货编号 | 封装 | 封装尺寸 (标称值) | | |----------------|-------------|-------------------|--| | DRV8842MPWPREP | HTSSOP (28) | 9.70 mm x 4.40 mm | | (1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。 ## 目录 | 1 | 特性 | 8.3 Feature Desc | ription | 9 | |--------|--------------------------------------|--------------------|-------------------------|----| | 2 | 应用范围 1 | 8.4 Device Functi | onal Modes | 12 | | 3 | | 9 Application and | Implementation | 13 | | 4 | 简化电路原理图1 | 9.1 Application In | formation | 13 | | 5 | 修订历史记录 | | ation | | | ა<br>6 | Pin Configuration and Functions | 10 Power Supply R | ecommendations | 16 | | 7 | Specifications4 | 10.1 Bulk Capacit | tance | 16 | | 1 | • | 10.2 Power Supp | ly and Logic Sequencing | 16 | | | 7.1 Absolute Maximum Ratings | | | | | | 7.3 Recommended Operating Conditions | | elines | | | | 7.4 Thermal Information | | nple | | | | 7.5 Electrical Characteristics 6 | | · | | | | | | | | | | | | Discharge Caution | | | | 71 | | | | | 8 | Detailed Description 8 | | 勾信息 | | | | 8.1 Overview | 10 ARMED WAR A MAN | 31176 | | | | 8.2 Functional Block Diagram | | | | | | | | | | ## 5 修订历史记录 | 日期 | 版本 | 注释 | |---------|----|--------| | 2014年7月 | * | 最初发布版本 | www.ti.com.cn ZHCSCM3-JULY 2014 ### 6 Pin Configuration and Functions #### **Pin Functions** | PIN | | I/O <sup>(1)</sup> | DECORIDATION | EVERNAL COMPONENTS OF CONNECTIONS | | | |----------|----------|--------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0(1) | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | | | POWER AN | ID GRO | DUND | | | | | | GND | 14<br>28 | - | Device ground | | | | | VM | 4 | _ | Bridge A power supply | Connect to motor supply (8.2 to 45 V). Both pins must be connected to same supply. | | | | V3P3OUT | 15 | 0 | 3.3-V regulator output | Bypass to GND with a 0.47-μF, 6.3-V ceramic capacitor. Can be used to supply VREF. | | | | CP1 | 1 | Ю | Charge pump flying capacitor | or and a second | | | | CP2 | 2 | Ю | Charge pump flying capacitor | Connect a 0.01-µF 50-V capacitor between CP1 and CP2. | | | | VCP | 3 | Ю | High-side gate drive voltage | Connect a 0.1-μF 16-V ceramic capacitor and a 1-MΩ resistor to VM. | | | | CONTROL | | | | | | | | IN1 | 21 | ı | Input 1 | Logic input controls state of OUT1. Internal pulldown. | | | | IN2 | 20 | ı | Input 2 | Logic input controls state of OUT2. Internal pulldown. | | | | 10 | 23 | ı | | | | | | l1 | 24 | ı | | | | | | 12 | 25 I | | Current set inputs | Sets winding current as a percentage of full-scale. Internal pulldown. | | | | 13 | 26 | - 1 | | | | | | 14 | 27 | | | | | | | DECAY | 19 | ı | Decay mode | Low = slow decay, open = mixed decay,<br>High = fast decay. Internal pulldown and pullup. | | | | nRESET | 16 | I | Reset input | Active-low reset input initializes the logic and disables the H-bridge outputs. Internal pulldown. | | | | nSLEEP | 17 | I | Sleep mode input | Logic high to enable device, logic low to enter low-power sleep mode. Internal pulldown. | | | | VDEE | 12 | | Command and malaman as is not | Reference voltage for winding current set. Both pins must be connected together | | | | VREF | 13 | _ | Current set reference input | on the PCB. | | | | STATUS | | | | | | | | nFAULT | 18 | OD | Fault | Logic low when in fault condition (over-temperature, overcurrent) | | | | OUTPUT | | | | | | | | ISEN | 6<br>9 | Ю | Bridge ground / Isense | Connect to current sense resistor. Both pins must be connected together on the PCB. | | | #### Pin Functions (continued) | PIN | | | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | | |------|-----|-----|--------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | | | OUT4 | 5 | 0 | Dridge output 1 | Connect to meter winding Deth nine must be connected together on the DCD | | | | OUT1 | 10 | | Bridge output 1 Connect to motor winding. Both pins must be connected to | Connect to motor winding. Both pins must be connected together on the PCB. | | | | OUTO | 7 | ) | Dridge autout 0 | Connect to materialism. Both mine mount he connected to at the DCD | | | | OUT2 | 8 | 0 | Bridge output 2 | Connect to motor winding. Both pins must be connected together on the PCB. | | | ### 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) | | | MIN MAX | UNIT | |---------------------|------------------------------------------------------|-------------------------|------| | $V_{(VM)}$ | Power supply voltage | -0.3 47 | V | | | Digital pin voltage | -0.5 7 | V | | V <sub>(VREF)</sub> | Input voltage | -0.3 4 | V | | | ISEN pins | -0.3 0.8 | V | | | Peak motor drive output current, t < 1 µs | Internally limited | Α | | | Continuous motor drive output current <sup>(3)</sup> | 5 | Α | | | Continuous total power dissipation | See Thermal Information | | | TJ | Operating virtual junction temperature range | -55 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |------------------|--------------------------------|-------------------------------------------------------------------------------|------|------|------| | T <sub>stg</sub> | Storage tempera | ature range | -60 | 150 | °C | | V(ECD) (1) | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (2) | -500 | 4000 | \/ | | | discharge Charged device model | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (3) | -250 | 1500 | V | Electrostatic discharge (ESD) to measure device sensitivity/immunity to damage caused by assembly line electrostatic discharges into the device. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |---------------------|-------------------------------------------------|-----|---------|------| | $V_{M}$ | Motor power supply voltage range <sup>(1)</sup> | 8.2 | 45 | V | | V <sub>(VREF)</sub> | VREF input voltage (2) | 1 | 3.5 | V | | I <sub>V3P3</sub> | V3P3OUT load current | 0 | 1 | mA | | $f_{PWM}$ | Externally applied PWM frequency | 0 | 100 | kHz | | TJ | Operating virtual junction temperature range | -55 | 125 | °C | <sup>(1)</sup> All $V_M$ pins must be connected to the same supply voltage. <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(3)</sup> Power dissipation and thermal limits must be observed. <sup>(2)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as 1 kV may actually have higher performance. <sup>(3)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as 250 V may actually have higher performance. <sup>(2)</sup> Operational at V<sub>(VREF)</sub> between 0 and 1 V, but accuracy is degraded. ZHCSCM3-JULY 2014 www.ti.com.cn #### 7.4 Thermal Information | | | DRV8842-EP | | |-----------------------|-------------------------------------------------------------|------------|-------| | | THERMAL METRIC <sup>(1)</sup> | PWP | UNIT | | | | 28 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 35.6 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (3) | 15.6 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance (4) | 13.5 | 9C/M/ | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 13.3 | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 1.4 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. # TEXAS INSTRUMENTS ## 7.5 Electrical Characteristics over recommended operating junction temperature range | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------|---------------------------------------------------------|---------------------------------------|------|------|------| | POWER S | SUPPLIES | | · | | | | | I <sub>VM</sub> | VM operating supply current | $V_{M} = 24 \text{ V}, f_{PWM} < 50 \text{ kHz}$ | | 5 | 8 | mA | | I <sub>VMQ</sub> | VM sleep mode supply current | V <sub>M</sub> = 24 V | | 10 | 20 | μA | | V <sub>UVLO</sub> | VM undervoltage lockout voltage | V <sub>M</sub> rising | | 7.8 | 8.4 | V | | V3P3OUT | REGULATOR | | · | | | | | V <sub>3P3</sub> | V3P3OUT voltage | IOUT = 0 to 1 mA | 3.1 | 3.3 | 3.5 | V | | LOGIC-LE | EVEL INPUTS | • | | | • | | | V <sub>IL</sub> | Input low voltage | | | 0.6 | 0.7 | V | | V <sub>IH</sub> | Input high voltage | | 2.2 | | 5.25 | V | | V <sub>HYS</sub> | Input hysteresis | | 0.3 | 0.45 | 0.65 | V | | I <sub>IL</sub> | Input low current | VIN = 0 | -20 | | 20 | μΑ | | I <sub>IH</sub> | Input high current | VIN = 3.3 V | | 33 | 100 | μΑ | | R <sub>PD</sub> | Internal pulldown resistance | | | 100 | | kΩ | | nFAULT ( | OUTPUT (OPEN-DRAIN OUTPUT) | | | | | | | $V_{OL}$ | Output low voltage | $I_O = 5 \text{ mA}$ | | | 0.5 | V | | I <sub>OH</sub> | Output high leakage current | V <sub>O</sub> = 3.3 V | | | 1 | μΑ | | DECAY IN | IPUT | • | | | · | | | $V_{IL}$ | Input low threshold voltage | For slow decay (brake) mode | 0 | | 0.8 | V | | $V_{IH}$ | Input high threshold voltage | For fast decay (coast) mode | 2 | | | V | | I <sub>IN</sub> | Input current | | | | ±40 | μΑ | | $R_{PU}$ | Internal pullup resistance (to 3.3 V) | | | 130 | | kΩ | | $R_{PD}$ | Internal pulldown resistance | | | 80 | | kΩ | | H-BRIDGI | E FETS | | | | | | | R <sub>DS(ON)</sub> | HS FET on resistance | $V_{M} = 24 \text{ V}, I_{O} = 1 \text{ A}$ | | 0.13 | 0.17 | Ω | | R <sub>DS(ON)</sub> | LS FET on resistance | $V_{M} = 24 \text{ V}, I_{O} = 1 \text{ A}$ | | 0.13 | 0.17 | Ω | | I <sub>OFF</sub> | Off-state leakage current | | <b>–</b> 79 | | 96 | μΑ | | PROTECT | TION CIRCUITS | | | | | | | I <sub>OCP</sub> | Overcurrent protection trip level | | 5 | | | Α | | t <sub>TSD</sub> | Thermal shutdown temperature | Die temperature | 150 | 160 | 180 | °C | | CURREN | T CONTROL | | | | | | | I <sub>REF</sub> | VREF input current | $V_{(VREF)} = 3.3 V$ | -3 | | 3 | μΑ | | $V_{TRIP}$ | ISENSE trip voltage | V <sub>(VREF)</sub> = 3.3 V, 100% current setting | 635 | 660 | 685 | mV | | | | V <sub>(VREF)</sub> = 3.3 V, 5% current setting | -25% | | 25% | - | | ۸۱ | Current trip accuracy | V <sub>(VREF)</sub> = 3.3 V, 10% to 34% current setting | -15% | | 15% | | | $\Delta I_{TRIP}$ | (relative to programmed value) | V <sub>(VREF)</sub> = 3.3 V, 38% to 67% current setting | -10% | | 10% | | | | | $V_{(VREF)}$ = 3.3 V, 71% to 100% current setting | -5% | | 5% | | | A <sub>ISENSE</sub> | Current sense amplifier gain | Reference only | · · · · · · · · · · · · · · · · · · · | 5 | | V/V | ### 7.6 Motor Driver Timing Requirements | | | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------|-----|------|-----|------| | $f_{PWM}$ | Internal current control PWM frequency | | 50 | | kHz | | t <sub>BLANK</sub> | Current sense blanking time | | 3.75 | | μs | | $t_R$ | Rise time | 30 | | 220 | ns | | t <sub>F</sub> | Fall time | 30 | | 220 | ns | www.ti.com.cn 7.7 Typical Characteristics #### 4.95 9.8 4.9 9.7 IVMQ (µA) 4.85 9.6 4.8 9.5 4.75 9.4 -10 30 Temperature (°C) -10 30 Temperature (°C) -90 -50 70 110 150 -90 -50 70 110 150 D001 D002 Figure 1. IVM vs Temperature Figure 2. IVMQ vs Temperature 120 110 RDS(ON) (mΩ) 100 90 RDS(ON) - HS RDS(ON) - LS 70 -65 -25 15 135 55 Temperature (°C) D003 Figure 3. $R_{\text{DS(ON)}}\,\text{vs}$ Temperature ZHCSCM3 – JULY 2014 www.ti.com.cn ## TEXAS INSTRUMENTS #### 8 Detailed Description #### 8.1 Overview The DRV8842-EP provides an integrated motor driver solution for printers, scanners, and other automated equipment applications. The device has one H-bridge driver, and is intended to drive one DC motor, one coil of a stepper motor, or other loads. The output driver block consists of N-channel power MOSFETs configured as an H-bridge. The DRV8842-EP can supply up to 5-A peak or 3.5-A RMS output current (with proper heatsinking at 24 V and 25°C). #### 8.2 Functional Block Diagram www.ti.com.cn ZHCSCM3 – JULY 2014 #### 8.3 Feature Description #### 8.3.1 PWM Motor Drivers The DRV8842-EP contains one H-bridge motor driver with current-control PWM circuitry. Figure 4 shows a block diagram of the motor control circuitry. Figure 4. Motor Control Circuitry Note that there are multiple VM, ISEN, OUT, and VREF pins. All like-named pins must be connected together on the PCB. #### 8.3.2 Bridge Control The IN1 and IN2 input pins directly control the state of the OUT1 and OUT2 outputs. Either input can also be used for PWM control of the load. Table 1 shows the logic. | IN1 | IN2 | OUT1 | OUT2 | |-----|-----|------|------| | 0 | 0 | L | L | | 0 | 1 | L | Н | | 1 | 0 | Н | L | | 1 | 1 | Н | Н | Table 1. H-Bridge Logic The control inputs have internal pulldown resistors of approximately 100 k $\Omega$ . #### 8.3.3 Current Regulation The maximum current through the load is regulated by a fixed-frequency PWM current regulation, or current chopping. When the H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. After the current hits the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. For DC motors, current regulation is used to limit the start-up and stall current of the motor. Speed control is typically performed by providing an external PWM signal to the IN1 or IN2 input pins. If the current regulation feature is not needed, it can be disabled by connecting the ISEN pins directly to ground and the VREF pins to V3P3. The PWM chopping current is set by a comparator which compares the voltage across a current sense resistor connected to the ISEN pins, multiplied by a factor of 5, with a reference voltage. The reference voltage is input from the VREF pins, and is scaled by a 5-bit DAC that allows current settings of 0% to 100% in an approximately sinusoidal sequence. The full-scale (100%) chopping current is calculated in Equation 1. $$I_{CHOP} = \frac{V_{(VREF)}}{5 \times R_{ISENSE}}$$ (1) #### Example: If using a $0.25-\Omega$ sense resistor and the VREF pins are 2.5 V, the full-scale (100%) chopping current is 2.5 V / $(5 \times 0.25 \Omega) = 2 A$ . Five input pins (I0 through I4) are used to scale the current in the bridge as a percentage of the full-scale current set by the VREF input pin and sense resistance. The I0 through I4 pins have internal pulldown resistors of approximately $100 \text{ k}\Omega$ . The function of the pins is shown in Table 2. **Table 2. Pin Functions** | I[40] | RELATIVE CURRENT (% FULL-SCALE CHOPPING CURRENT) | |-------|--------------------------------------------------| | 0x00h | 0% | | 0x01h | 5% | | 0x02h | 10% | | 0x03h | 15% | | 0x04h | 20% | | 0x05h | 24% | | 0x06h | 29% | | 0x07h | 34% | | 0x08h | 38% | | 0x09h | 43% | | 0x0Ah | 47% | | 0x0Bh | 51% | | 0x0Ch | 56% | | 0x0Dh | 60% | | 0x0Eh | 63% | | 0x0Fh | 67% | | 0x10h | 71% | | 0x11h | 74% | | 0x12h | 77% | | 0x13h | 80% | | 0x14h | 83% | | 0x15h | 86% | | 0x16h | 88% | | 0x17h | 90% | | 0x18h | 92% | | 0x19h | 94% | | 0x1Ah | 96% | | 0x1Bh | 97% | | 0x1Ch | 98% | | 0x1Dh | 99% | | 0x1Eh | 100% | | 0x1Fh | 100% | www.ti.com.cn #### 8.3.4 Blanking Time After the current is enabled in an H-bridge, the voltage on the ISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at 3.75 µs. Note that the blanking time also sets the minimum on-time of the PWM. #### 8.3.5 nRESET and nSLEEP Operation The nRESET pin, when driven active low, resets the internal logic. It also disables the H-bridge driver. All inputs are ignored while nRESET is active. Driving nSLEEP low puts the device into a low-power sleep state. In this state, the H-bridges are disabled, the gate drive charge pump is stopped, the V3P3OUT regulator is disabled, and all internal clocks are stopped. In this state, all inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time (approximately 1 ms) needs to pass before the motor driver becomes fully operational. Note that nRESET and nSLEEP have internal pulldown resistors of approximately 100 k $\Omega$ . These signals need to be driven to logic high for device operation. #### 8.3.6 Protection Circuits The DRV8842-EP is fully protected against undervoltage, overcurrent, and overtemperature events. #### 8.3.6.1 Overcurrent Protection (OCP) An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP time, all FETs in the H-bridge are disabled and the nFAULT pin is driven low. The device remains disabled until either nRESET pin is applied, or VM is removed and reapplied. Overcurrent conditions on both high-side and low-side devices (that is, a short to ground, supply, or across the motor winding) all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, and is independent of the I<sub>SENSE</sub> resistor value or VREF voltage. #### 8.3.6.2 Thermal Shutdown (TSD) If the die temperature exceeds safe limits, all FETs in the H-bridge are disabled and the nFAULT pin is driven low. After the die temperature has fallen to a safe level, operation automatically resumes. #### 8.3.6.3 Undervoltage Lockout (UVLO) If at any time the voltage on the VM pins falls below the UVLO threshold voltage, all circuitry in the device is disabled and internal logic is reset. Operation resumes when $V_M$ rises above the UVLO threshold. #### 8.3.7 Thermal Protection The DRV8842-EP has TSD as described in *Thermal Shutdown (TSD)*. If the die temperature exceeds approximately 150°C, the device is disabled until the temperature drops to a safe level. Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature. #### 8.3.8 Heatsinking The PowerPAD™ package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers. For details about how to design the PCB, refer to TI application report SLMA002, *PowerPAD™ Thermally Enhanced Package* and TI application brief SLMA004, *PowerPAD™ Made Easy*, available at www.ti.com. In general, the more copper area that can be provided, the more power can be dissipated. #### 8.4 Device Functional Modes #### 8.4.1 Decay Mode During PWM current chopping, the H-bridge is enabled to drive current through the motor winding until it reaches the PWM current chopping threshold (see Figure 5, case 1). The current flow direction shown indicates the state when the IN1 pin is high and the IN2 pin is low. After the chopping current threshold is reached, the H-bridge can operate in two different states, fast decay or slow decay. In fast decay mode, after the PWM chopping current level is reached, the H-bridge reverses state to allow winding current to flow in a reverse direction. As the winding current approaches 0, the bridge is disabled to prevent any reverse current flow. Figure 5 case 2 shows fast decay mode. In slow decay mode, winding current is recirculated by enabling both of the low-side FETs in the bridge (see Figure 5, case 3). Figure 5. Decay Mode The DRV8842-EP supports fast decay, slow decay, and a mixed decay mode. Slow, fast, or mixed decay mode is selected by the state of the DECAY pin. Logic low selects slow decay. Open selects mixed decay operation. And, logic high sets fast decay mode. The DECAY pin has both an internal pullup resistor of approximately 130 k $\Omega$ and an internal pulldown resistor of approximately 80 k $\Omega$ . This sets the mixed decay mode if the pin is left open or undriven. Mixed decay mode begins as fast decay, but at a fixed period of time (75% of the PWM cycle) switches to slow decay mode for the remainder of the fixed PWM period. www.ti.com.cn ### 9 Application and Implementation #### 9.1 Application Information The DRV8842-EP is used in DC motor control. This integrated driver drives up to a 5-A peak with precise winding current control. The motor is controlled through a PWM interface and device faults are reported through the nFAULT pin. The following design is a common application of the DRV8842-EP. #### 9.2 Typical Application #### 9.2.1 Design Requirements | Design Parameters | Reference | Example Value | | | |--------------------------|--------------------|------------------|--|--| | Supply voltage | VM | 24 V | | | | Motor winding resistance | R <sub>L</sub> | 13.23 Ω | | | | Motor winding inductance | IL | 4.03 mH | | | | Motor type | BDC | Brushed DC motor | | | | Sense resistor | R <sub>SENSE</sub> | 100 mΩ | | | | Full-scale current | I <sub>FS</sub> | 3.5 A | | | ## TEXAS INSTRUMENTS #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Power Dissipation Average power dissipation in the DRV8842-EP when running a DC motor can be roughly estimated by Equation 2. $$P = 2 \times R_{DS(ON)} \times (I_{OUT})^2$$ where - P is the power dissipation of one H-bridge - R<sub>DS(ON)</sub> is the resistance of each FET - I<sub>OUT</sub> is the RMS output current being applied to each winding (2) I<sub>OUT</sub> is equal to the average current drawn by the DC motor. Note that at start-up and fault conditions, this current is much higher than normal running current; also consider the peak currents and their duration. The factor of 2 is due to two FETs conducting winding current (one high side and one low side) at any instant. The maximum amount of power that can be dissipated in the device depends on ambient temperature and heatsinking. Note that $R_{DS(ON)}$ increases with temperature, so as the device heats, the power dissipation increases. Take this into consideration when sizing the heatsink. #### 9.2.2.2 Current Regulation Considerations For the DRV8842-EP, the set full-scale current ( $I_{FS}$ ) is the maximum current that can be driven. This quantity depends on the VREF analog voltage and the sense resistor value ( $R_{SENSE}$ ). The gain of DRV8842-EP is set for 5 V/V. This value can be adjusted from 0% to 100% through the use of the relative current bits I[4:0]. $$I_{FS}(A) = \frac{V_{(VREF)}(V)}{A_{V} \times R_{SENSE}(\Omega)} = \frac{V_{(VREF)}(V)}{5 \times R_{SENSE}(\Omega)}$$ (3) To achieve $I_{FS} = 3.5$ A with $R_{SENSE}$ of 0.1 $\Omega$ , $V_{(VREF)}$ should be 1.75 V, and I[4:0] should be 0x1F. #### 9.2.2.3 Slow, Fast, and Mixed Decay Modes The DRV8842-EP supports three different decay modes: slow decay, fast decay, and mixed decay. The current through the motor winding is regulated using a fixed-frequency PWM scheme. This means that after any drive phase, when a motor winding current has hit the current chopping threshold (I<sub>TRIP</sub>), the DRV8842-EP places the winding in one of the three decay modes until the PWM cycle has expired. After, a new drive phase starts. The blanking time, $T_{BLANK}$ , defines the minimum drive time for the current chopping. $I_{TRIP}$ is ignored during $T_{BLANK}$ , so the winding current may overshoot the trip level. www.ti.com.cn #### 9.2.3 Application Curves #### 10 Power Supply Recommendations The DRV8842-EP is designed to operate from an input voltage supply (VM) range between 8.2 and 45 V. Two 0.1-µF ceramic capacitors rated for VM must be placed as close as possible to the VM pins respectively (one on each pin). In addition to the local decoupling caps, additional bulk capacitance is required and must be sized according to the application requirements. #### 10.1 Bulk Capacitance Bulk capacitance sizing is an important factor in motor drive system design. It depends on a variety of factors including: - Type of power supply - Acceptable supply voltage ripple - Parasitic inductance in the power supply wiring - · Type of motor (brushed DC, brushless DC, stepper) - Motor startup current - Motor braking method The inductance between the power supply and motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. The designer should size the bulk capacitance to meet acceptable voltage ripple levels. The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor. Figure 10. Setup of Motor Drive System With External Power Supply #### 10.2 Power Supply and Logic Sequencing There is no specific sequence for powering-up the DRV8842-EP. It is okay for digital input signals to be present before VM is applied. After VM is applied to the DRV8842-EP, the device begins operation based on the status of the control pins. #### 11 Layout #### 11.1 Layout Guidelines The VM pins should be bypassed to GND using low-ESR ceramic bypass capacitors with a recommended value of 0.1-µF rated for VM. This capacitor should be placed as close to the VM pins as possible with a thick trace or ground plane connection to the device GND pin. The VM pins must be bypassed to ground using an appropriate bulk capacitor. This component may be an electrolytic and should be located close to the DRV8842-EP. A low-ESR ceramic capacitor must be placed in between the CPL and CPH pins. TI recommends a value of 0.01-µF rated for VM. Place this component as close to the pins as possible. A low-ESR ceramic capacitor must be placed in between the VM and VCP pins. TI recommends a value of 0.1- $\mu$ F rated for 16 V. Place this component as close to the pins as possible. Also, place a 1-M $\Omega$ resistor between VCP and VM. Bypass V3P3 to ground with a ceramic capacitor rated 6.3 V. Place this bypass capacitor as close to the pin as possible. #### 11.2 Layout Example ZHCSCM3-JULY 2014 www.ti.com.cn ## STRUMENTS #### 12 器件和文档支持 #### 12.1 Trademarks PowerPAD is a trademark of Texas Instruments. #### 12.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.3 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、首字母缩略词和定义。 ### 13 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对 本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 20-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status<br>(1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|---------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | DRV8842MPWPREP | Active | Production | HTSSOP (PWP) 28 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | DRV8842EP | | V62/14615-01XE | Active | Production | HTSSOP (PWP) 28 | 2000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | DRV8842EP | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DRV8842-EP: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 20-May-2025 NOTE: Qualified Version Definitions: $_{\bullet}$ Catalog - TI's standard catalog product 4.4 x 9.7, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. - 5. Features may differ or may not be present. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. #### 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司