DRV8316C-Q1 ZHCSRR7 - FEBRUARY 2023 ## DRV8316C-Q1 汽车级三相集成式 FET 电机驱动器 ## 1 特性 - 符合面向汽车应用的 AEC-Q100 标准 - 温度等级 1: -40°C ≤ TA ≤ 125°C - 三相 BLDC 电机驱动器 - 逐周期电流限制,可限制相位电流 - 支持高达 200kHz 的 PWM 频率 - 主动消磁支持减少功率损耗 - 4.5V 至 35V 工作电压 (绝对最大值 40V) - 高输出电流能力:8A 峰值 - 低 MOSFET 导通状态电阻 - T<sub>A</sub> = 25°C 时,R<sub>DS(ON)</sub> (HS + LS) 为 95mΩ (典型值) - 低功耗睡眠模式 - V<sub>VM</sub> = 13.5V、T<sub>A</sub> = 25°C 时为 2.5μA(最大 - 多种控制接口选项 - 6x PWM 控制接口 - 3x PWM 控制接口 - 具有逐周期电流限制的 6x PWM 控制接口 - 具有逐周期电流限制的 3x PWM 控制接口 - 不需要外部电流检测电阻器,内置电流检测功能 - 灵活的器件配置选项 - DRV8316CR-Q1:用于器件配置和故障状态的 5MHz 16 位 SPI 接口 - DRV8316CT-Q1:基于硬件引脚的配置 - 支持 1.8V、3.3V 和 5V 逻辑输入 - 内置 3.3V/5V、200mA 降压稳压器 - 内置 3.3V, 30mA LDO 稳压器 - 延迟补偿减少占空比失真 - 整套集成保护特性 - 电源欠压锁定 (UVLO) - 电荷泵欠压 (CPUV) - 过流保护 (OCP) - 热警告和热关断 (OTW/OTSD) - 故障条件指示引脚 (nFAULT) - 可选择通过 SPI 接口进行故障诊断 ## 2 应用 - 无刷直流 (BLDC) 电机模块 - 汽车激光雷达 - 小型汽车风扇和泵 - 汽车传动器 ### 3 说明 DRV8316C-Q1 集成了三个 H 桥, 具有 40V 的绝对最 大电压和 $95m\Omega$ 的超低 $R_{DS(ON)}$ (高侧 + 低侧 ),可 为 12V 汽车级无刷直流电机提供高功率驱动能力。 DRV8316C-Q1 提供集成电流检测功能,无需再使用外 部检测电阻。DRV8316C-Q1集成了电源管理电路,包 括可用于为外部电路供电的电压可调节降压稳压器 (3.3V/5V, 200mA)和LDO(3.3V/30mA)。 DRV8316C-Q1 提供了可配置的 6x 或 3x PWM 控制方 案,可用于使用外部微控制器实现有传感器或无传感器 磁场定向控制 (FOC)、正弦控制或梯形控制。 DRV8316C-Q1 能够驱动高达 200kHz 的 PWM 频率。 DRV8316C-Q1 可通过 SPI (DRV8316CR-Q1) 或引脚 (DRV8316CT-Q1) 进行高度配置。PWM 模式、压摆 率、OCP电平、电流检测增益是部分可配置的特性。 DRV8316C-Q1 集成了多种保护特性,包括电源欠压锁 定 (UVLO)、过压保护 (OVP)、电荷泵欠压 (CPUV)、 过流保护 (OCP)、过热警告 (OTW) 和过热关断 (OTSD),目的是在出现故障事件时保护器件、电机和 系统。故障状态通过 nFAULT 引脚指示。 有关器件使用的设计考虑因素和建议,请参考 Application Information。 #### **哭**件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | | | | | |--------------|-----------|-----------------|--|--|--|--| | DRV8316CR-Q1 | VQFN (40) | 7.00mm x 5.00mm | | | | | | DRV8316CT-Q1 | VQFN (40) | 7.00mm x 5.00mm | | | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 简化原理图 ## **Table of Contents** | 1 特性 | 1 | |--------------------------------------|------------------| | 2 应用 | 1 | | 3 说明 | 1 | | 4 Revision History | 2 | | 5 Device Comparison Table | | | 6 Pin Configuration and Functions | | | 7 Specifications | | | 7.1 Absolute Maximum Ratings | <mark>7</mark> | | 7.2 ESD Ratings Auto | <mark>7</mark> | | 7.3 Recommended Operating Conditions | 7 | | 7.4 Thermal Information | 8 | | 7.5 Electrical Characteristics | 8 | | 7.6 SPI Timing Requirements | 15 | | 7.7 SPI Slave Mode Timings | 16 | | 7.8 Typical Characteristics | 16 | | 8 Detailed Description | | | 8.1 Overview | 18 | | 8.2 Functional Block Diagram | 19 | | 8.3 Feature Description | <mark>2</mark> 1 | | 8.4 Device Functional Modes | <mark>5</mark> 6 | | 8.5 SPI Communication | <mark>57</mark> | |-----------------------------------------|------------------| | 8.6 Register Map | | | 9 Application and Implementation | 72 | | 9.1 Application Information | 72 | | 9.2 Typical Applications | 73 | | 10 Power Supply Recommendations | 85 | | 10.1 Bulk Capacitance | | | 11 Layout | 8 <mark>6</mark> | | 11.1 Layout Guidelines | 86 | | 11.2 Layout Example | 87 | | 11.3 Thermal Considerations | | | 12 Device and Documentation Support | 89 | | 12.1 Documentation Support | 8 <mark>9</mark> | | 12.2 支持资源 | | | 12.3 Trademarks | <mark>89</mark> | | 12.4 静电放电警告 | 89 | | 12.5 术语表 | 89 | | 13 Mechanical, Packaging, and Orderable | | | Information | 89 | | | | # 4 Revision History | DATE | REVISION | NOTES | |---------------|----------|------------------| | February 2023 | * | Initial release. | ## **5 Device Comparison Table** | DEVICE | PACKAGES | INTERFACE | BUCK REGULATOR | |--------------|-----------------------|----------------|----------------| | DRV8316CR-Q1 | 40-pin VQFN (7x5 mm) | SPI | Yes | | DRV8316CT-Q1 | 40-μπ νατιν (7χ3 ππη) | Hardware (Pin) | 165 | ## 表 5-1. DRV8316CR-Q1 (SPI variant) vs. DRV8316CT-Q1 (Hardware variant) configuration comparison | Parameters | DRV8316CR-Q1 (SPI variant) | DRV8316CT-Q1 (Hardware variant) | |------------------------------|----------------------------|-------------------------------------| | PWM mode | PWM_MODE (4 settings) | MODE pin (4 settings) | | Slew rate | SLEW (4 settings) | SLEW pin (4 settings) | | CSA gain | CSA_GAIN (4 settings) | GAIN pin (4 settings) | | SDO pin configuration | SDO_MODE (2 settings) | N/A | | DRVOFF pin configuration | DRV_OFF (2 settings) | Enabled | | OCP level | OCP_LVL (2 settings) | OCP/SR pin (2 settings) | | OCP mode | OCP_MODE (4 settings) | Latched fault | | OCP retry time | OCP_RETRY (2 settings) | N/A since OCP mode is latched fault | | Overvoltage protection (OVP) | OVP_EN (2 settings) | Enabled | | OVP threshold | OVP_SEL (2 settings) | 34-V | | | | | ## **6 Pin Configuration and Functions** 图 6-1. DRV8316CR-Q1 40-Pin VQFN With Exposed Thermal Pad Top View 图 6-2. DRV8316CT-Q1 40-Pin VQFN With Exposed Thermal Pad Top View 表 6-1. Pin Functions | PIN | 40-pin F | Package | | | |--------|------------------|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DRV8316CR-<br>Q1 | DRV8316CT-Q1 | TYPE <sup>(1)</sup> | DESCRIPTION | | AGND | 2, 26 | 2, 26 | GND | Device analog ground. Refer † 11.1 for connections recommendation. | | AVDD | 25 | 25 | PWR O | 3.3-V internal regulator output. Connect an X5R or X7R, 1-µF, 6.3-V ceramic capacitor between the AVDD and AGND pins. This regulator can source up to 30 mA externally. | | СР | 8 | 8 | PWR O | Charge pump output. Connect a X5R or X7R, 1-µF, 16-V ceramic capacitor between the CP and VM pins. | | СРН | 7 | 7 | PWR | Charge pump switching node. Connect a X5R or X7R, 47-nF, ceramic | | CPL | 6 | 6 | PWR | capacitor between the CPH and CPL pins. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device. | | DRVOFF | 21 | 21 | I | When this pin is pulled high the six MOSFETs in the power stage are turned OFF making all outputs Hi-Z. | | FB_BK | 3 | 3 | PWR I | Feedback for buck regulator. Connect to buck regulator output after the inductor/resistor. | | GAIN | _ | 36 | I | Amplifier gain setting. The pin is a 4-level input pin set by an external resistor. | | GND_BK | 4 | 4 | GND | Buck regulator ground. Refer 节 11.1 for connections recommendation. | | INHA | 27 | 27 | I | High-side driver control input for OUTA. This pin controls the output of the high-side MOSFET. | | INHB | 29 | 29 | ı | High-side driver control input for OUTB. This pin controls the output of the high-side MOSFET. | | INHC | 31 | 31 | ı | High-side driver control input for OUTC. This pin controls the output of the high-side MOSFET. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 表 6-1. Pin Functions (continued) | PIN | 40-pin F | Package | | | |-----------|------------------|--------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DRV8316CR-<br>Q1 | DRV8316CT-Q1 | TYPE <sup>(1)</sup> | DESCRIPTION | | INLA | 28 | 28 | I | Low-side driver control input for OUTA. This pin controls the output of the low-side MOSFET. | | INLB | 30 | 30 | I | Low-side driver control input for OUTB. This pin controls the output of the low-side MOSFET. | | INLC | 32 | 32 | I | Low-side driver control input for OUTC. This pin controls the output of the low-side MOSFET. | | MODE | _ | 33 | ı | PWM input mode setting. This pin is a 4-level input pin set by an external resistor. | | NC | 1, 24 | 1 | _ | No connection, open | | nFAULT | 22 | 22 | 0 | Fault indicator. Pulled logic-low with fault condition; Open-drain output requires an external pull-up resistor to 1.8 V to 5.0 V. If external supply is used to pull up nFAULT, ensure that it is pulled to >2.2 V on power up or the device will enter test mode | | nSCS | 36 | _ | I | Serial chip select. A logic low on this pin enables serial interface communication. | | nSLEEP | 23 | 23 | I | Driver nSLEEP. When this pin is logic low, the device goes into a low-power sleep mode. A 20 to 40-µs low pulse can be used to reset fault conditions without entering sleep mode. | | OCP/SR | _ | 35 | I | OCP level and Synchronous Rectification (Active Demagnetization) setting. This pin is a 4-level input pin set by an external resistor. | | OUTA | 13, 14 | 13, 14 | PWR O | Half bridge output A | | OUTB | 16, 17 | 16, 17 | PWR O | Half bridge output B | | OUTC | 19, 20 | 19, 20 | PWR O | Half bridge output C | | PGND | 12, 15, 18 | 12, 15, 18 | GND | Device power ground. Refer † 11.1 for connections recommendation. | | SCLK | 35 | _ | I | Serial clock input. Serial data is shifted out and captured on the corresponding rising and falling edge on this pin (SPI devices). | | SDI | 34 | _ | I | Serial data input. Data is captured on the falling edge of the SCLK pin (SPI devices). | | SDO | 33 | _ | 0 | Serial data output. Data is shifted out on the rising edge of the SCLK pin. This pin requires an external pullup resistor (SPI devices). | | SLEW | _ | 34 | ı | Slew rate control setting. This pin is a 4-level input pin set by an external resistor. | | SOA | 40 | 40 | 0 | Current sense amplifier output. Supports capacitive load or low pass filter (resistor in series and capacitor to GND) | | SOB | 39 | 39 | 0 | Current sense amplifier output. Supports capacitive load or low pass filter (resistor in series and capacitor to GND) | | soc | 38 | 38 | 0 | Current sense amplifier output. Supports capacitive load or low pass filter (resistor in series and capacitor to GND) | | SW_BK | 5 | 5 | PWR O | Buck switch node. Connect this pin to an inductor or resistor. | | VM | 9, 10, 11 | 9, 10, 11 | PWR I | Power supply. Connect to motor supply voltage; bypass to PGND with two 0.1- $\mu\text{F}$ capacitors (for each pin) plus one bulk capacitor rated for VM. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device. | | VSEL_BK | _ | 24 | I | Buck output voltage setting. This pin is a 4-level input pin set by an external resistor. | | VREF/ILIM | 37 | 37 | PWR/I | VREF in PWM Mode 1 and Mode 3: Current sense amplifier power supply input and reference. Connect a X5R or X7R, 0.1-µF, 6.3-V ceramic capacitor between the VREF and AGND pins. ILIM in PWM Mode 2 and Mode 4: Sets the threshold for phase current used in cycle by cycle current limit. | ## 表 6-1. Pin Functions (continued) | PIN | 40-pin F | Package | | DESCRIPTION | |-------------|------------------|--------------|---------------------|-------------------------------------| | NAME | DRV8316CR-<br>Q1 | DRV8316CT-Q1 | TYPE <sup>(1)</sup> | | | Thermal pad | | | GND | Must be connected to analog ground. | Product Folder Links: DRV8316C-Q1 (1) I = input, O = output, GND = ground pin, PWR = power, NC = no connect ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |-----------------------------------------------------------------------|-------|----------------------|------| | Power supply pin voltage (VM) | - 0.3 | 40 | V | | Power supply voltage ramp (VM) | | 4 | V/µs | | Voltage difference between ground pins (GND_BK, PGND, AGND) | - 0.3 | 0.3 | V | | Charge pump voltage (CPH, CP) | - 0.3 | V <sub>M</sub> + 6 | V | | Charge pump negative switching pin voltage (CPL) | - 0.3 | V <sub>M</sub> + 0.3 | V | | Switching regulator pin voltage (FB_BK) | - 0.3 | 6 | V | | Switching node pin voltage (SW_BK) | - 0.3 | V <sub>M</sub> + 0.3 | V | | Analog regulator pin voltage (AVDD) | - 0.3 | 4 | V | | Logic pin input voltage (DRVOFF, INHx, INLx, nSCS, nSLEEP, SCLK, SDI) | - 0.3 | 5.75 | V | | Logic pin output voltage (nFAULT, SDO) | - 0.3 | 5.75 | V | | Output pin voltage (OUTA, OUTB, OUTC) | - 1 | V <sub>M</sub> + 1 | V | | Ambient temperature, T <sub>A</sub> | - 40 | 125 | °C | | Junction temperature, T <sub>J</sub> | - 40 | 150 | °C | | Storage tempertaure, T <sub>stg</sub> | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 7.2 ESD Ratings Auto | | | | | VALUE | UNIT | |------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------|------------|-------|------| | Human body model (HBM), per AEC Q100-002 <sup>((1))</sup> HBM ESD Classification Level 2 | | | ±2000 | ., | | | | Charged device model (CDM), per AEC Q100-011 | Corner pins | ±750 | V | | | | | CDM ESD Classification Level C4B | Other pins | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 7.3 Recommended Operating Conditions over operating ambient temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------------|-------------------------------|---------------------------------------------|-------|-----|------|------| | V <sub>VM</sub> | Power supply voltage | V <sub>VM</sub> | 4.5 | 24 | 35 | V | | f <sub>PWM</sub> | Output PWM frequency | OUTA, OUTB, OUTC | | | 200 | kHz | | I <sub>OUT</sub> (1) | Peak output winding current | OUTA, OUTB, OUTC | | | 8 | Α | | V <sub>IN</sub> | Logic input voltage | DRVOFF, INHx, INLx, nSCS, nSLEEP, SCLK, SDI | - 0.1 | | 5.5 | V | | V <sub>OD</sub> | Open drain pullup voltage | nFAULT, SDO | - 0.1 | | 5.5 | V | | V <sub>SDO</sub> | Push-pull voltage | SDO | 2.2 | | 5.5 | V | | I <sub>OD</sub> | Open drain output current | nFAULT, SDO | | | 5 | mA | | V <sub>VREF</sub> | Voltage reference pin voltage | VREF | 2.8 | | AVDD | V | | T <sub>A</sub> | Operating ambient temperature | | - 40 | | 125 | °C | over operating ambient temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----|---|--------------------------------|------|-----|-----|------| | T, | J | Operating Junction temperature | - 40 | | 150 | °C | (1) Power dissipation and thermal limits must be observed #### 7.4 Thermal Information | | 40 | DRV8316CR-Q1,<br>DRV8316CT-Q1 | | |------------------------|----------------------------------------------|-------------------------------|------| | | THERMAL METRIC <sup>(1)</sup> | VQFN (RGF) | UNIT | | | | 40 Pins | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 25.7 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 15.2 | °C/W | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 7.3 | °C/W | | $\Psi$ JT | Junction-to-top characterization parameter | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 7.2 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 7.5 Electrical Characteristics $T_J$ = $-40^{\circ}$ C to +150°C, $V_{VM}$ = 4.5 to 35 V (unless otherwise noted). Typical limits apply for $T_A$ = 25°C, $V_{VM}$ = 24 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER | SUPPLIES | | | | | | | | VM cloop made current | V <sub>VM</sub> > 6 V, nSLEEP = 0, T <sub>A</sub> = 25 °C | | 1.5 | 2.5 | μA | | $I_{VMQ}$ | VM sleep mode current | nSLEEP = 0 | | 2.5 | 5 | μA | | | VM standby mode current | nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', BUCK_DIS = 1; | | 4 | 10 | mA | | I <sub>VMS</sub> | (Buck regulator disabled) | V <sub>VM</sub> > 6 V, nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', T <sub>A</sub> = 25 °C, BUCK_DIS = 1; | | 4 | 5 | mA | | VM standby mode current | $V_{VM}$ > 6 V, nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', $I_{BK}$ = 0, $T_A$ = 25 °C, BUCK_DIS = 0; | | 5 | 6 | mA | | | | (Buck regulator enabled) | nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', I <sub>BK</sub> = 0, BUCK_DIS = 0; | | 6 | 10 | mA | | | | $V_{VM}$ > 6 V, nSLEEP = 1, $f_{PWM}$ = 25 kHz,<br>$T_A$ = 25 °C, BUCK_DIS = 1 | | 10 | 13 | mA | | $I_{VM}$ | VM operating mode current | V <sub>VM</sub> > 6 V, nSLEEP = 1, f <sub>PWM</sub> = 200 kHz,<br>T <sub>A</sub> = 25 °C, BUCK_DIS = 1 | | 18 | 21 | mA | | | (Buck regulator disabled) | nSLEEP =1, f <sub>PWM</sub> = 25 kHz, BUCK_DIS = 1 | | 11 | 16 | mA | | | | nSLEEP =1, f <sub>PWM</sub> = 200 kHz,<br>BUCK_DIS = 1 | | 17 | 25 | mA | Product Folder Links: DRV8316C-Q1 $T_J$ = $-40^{\circ}$ C to +150°C, $V_{VM}$ = 4.5 to 35 V (unless otherwise noted). Typical limits apply for $T_A$ = 25°C, $V_{VM}$ = 24 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------|-------|------| | | | V <sub>VM</sub> > 6 V, nSLEEP = 1, f <sub>PWM</sub> = 25 kHz,<br>T <sub>A</sub> = 25 °C, BUCK_DIS =<br>0; BUCK_PS_DIS = 0 | | 11 | 13 | mA | | I <sub>VM</sub> | VM operating mode current (Buck regulator enabled) | $V_{VM} > 6$ V, nSLEEP = 1, $f_{PWM}$ = 200 kHz,<br>$T_A$ = 25 °C, BUCK_DIS =<br>0; BUCK_PS_DIS = 0 | | 19 | 22 | mA | | | | nSLEEP =1, f <sub>PWM</sub> = 25 kHz, BUCK_DIS<br>= 0; BUCK_PS_DIS = 0 | | 12 | 17 | mA | | | | nSLEEP =1, f <sub>PWM</sub> = 200 kHz,<br>BUCK_DIS = 0; BUCK_PS_DIS = 0 | | 18 | 27 | mA | | $V_{AVDD}$ | Analog regulator voltage | 0 mA $\leq$ I <sub>AVDD</sub> $\leq$ 30 mA; BUCK_PS_DIS = 0 | 3.1 | 3.3 | 3.465 | V | | I <sub>AVDD</sub> | External analog regulator load | | | | 30 | mA | | V <sub>VCP</sub> | Charge pump regulator voltage | VCP with respect to VM | 3.6 | 4.7 | 5.25 | V | | t <sub>WAKE</sub> | Wakeup time | V <sub>VM</sub> > V <sub>UVLO</sub> , nSLEEP = 1 to outputs ready and nFAULT released | | | 1 | ms | | t <sub>SLEEP</sub> | Sleep Pulse time | nSLEEP = 0 period to enter sleep mode | 120 | | | μs | | t <sub>RST</sub> | Reset Pulse time | nSLEEP = 0 period to reset faults | 20 | | 40 | μs | | BUCK RE | GULATOR | | | | | | | | | $V_{VM}$ > 6 V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 200 mA, BUCK_SEL = 00b | 3.1 | 3.3 | 3.5 | ٧ | | | | $V_{VM}$ > 6 V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 200 mA, BUCK_SEL = 01b | 4.6 | 5.0 | 5.4 | V | | $V_{BK}$ | Buck regulator average voltage $(L_{BK} = 47 \mu H, C_{BK} = 22 \mu F)$ | $V_{VM}$ > 6 V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 200 mA, BUCK_SEL = 10b | 3.7 | 4.0 | 4.3 | V | | | (SPI Device) | $V_{VM}$ > 6.7 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 200 mA, BUCK_SEL = 11b | 5.2 | 5.7 | 5.8 | V | | | | $\begin{aligned} &V_{VM} < 6.0 \text{ V (BUCK\_SEL = 00b, 01b,} \\ &10b) \text{ or } V_{VM} < 6.0 \text{ V (BUCK\_SEL = 11b),} \\ &0 \text{ mA} \leqslant I_{BK} \leqslant 200 \text{ mA} \end{aligned}$ | I <sub>E</sub> | $V_{VM}^{-}$<br>BK* $(R_{LBK}^{+}+$<br>$2)^{((1))}$ | | V | | | | $V_{VM}$ > 6 V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 50 mA, BUCK_SEL = 00b | 3.1 | 3.3 | 3.5 | V | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ $I_{BK}$ $\leq$ 50 mA, BUCK_SEL = 01b | 4.6 | 5.0 | 5.4 | V | | $V_{BK}$ | Buck regulator average voltage (L <sub>BK</sub> = 22 µH, C <sub>BK</sub> = 22 µF) | $V_{VM}$ > 6 V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 50 mA, BUCK_SEL = 10b | 3.7 | 4.0 | 4.3 | V | | | (SPI Device) | $V_{VM}$ > 6.7 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 50 mA, BUCK_SEL = 11b | 5.2 | 5.7 | 5.8 | V | | | | $\begin{aligned} &V_{VM} < 6.0 \text{ V (BUCK\_SEL = 00b, 01b,} \\ &10b) \text{ or } V_{VM} < 6.0 \text{ V (BUCK\_SEL = 11b),} \\ &0 \text{ mA} \leqslant I_{BK} \leqslant 50 \text{ mA} \end{aligned}$ | I <sub>E</sub> | $V_{VM}^{-}$ $_{BK}^{*}(R_{LBK}^{+}+$ $_{2})^{((1))}$ | | ٧ | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 40 mA, BUCK_SEL = 00b | 3.1 | 3.3 | 3.5 | V | | $V_{BK}$ | Buck regulator average voltage ( $R_{BK} = 22~\Omega,~C_{BK} = 22~\mu F$ ) (SPI Device) | $V_{VM}$ > 6 V, 0 mA $\leq$ $I_{BK}$ $\leq$ 40 mA, BUCK_SEL = 01b | 4.6 | 5.0 | 5.4 | V | | | | $V_{VM}$ > 6 V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 40 mA, BUCK_SEL = 10b | 3.7 | 4.0 | 4.3 | V | | | | $V_{VM}$ > 6.7 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 40 mA, BUCK_SEL = 11b | 5.2 | 5.7 | 5.8 | V | | | | $V_{VM}$ < 6.0 V (BUCK_SEL = 00b, 01b, 10b) or $V_{VM}$ < 6.0 V (BUCK_SEL = 11b), 0 mA $\leq$ $I_{BK} \leq$ 40 mA | I <sub>B</sub> | V <sub>VM</sub> -<br><sub>BK</sub> *(R <sub>BK</sub> +2 | | V | $T_J = -40$ °C to +150°C, $V_{VM} = 4.5$ to 35 V (unless otherwise noted). Typical limits apply for $T_A = 25$ °C, $V_{VM} = 24$ V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------|-----|------| | | | $\label{eq:VVM} \begin{array}{l} V_{VM} > 6 \text{ V, 0 mA} \leqslant I_{BK} \leqslant 200 \text{ mA,} \\ \text{VSEL\_BK pin tied to AGND} \end{array}$ | 3.1 | 3.3 | 3.5 | V | | | Buck regulator average voltage mA, VSEL_BK pir V <sub>VM</sub> > 6 V, 0 mA s | $V_{VM}$ > 6 V, 0 mA $\leq$ $I_{BK}$ $\leq$ 200 mA, VSEL_BK pin to Hi-Z | 4.6 | 5.0 | 5.4 | V | | $V_{BK}$ | | $V_{VM}\!>\!6$ V, 0 mA $\leqslant$ $I_{BK}$ $\leqslant$ 200 mA, VSEL_BK pin to 47 k $\Omega$ +/- 5% tied to AVDD | 3.7 | 4.0 | 4.3 | ٧ | | | , | $V_{VM}$ > 6.7 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 200 mA, VSEL_BK pin tied to AVDD | 5.2 | 5.7 | 5.8 | V | | | | $V_{VM}$ < 6.0 V, 0 mA $\leqslant$ I <sub>BK</sub> $\leqslant$ 200 mA | | V <sub>VM</sub> -<br>I <sub>BK</sub> *(R <sub>LBK</sub> +<br>2) <sup>((1))</sup> | | V | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 50 mA, VSEL_BK pin tied to AGND | 3.1 | 3.3 | 3.5 | V | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ $I_{BK}$ $\leq$ 50 mA, VSEL_BK pin to Hi-Z | 4.6 | 5.0 | 5.4 | V | | $V_{BK}$ | Buck regulator average voltage<br>(L <sub>BK</sub> = 22 μH, C <sub>BK</sub> = 22 μF)<br>(HW Device) | $(L_{BK} = 22 \mu H, C_{BK} = 22 \mu F)$ $(L_{BK} = 22 \mu F)$ $(L_{BK} = 22 \mu H, C_{BK} = 22 \mu F)$ $(L_{BK} $ | 4.0 | 4.3 | V | | | | , | $V_{VM}$ > 6.7 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 50 mA, VSEL_BK pin tied to AVDD | 5.2 | 5.7 | 5.8 | V | | | | $V_{VM}$ < 6.0 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 50 mA | | V <sub>VM</sub> -<br>I <sub>BK</sub> *(R <sub>LBK</sub> +<br>2) <sup>((1))</sup> | | V | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 40 mA, VSEL_BK pin tied to AGND | 3.1 | 3.3 | 3.5 | V | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ $I_{BK}$ $\leq$ 40 mA, VSEL_BK pin to Hi-Z | 4.6 | 5.0 | 5.4 | V | | $V_{BK}$ | Buck regulator average voltage $(R_{BK} = 22 \Omega, C_{BK} = 22 \mu F)$ (HW Device) | $V_{VM}$ > 6 V, 0 mA $\leq$ $I_{BK}$ $\leq$ 40 mA, VSEL_BK pin to 47 k $\Omega$ +/- 5% tied to AVDD | 3.7 | 4.0 | 4.3 | ٧ | | | , | $V_{VM}$ > 6.7 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 40 mA, VSEL_BK pin tied to AVDD | 5.2 | 5.7 | 5.8 | V | | | | $V_{VM}$ < 6.0 V, 0 mA $\leqslant$ I <sub>BK</sub> $\leqslant$ 40 mA | | V <sub>VM</sub> -<br>I <sub>BK</sub> *(R <sub>BK</sub> +2<br>) | | V | | V <sub>BK_RIP</sub> | | $V_{VM}$ > 6 V, 0 mA $\leqslant$ I <sub>BK</sub> $\leqslant$ 200 mA, Buck regulator with inductor, L <sub>BK</sub> = 47 uH, C <sub>BK</sub> = 22 $\mu$ F | - 100 | | 100 | mV | | | Buck regulator ripple voltage | $V_{VM} > 6$ V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 50 mA, Buck regulator ripple voltage $\sim$ 100 = 22 $\mu$ F | 100 | mV | | | | | | $V_{VM}$ > 6 V, 0 mA $\leq$ I <sub>BK</sub> $\leq$ 50 mA, Buck regulator with resistor; R <sub>BK</sub> = 22 Ω, C <sub>BK</sub> = 22 μF | - 100 | | 100 | mV | $T_J$ = $-40^{\circ}$ C to +150°C, $V_{VM}$ = 4.5 to 35 V (unless otherwise noted). Typical limits apply for $T_A$ = 25°C, $V_{VM}$ = 24 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|----------------------------|------| | | | L <sub>BK</sub> = 47 uH, C <sub>BK</sub> = 22 μF,<br>BUCK_PS_DIS = 1b | | | 200 | mA | | | | L <sub>BK</sub> = 47 uH, C <sub>BK</sub> = 22 μF,<br>BUCK_PS_DIS = 0b | | | 200 -<br>I <sub>AVDD</sub> | mA | | I | External buck regulator load 22 µ | L <sub>BK</sub> = 22 uH, C <sub>BK</sub> = 22 μF, BUCK_PS_DIS = 1b | | | 50 | mA | | I <sub>BK</sub> | | L <sub>BK</sub> = 22 uH, C <sub>BK</sub> = 22 μF,<br>BUCK_PS_DIS = 0b | | | 50 -<br>I <sub>AVDD</sub> | mA | | | | $R_{BK}$ = 22 $\Omega$ , $C_{BK}$ = 22 $\mu$ F, BUCK_PS_DIS = 1b | | | 40 | mA | | | | $R_{BK}$ = 22 $\Omega$ , $C_{BK}$ = 22 $\mu$ F, BUCK_PS_DIS = 0b | | | 40 -<br>I <sub>AVDD</sub> | mA | | | Puck regulator awitching frequency | Regulation Mode | 20 | | 535 | kHz | | f <sub>SW_BK</sub> | Buck regulator switching frequency | Linear Mode | 20 | | 535 | kHz | | | | V <sub>BK</sub> rising, BUCK_SEL = 00b | 2.7 | 2.8 | 2.9 | V | | | | V <sub>BK</sub> falling, BUCK_SEL = 00b | 2.5 | 2.6 | 2.7 | V | | | | V <sub>BK</sub> rising, BUCK_SEL = 01b | 4.2 | 4.4 | 4.55 | V | | V | Buck regulator undervoltage lockout (SPI Device) | V <sub>BK</sub> falling, BUCK_SEL = 01b | 4.0 | 4.2 | 4.35 | V | | $V_{BK\_UV}$ | | V <sub>BK</sub> rising, BUCK_SEL = 10b | 2.7 | 2.8 | 2.9 | V | | | | V <sub>BK</sub> falling, BUCK_SEL = 10b | 2.5 | 2.6 | 2.7 | V | | | | V <sub>BK</sub> rising, BUCK_SEL = 11b | 4.2 | 4.4 | 4.55 | V | | | | V <sub>BK</sub> falling, BUCK_SEL = 11b | 4 | 4.2 | 4.35 | V | | | | V <sub>BK</sub> rising, VSEL_BK pin tied to AGND | 2.7 | 2.8 | 2.9 | V | | | | V <sub>BK</sub> falling, VSEL_BK pin tied to AGND | 2.5 | 2.6 | 2.7 | V | | | | $V_{BK}$ rising, VSEL_BK pin to 47 k $\Omega$ +/- 5% tied to AVDD | 4.3 | 4.4 | 4.5 | V | | V <sub>BK_UV</sub> | Buck regulator undervoltage lockout (HW Device) | $\mbox{V}_{\mbox{\footnotesize{BK}}}$ falling, VSEL_BK pin to 47 k $\Omega$ +/- 5% tied to AVDD | 4.1 | 4.2 | 4.3 | ٧ | | | | V <sub>BK</sub> rising, VSEL_BK pin to Hi-Z | 2.7 | 2.8 | 2.9 | V | | | | V <sub>BK</sub> falling, VSEL_BK pin to Hi-Z | 2.5 | 2.6 | 2.7 | V | | | | V <sub>BK</sub> rising, VSEL_BK pin tied to AVDD | 4.2 | 4.4 | 4.55 | V | | | | V <sub>BK</sub> falling, VSEL_BK pin tied to AVDD | 4.0 | 4.2 | 4.35 | V | | V <sub>BK_UV_HYS</sub> | Buck regulator undervoltage lockout hysteresis | Rising to falling threshold | 90 | 200 | 320 | mV | | | Buck regulator Current limit threshold | BUCK_CL = 0b | 360 | 600 | 900 | mA | | I <sub>BK_CL</sub> | (SPI Device) | BUCK_CL = 1b | 80 | 150 | 250 | mA | | I <sub>BK_CL</sub> | Buck regulator Current limit threshold (HW Device) | | 360 | 600 | 900 | mA | | I <sub>BK_OCP</sub> | Buck regulator Overcurrent protection trip point | | 2 | 3 | 4 | Α | | t <sub>BK_RETRY</sub> | Overcurrent protection retry time | | 0.7 | 1 | 1.3 | ms | | LOGIC-LEV | EL INPUTS (DRVOFF, INHx, INLx, nSLE | EEP, SCLK, SDI) | | | | | | V <sub>IL</sub> | Input logic low voltage | | 0 | | 0.6 | V | | V | Input logic high voltage | Other Pins | 1.5 | | 5.5 | V | | $V_{IH}$ | Impar logic high voltage | nSLEEP | 1.6 | | 5.5 | V | | · · · · · · · · · · · · · · · · · · · | Input logic bysteresis | Other Plns | 180 | 300 | 420 | mV | | V <sub>HYS</sub> | Input logic hysteresis | nSLEEP | 95 | 250 | 420 | mV | | I <sub>IL</sub> | Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V | - 1 | , | 1 | μA | | | | | | | | | $T_J = -40$ °C to +150°C, $V_{VM} = 4.5$ to 35 V (unless otherwise noted). Typical limits apply for $T_A = 25$ °C, $V_{VM} = 24$ V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------|--------------------------------------------------|----------------|----------------|----------------|------| | l | Input logic high current | nSLEEP, V <sub>PIN</sub> (Pin Voltage) = 5 V | 10 | | 30 | μA | | I <sub>IH</sub> | imput logic night current | Other pins, V <sub>PIN</sub> (Pin Voltage) = 5 V | 30 | | 75 | μΑ | | D | Input pulldown resistance | nSLEEP | 150 | 200 | 300 | kΩ | | $R_{PD}$ | Imput pulldown resistance | Other pins | 70 | 100 | 130 | kΩ | | C <sub>ID</sub> | Input capacitance | | | 30 | | pF | | LOGIC-L | LEVEL INPUTS (nSCS) | | | | | | | V <sub>IL</sub> | Input logic low voltage | | 0 | | 0.6 | V | | V <sub>IH</sub> | Input logic high voltage | | 1.5 | | 5.5 | V | | V <sub>HYS</sub> | Input logic hysteresis | | 180 | 300 | 420 | mV | | I <sub>IL</sub> | Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V | | | 75 | μΑ | | I <sub>IH</sub> | Input logic high current | V <sub>PIN</sub> (Pin Voltage) = 5 V | - 1 | | 25 | μA | | R <sub>PU</sub> | Input pullup resistance | | 80 | 100 | 130 | kΩ | | C <sub>ID</sub> | Input capacitance | | | 30 | | pF | | FOUR-L | EVEL INPUTS (GAIN, MODE, SLEW, VSE | EL_BK) | | | | | | V <sub>L1</sub> | Input mode 1 voltage | Tied to AGND | 0 | | 0.2*AVD<br>D | ٧ | | V <sub>L2</sub> | Input mode 2 voltage | Hi-Z | 0.27*AV<br>DD | 0.5*AVDD | 0.545*AV<br>DD | V | | V <sub>L3</sub> | Input mode 3 voltage | 47 kΩ +/- 5% tied to AVDD | 0.606*AV<br>DD | 0.757*AVD<br>D | 0.909*AV<br>DD | V | | $V_{L4}$ | Input mode 4 voltage | Tied to AVDD | 0.945*AV<br>DD | | AVDD | ٧ | | R <sub>PU</sub> | Input pullup resistance | To AVDD | 70 | 100 | 130 | kΩ | | R <sub>PD</sub> | Input pulldown resistance | To AGND | 70 | 100 | 130 | kΩ | | FOUR-L | EVEL INPUTS (OCP/SR) | | | | | | | V <sub>L1</sub> | Input mode 1 voltage | Tied to AGND | 0 | | 0.09*AV<br>DD | V | | V <sub>L2</sub> | Input mode 2 voltage | 22 k $\Omega$ ± 5% to AGND | 0.12*AV<br>DD | 0.15*AVDD | 0.2*AVD<br>D | V | | V <sub>L3</sub> | Input mode 3 voltage | Hi-Z | 0.45*AV<br>DD | 0.5*AVDD | 0.55*AV<br>DD | V | | V <sub>L4</sub> | Input mode 4 voltage | Tied to AVDD | 0.94*AV<br>DD | | AVDD | V | | R <sub>PU</sub> | Input pullup resistance | To AVDD | 80 | 100 | 120 | kΩ | | R <sub>PD</sub> | Input pulldown resistance | To AGND | 80 | 100 | 120 | kΩ | | OPEN-D | RAIN OUTPUTS (nFAULT) | | | | | | | V <sub>OL</sub> | Output logic low voltage | I <sub>OD</sub> = 5 mA | | | 0.4 | V | | I <sub>OH</sub> | Output logic high current | V <sub>OD</sub> = 5 V | - 1 | | 1 | μΑ | | C <sub>OD</sub> | Output capacitance | | | | 30 | pF | | | ULL OUTPUTS (SDO) | | | | | | | V <sub>OL</sub> | Output logic low voltage | I <sub>OP</sub> = 5 mA | 0 | | 0.4 | V | | V <sub>OH</sub> | Output logic high voltage | I <sub>OP</sub> = 5 mA | 2.2 | | 5.5 | V | | I <sub>OL</sub> | Output logic low leakage current | V <sub>OP</sub> = 0 V | - 1 | | 1 | μA | | I <sub>OH</sub> | Output logic high leakage current | V <sub>OP</sub> = 5 V | - 1 | | 1 | μA | | C <sub>OD</sub> | Output capacitance | <u> </u> | ' | | 30 | pF | | | OUTPUTS | | | | 50 | יץ | $T_J$ = $-40^{\circ}$ C to +150°C, $V_{VM}$ = 4.5 to 35 V (unless otherwise noted). Typical limits apply for $T_A$ = 25°C, $V_{VM}$ = 24 V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|------|------| | | | V <sub>VM</sub> > 6 V, I <sub>OUT</sub> = 1 A, T <sub>A</sub> = 25°C | | 95 | 120 | mΩ | | _ | Total MOSFET on resistance (High-side | V <sub>VM</sub> < 6 V, I <sub>OUT</sub> = 1 A, T <sub>A</sub> = 25°C | | 105 | 130 | mΩ | | R <sub>DS(ON)</sub> | + Low-side) | V <sub>VM</sub> > 6 V, I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 150 °C | | 140 | 185 | mΩ | | | | V <sub>VM</sub> < 6 V, I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 150 °C | | 145 | 190 | mΩ | | | | V <sub>VM</sub> = 24 V, SLEW = 00b or SLEW pin tied to AGND | 14 | 25 | 45 | V/µs | | CD. | Phase pin slew rate switching low to high | V <sub>VM</sub> = 24 V, SLEW = 01b or SLEW pin to Hi-Z | 30 | 50 | 80 | V/µs | | SR | (Rising from 20 % to 80 %) | $V_{VM}$ = 24 V, SLEW = 10b or SLEW pin to 47 k $\Omega$ +/- 5% to AVDD | 80 | 125 | 185 | V/µs | | | | V <sub>VM</sub> = 24 V, SLEW = 11b or SLEW pin tied to AVDD | 130 | 200 | 280 | V/µs | | | | V <sub>VM</sub> = 24 V, SLEW = 00b or SLEW pin tied to AGND | 14 | 25 | 45 | V/µs | | SR | Phase pin slew rate switching high to low (Falling from 80 % to 20 %) | V <sub>VM</sub> = 24 V, SLEW = 01b or SLEW pin to Hi-Z | 30 | 50 | 80 | V/µs | | | | $V_{VM}$ = 24 V, SLEW = 10b or SLEW pin to 47 k $\Omega$ +/- 5% to AVDD | 80 | 125 | 185 | V/µs | | | | V <sub>VM</sub> = 24 V, SLEW = 11b or SLEW pin tied to AVDD | 110 | 200 | 280 | V/µs | | lı = Auc | Leakage current on OUTx | V <sub>OUTx</sub> = V <sub>VM</sub> , nSLEEP = 1 | | | 5 | mA | | ILEAK | Leakage current on OUTx | V <sub>OUTx</sub> = 0 V, nSLEEP = 1 | | | 1 | μΑ | | | Output dead time (high to low / low to high) | V <sub>VM</sub> = 24 V, SR = 25 V/µs, HS driver<br>OFF to LS driver ON and LS driver OFF<br>to HS driver ON | | 1800 | 3400 | ns | | | | V <sub>VM</sub> = 24 V, SR = 50 V/μs, HS driver<br>OFF to LS driver ON and LS driver OFF<br>to HS driver ON | | 1100 | 1550 | ns | | <sup>t</sup> DEAD | | V <sub>VM</sub> = 24 V, SR = 125 V/µs, HS driver<br>OFF to LS driver ON and LS driver OFF<br>to HS driver ON | | 650 | 1000 | ns | | | | V <sub>VM</sub> = 24 V, SR = 200 V/µs, HS driver<br>OFF to LS driver ON and LS driver OFF<br>to HS driver ON | | 500 | 750 | ns | | | | $V_{VM}$ = 24 V, INHx/INLx = 1 to OUTx transition, SR = 25 V/µs | | 2000 | 4550 | ns | | t <sub>PD</sub> | Propagation delay (high-side / low-side | $V_{VM}$ = 24 V, INHx/INLx = 1 to OUTx transition, SR = 50V/µs | | 1200 | 2150 | ns | | <del>የ</del> ሀ | ON/OFF) | $V_{VM}$ = 24 V, INHx/INLx = 1 to OUTx transition, SR = 125 V/ $\mu$ s | | 800 | 1350 | ns | | | | V <sub>VM</sub> = 24 V, INHx/INLx = 1 to OUTx transition, SR = 200 V/µs | | 650 | 1050 | ns | | t <sub>MIN_PULSE</sub> | Minimum output pulse width | SR = 200 V/µs | 600 | | | ns | | CURRENT | SENSE AMPLIFIER | | | | | | | | | CSA_GAIN = 00b | | 0.15 | | V/A | | G <sub>CSA</sub> | Current sense gain (SPI Device) | CSA_GAIN = 01b | | 0.3 | | V/A | | ℃SA | Carrent series gain (or 1 Device) | CSA_GAIN = 10b | | 0.6 | | V/A | | | | CSA_GAIN = 11b | | 1.2 | | V/A | $T_J = -40^{\circ}\text{C}$ to +150°C, $V_{VM} = 4.5$ to 35 V (unless otherwise noted). Typical limits apply for $T_A = 25^{\circ}\text{C}$ , $V_{VM} = 24 \text{ V}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------------|--------------------------------------------------------------|--------|------|--------------------------|---------------| | | | GAIN pin tied to AGND | | 0.15 | | V/A | | C | Current conce gain (LIM Davise) | GAIN pin to Hi-Z | | 0.3 | | V/A | | G <sub>CSA</sub> | Current sense gain (HW Device) | GAIN pin to 47 k $\Omega$ ± 5% to AVDD | | 0.6 | | V/A | | | | GAIN pin tied to AVDD | | 1.2 | | V/A | | G <sub>CSA_ERR</sub> | Current sense gain error | $T_A$ = 25°C, $0A \leqslant I_{PHASE} \leqslant 4A$ | - 4.5 | | 3.6 | % | | G <sub>CSA_ERR</sub> | Current sense gain error | $T_A$ = 25°C, 4A < $I_{PHASE} \le 6A$ | -3.5 | | 4.2 | % | | G <sub>CSA_ERR</sub> | Current sense gain error | $T_J$ = 0°C to 125°C, 0A $\leq$ I <sub>PHASE</sub> $\leq$ 4A | -5 | | 4 | % | | G <sub>CSA_ERR</sub> | Current sense gain error | $T_J$ = 0°C to 125°C, 4A < $I_{PHASE} \le 6A$ | -3.5 | | 6 | % | | G <sub>CSA_ERR</sub> | Current sense gain error | $0A \leqslant I_{PHASE} \leqslant 4A$ | -5 | | 4.5 | % | | G <sub>CSA_ERR</sub> | Current sense gain error | 4A < I <sub>PHASE</sub> ≤ 6A | -6 | | 6.5 | % | | | Current sense gain error matching | T <sub>A</sub> = 25°C | - 3 | | 3 | % | | I <sub>MATCH</sub> | between phases A, B and C | | - 5 | | 5 | % | | V <sub>LINEAR</sub> | SOX output voltage linear range | | 0.25 | | V <sub>VREF</sub> - 0.25 | V | | | | Phase current = 0 A, G <sub>CSA</sub> = 0.15 V/A | - 50 | | 50 | mA | | I <sub>OFFSET</sub> | 0 | Phase current = 0 A, G <sub>CSA</sub> = 0.3 V/A | - 50 | | 50 | mA | | | Current sense offset low side current in | Phase current = 0 A, G <sub>CSA</sub> = 0.6 V/A | - 50 | | 50 | mA | | | | Phase current = 0 A, G <sub>CSA</sub> = 1.2 V/A | - 50 | | 50 | mA | | | | Step on SOX = 1.2 V, G <sub>CSA</sub> = 0.15 V/A | | | 1 | μs | | | | Step on SOX = 1.2 V, G <sub>CSA</sub> = 0.3 V/A | | | 1 | μs | | t <sub>SET</sub> | Settling time to ±1%, 30 pF | Step on SOX = 1.2 V, G <sub>CSA</sub> = 0.6 V/A | | | 1 | μs | | | | Step on SOX = 1.2 V, G <sub>CSA</sub> = 1.2 V/A | | | 1 | μs | | V <sub>DRIFT</sub> | Drift offset | Phase current = 0 A | - 160 | | 160 | μ <b>A</b> /℃ | | I <sub>VREF</sub> | VREF input current | VREF = 3.0 V | | | 50 | μA | | | · | AVDD to SOx, DC | 55 | | 80 | dB | | PSRR | Power Supply Rejection Ratio | AVDD to SOx, 10 kHz | 39 | | 56 | dB | | | | AVDD to SOx, 500 kHz | 5 | | 22 | dB | | PULSE-BY- | PULSE CURRENT LIMIT | 1 | | | | | | V <sub>LIM</sub> | Voltage on VLIM pin for cycle by cycle current limit | | AVDD/2 | | AVDD/2<br>- 0.4 | V | | I <sub>LIMIT</sub> | Current limit corresponding to VLIM pin voltage range | | 0 | | 8 | Α | | I <sub>LIM_AC</sub> | Current limit accuracy | | - 10 | | 10 | % | | t <sub>BLANK</sub> | Cycle by cycle current limit blank time | | | 5 | | μs | | PROTECTIO | ON CIRCUITS | | • | | ' | | | V ~ | Supply undervoltage lockout (UVLO) | VM rising | 4.3 | 4.4 | 4.5 | V | | $V_{UVLO}$ | σαρριγ undervoltage lockout (UVLO) | VM falling | 4.1 | 4.2 | 4.3 | V | | V <sub>UVLO_HYS</sub> | Supply undervoltage lockout hysteresis | Rising to falling threshold | 140 | 200 | 350 | mV | | t <sub>UVLO</sub> | Supply undervoltage lockout deglitch time | | 3 | 5 | 7 | μs | $T_J = -40$ °C to +150°C, $V_{VM} = 4.5$ to 35 V (unless otherwise noted). Typical limits apply for $T_A = 25$ °C, $V_{VM} = 24$ V | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------|------------------------------------------|------|------|------|------| | | | Supply rising, OVP_EN = 1, OVP_SEL = 0 | 32.5 | 34 | 35 | V | | V | Supply overvoltage protection (OVP) | Supply falling, OVP_EN = 1, OVP_SEL = 0 | 31.8 | 33 | 34.3 | V | | V <sub>OVP</sub> | (SPI Device) | Supply rising, OVP_EN = 1, OVP_SEL = 1 | 20 | 22 | 23 | V | | | | Supply falling, OVP_EN = 1, OVP_SEL = 1 | 19 | 21 | 22 | V | | | Supply overvoltage protection hysteresis | Rising to falling threshold, OVP_SEL = 1 | 0.9 | 1 | 1.1 | V | | V <sub>OVP_HYS</sub> | (OVP)<br>(SPI Device) | Rising to falling threshold, OVP_SEL = 0 | 0.7 | 0.8 | 0.9 | V | | t <sub>OVP</sub> | Supply overvoltage protection deglitch time | | 2.5 | 5 | 7 | μs | | V | Charge pump undervoltage lockout | Supply rising | 2.3 | 2.5 | 2.7 | V | | V <sub>CPUV</sub> | (above VM) | Supply falling | 2.2 | 2.4 | 2.6 | V | | V <sub>CPUV_HYS</sub> | Charge pump UVLO hysteresis | Rising to falling threshold | 75 | 100 | 140 | mV | | M | Apple a regulator undervoltage le electi | Supply rising | 2.7 | 2.85 | 3 | V | | $V_{AVDD\_UV}$ | Analog regulator undervoltage lockout | Supply falling | 2.5 | 2.65 | 2.8 | V | | V <sub>AVDD</sub> _<br>uv_hys | Analog regulator undervoltage lockout hysteresis | Rising to falling threshold | 180 | 200 | 240 | mV | | I <sub>OCP</sub> | Overcurrent protection trip point | OCP_LVL = 0b or OCP pin tied to AGND | 10 | 16 | 22 | Α | | I <sub>OCP</sub> | Overcurrent protection trip point | OCP_LVL = 1b or OCP pin tied to AVDD | 15 | 24 | 30 | Α | | | Overcurrent protection deglitch time (SPI Device) | OCP_DEG = 00b | 0.05 | 0.3 | 0.7 | μs | | | | OCP_DEG = 01b | 0.2 | 0.6 | 1.2 | μs | | t <sub>OCP</sub> | | OCP_DEG = 10b | 0.6 | 1.25 | 1.8 | μs | | OCP | | OCP_DEG = 11b | 1 | 1.6 | 2.5 | μs | | | Overcurrent protection deglitch time (HW Device) | | 0.06 | 0.3 | 0.6 | μs | | | Overcurrent protection retry time | OCP_RETRY = 0 | 4 | 5 | 6 | ms | | <sup>t</sup> RETRY | (SPI Device) | OCP_RETRY = 1 | 425 | 500 | 575 | ms | | t <sub>RETRY</sub> | Overcurrent protection retry time (HW Device) | | 4 | 5 | 6 | ms | | T <sub>OTW</sub> | Thermal warning temperature | Die temperature (T <sub>J</sub> ) | 135 | 145 | 155 | °C | | T <sub>OTW_HYS</sub> | Thermal warning hysteresis | Die temperature (T <sub>J</sub> ) | 15 | 20 | 26 | °C | | T <sub>TSD</sub> | Thermal shutdown temperature | Die temperature (T <sub>J</sub> ) | 170 | 180 | 190 | °C | | T <sub>TSD_HYS</sub> | Thermal shutdown hysteresis | Die temperature (T <sub>J</sub> ) | 15 | 20 | 25 | °C | | T <sub>TSD_FET</sub> | Thermal shutdown temperature (FET) | Die temperature (T <sub>J</sub> ) | 165 | 175 | 187 | °C | | T <sub>TSD_FET_HY</sub> | Thermal shutdown hysteresis (FET) | Die temperature (T <sub>J</sub> ) | 18 | 25 | 30 | °C | <sup>(1)</sup> $R_{LBK}$ is resistance of inductor $L_{BK}$ ## 7.6 SPI Timing Requirements | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------|-----|-----|-----|------| | t <sub>READY</sub> | SPI ready after power up | | | 1 | ms | | t <sub>HI_nSCS</sub> | nSCS minimum high time | 300 | | | ns | | t <sub>SU_nSCS</sub> | nSCS input setup time | 25 | | | ns | | t <sub>HD_nSCS</sub> | nSCS input hold time | 25 | | | ns | | t <sub>SCLK</sub> | SCLK minimum period | 100 | | | ns | | | | MIN | NOM | MAX | UNIT | |----------------------|----------------------------|-----|-----|-----|------| | t <sub>SCLKH</sub> | SCLK minimum high time | 50 | | | ns | | t <sub>SCLKL</sub> | SCLK minimum low time | 50 | | | ns | | t <sub>SU_SDI</sub> | SDI input data setup time | 25 | | | ns | | t <sub>HD_SDI</sub> | SDI input data hold time | 25 | | | ns | | t <sub>DLY_SDO</sub> | SDO output data delay time | | | 25 | ns | | t <sub>EN_SDO</sub> | SDO enable delay time | | | 50 | ns | | t <sub>DIS_SDO</sub> | SDO disable delay time | | | 50 | ns | ## 7.7 SPI Slave Mode Timings 图 7-1. SPI Secondary Mode Timings ## 7.8 Typical Characteristics 图 7-3. R<sub>DS(ON)</sub> (high and low side combined) for **MOSFETs** over temperature 图 7-5. Buck regulator output voltage over load current ## 8 Detailed Description ### 8.1 Overview The DRV8316C-Q1 device is an integrated 95-m $\Omega$ (high-side + low-side MOSFET's on-state resistance) driver for 3-phase motor-drive applications. The device reduces system component count, cost, and complexity by integrating three half-bridge MOSFETs, gate drivers, charge pump, current sense amplifiers, linear regulator and buck regulator for external loads. A standard serial peripheral interface (SPI) provides a simple method for configuring the various device settings and reading fault diagnostic information through an external microcontroller. Alternatively, a hardware interface (pin) variant allows for configuring the most commonly used settings through fixed external resistors. The architecture uses an internal state machine to protect against short-circuit events and dv/dt parasitic turn-on of the internal power MOSFETs. The DRV8316C-Q1 device integrates three, bidirectional current-sense amplifiers for monitoring the current level through each of the half-bridges using a built-in current sense. The gain setting of the amplifier can be adjusted through the SPI or hardware interface. In addition to the high level of device integration, DRV8316C-Q1 provides a wide range of integrated protection features. These features include power-supply undervoltage lockout (UVLO), charge-pump undervoltage lockout (CPUV), overcurrent protection (OCP), AVDD undervoltage lockout (AVDD\_UV), buck regulator UVLO and overtemperature warning and shutdown (OTW and OTSD). Fault events are indicated by the nFAULT pin with detailed information available in the SPI registers on the SPI variant. The DRV8316CT-Q1 and DRV8316CR-Q1 devices are available in 0.5-mm pin pitch, VQFN surface-mount packages. The VQFN package size is 7 mm × 5 mm. Product Folder Links: DRV8316C-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 8.2 Functional Block Diagram 图 8-1. DRV8316CR-Q1 Block Diagram 图 8-2. DRV8316CT-Q1 Block Diagram ## 8.3 Feature Description 表 8-1 lists the recommended values of the external components for the driver. 表 8-1. DRV8316C-Q1 External Components | COMPONENTS | PIN 1 | PIN 2 | RECOMMENDED | |----------------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C <sub>VM1</sub> | VM | PGND | X5R or X7R, 0.1-µF, TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device | | C <sub>VM2</sub> | VM | PGND | ≥ 10-μF, TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device | | C <sub>CP</sub> | СР | VM | X5R or X7R, 16-V, 1-μF | | C <sub>FLY</sub> | СРН | CPL | X5R or X7R, 47-nF, TI recommends a capacitor voltage rating at least twice the normal operating voltage | | C <sub>AVDD</sub> | AVDD | AGND | X5R or X7R, 1-μF, ≥ 6.3-V. In order for AVDD to accurately regulate output voltage, capacitor should have effective capacitance between 0.7-μF to 1.3-μF at 3.3-V across operating temperature. | | C <sub>BK</sub> | FB_BK | GND_BK | X5R or X7R, 22-μF, ≥ 10-V | | L <sub>BK</sub> | SW_BK | FB_BK | Output inductor | | R <sub>nFAULT</sub> | VCC | nFAULT | 5.1-k Ω , Pullup resistor | | R <sub>MODE</sub> | MODE | AGND or AVDD | DRV8316CT-Q1 hardware interface | | R <sub>SLEW</sub> | SLEW | AGND or AVDD | DRV8316CT-Q1 hardware interface | | R <sub>OCP</sub> | OCP | AGND or AVDD | DRV8316CT-Q1 hardware interface | | R <sub>GAIN</sub> | GAIN | AGND or AVDD | DRV8316CT-Q1 hardware interface | | R <sub>VSEL_BK</sub> | VSEL_BK | AGND or AVDD | DRV8316CT-Q1 hardware interface | | C <sub>VREF</sub> | VREF/ILIM | AGND | X5R or X7R, 0.1-μF, VREF-rated capacitor (Optional) | ## 备注 TI recommends to connect pull up on nFAULT even if it is not used to avoid undesirable entry into internal test mode. If external supply is used to pull up nFAULT, ensure that it is pulled to >2.2V on power up or the device will enter internal test mode. ### 8.3.1 Output Stage The DRV8316C-Q1 device consists of an integrated 95-m $\Omega$ (combined high-side and low-side FET's on-state resistance) NMOS FETs connected in a three-phase H-bridge configuration. A doubler charge pump provides the proper gate-bias voltage to the high-side NMOS FET's across a wide operating-voltage range in addition to providing 100% duty-cycle support. An internal linear regulator provides the gate-bias voltage for the low-side MOSFETs. The device has three VM motor power-supply pins which are to be connected together to the motor-supply voltage. #### 8.3.2 Control Modes The DRV8316C-Q1 family of devices provides four different control modes to support various commutation and control methods. $\frac{1}{8}$ 8-2 shows the various modes of the DRV8316C-Q1 device. 表 8-2. PWM Control Modes | MODE | MODE Pin (Hardware<br>Variant) | PWM_MODE Bits (SPI<br>Variant) | VREF/ILIM pin configuration | CSA output (SOx) | |----------------------------|------------------------------------------|--------------------------------|--------------------------------------------------|-------------------| | 6x Mode | Connected to AGND | PWM_MODE = 00b | VREF: Reference for CSA | SOx available | | 6x Mode with Current Limit | Hi-Z | PWM_MODE = 01b | ILIM: Threshold for cycle by cycle current limit | SOx not available | | 3x Mode | Connected to AVDD with $R_{\text{MODE}}$ | PWM_MODE = 10b | VREF: Reference for CSA | SOx available | | 3x Mode with Current Limit | Connected to AVDD | PWM_MODE = 11b | ILIM: Threshold for cycle by cycle current limit | SOx not available | #### 备注 Texas Instruments does not recommend changing the MODE pin or PWM\_MODE register during operation of the power MOSFETs. Set all INHx and INLx pins to logic low before changing the MODE pin or PWM\_MODE register. ### 8.3.2.1 6x PWM Mode (PWM\_MODE = 00b or MODE Pin Tied to AGND) In 6x PWM mode, each half-bridge supports three output states: low, high, or high-impedance (Hi-Z). The corresponding INHx and INLx signals control the output state as listed in 表 8-3. 表 8-3. 6x PWM Mode Truth Table | INLx | INHx | PHASEx | | |------|------|--------|--| | 0 | 0 | Hi-Z | | | 0 | 1 | Н | | | 1 | 0 | L | | | 1 | 1 | Hi-Z | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 图 8-3. 6x PWM Mode ## 8.3.2.2 3x PWM Mode (PWM\_MODE = 10b or MODE Pin is Connected to AVDD with $R_{MODE}$ ) In 3x PWM mode, the INHx pin controls each half-bridge and supports two output states: low or high. The INLx pin is used to put the half bridge in the Hi-Z state. If the Hi-Z state is not required, tie all INLx pins to logic high. The corresponding INHx and INLx signals control the output state as listed in 表 8-4. 表 8-4. 3x PWM Mode Truth Table | INLx | INHx | PHASEx | | |------|------|--------|--| | 0 | X | Hi-Z | | | 1 | 0 | L | | | 1 | 1 | Н | | 8-4 shows the application diagram of DRV8316C-Q1 configured in 3x PWM mode. 图 8-4. 3x PWM Mode ## 8.3.2.3 Current Limit Mode (PWM\_MODE = 01b / 11b or MODE Pin is Hi-Z or Connected to AVDD) 8-5 and 8 8-6 show the application diagram of DRV8316C-Q1 configured in current limit mode. A current limit comparator is used for the current limiting - comparator input is generated with the three current sense amplifiers' outputs. 图 8-5. 6x PWM Mode with Current Limit 图 8-6. 3x PWM Mode with Current Limit #### 8.3.3 Device Interface Modes DRV8316C-Q1 supports two different interface modes (SPI and hardware) to provide either flexibility or simplicity to users. The two interface modes share the same pins (except pins 24, 33-36) allowing the different versions to be largely pin-to-pin compatible. This compatibility allows application designers to evaluate with one interface variant and switch to another with minimal modifications to their design. #### 8.3.3.1 Serial Peripheral Interface (SPI) The SPI variant supports a serial communication bus that allows an external microcontroller to send and receive data with DRV8316C-Q1. This allows the external microcontroller to configure device settings and read detailed fault information. The SPI interface is a four wire interface using the SCLK, SDI, SDO, and nSCS pins which are described as follows: - The SCLK pin is an input that accepts a clock signal to determine when data is captured and propagated on the SDI and SDO pins. - · The SDI pin is the data input. - The SDO pin is the data output. The SDO pin can be configured to either open-drain or push-pull through SDO MODE. - The nSCS pin is the chip select input. A logic low signal on this pin enables SPI communication with the DRV8316C-Q1. For more information on the SPI, see the † 8.5 section. #### 8.3.3.2 Hardware Interface Hardware variant uses four resistor-configurable inputs (in the place of SPI pins) which are GAIN, SLEW, MODE, and OCP. This variant allows the application designer to configure the critical device settings by tying each pin to logic high or logic low or leave it floating or pull-up to logic high with a suitable resistor. This eliminates the requirement for an SPI bus from the external microcontroller to configure DRV8316C-Q1. General fault information can still be obtained through the nFAULT pin. - The GAIN pin configures the gain of the current sense amplifier. - The SLEW pin configures the slew rate of the output voltage. - The MODE pin configures the PWM control mode. - The OCP/SR pin is used to configures the OCP level and active demagnetization modes. - The VSEL BK pin is used to configure the buck regulator voltage. For more information on the hardware interface, see the # 8.3.10 section. 图 8-7. DRV8316CR-Q1 SPI Interface 图 8-8. DRV8316CT-Q1 Hardware Interface #### 8.3.4 Step-Down Mixed-Mode Buck Regulator The DRV8316CR-Q1 and DRV8316CT-Q1 have an integrated mixed-mode buck regulator to supply regulated 3.3-V or 5.0-V power for an external controller or system voltage rail. Additionally, the buck output can also be configured to 4.0-V or 5.7-V for supporting the extra headroom for external LDO for generating a 3.3-V or 5.0-V supplies. The output voltage of the buck is set by the VSEL\_BK pin in the DRV8316CT-Q1 device (hardware variant) and BUCK\_SEL bits in the DRV8316CR-Q1 device (SPI variant). The buck regulator has a low quiescent current of ~1-2 mA during light loads to prolong battery life. The device improves performance during line and load transients by implementing a pulse-frequency current-mode control scheme which requires less output capacitance and simplifies frequency compensation design. To disable the buck regulator, set the BUCK\_DIS bit to 1b in DRV8316CR-Q1 (SPI variant). The buck regulator cannot be disabled in DRV8316CT-Q1 (hardware variant). #### 备注 If the buck regulator is unused, the buck pins SW\_BK, GND\_BK, and FB\_BK cannot be left floating or connected to ground. The buck regulator components $L_{BK}/R_{BK}$ and $C_{BK}$ must be connected in hardware. 表 8-5. Recommended settings for Buck Regulator | Buck Mode | Buck output voltage | Max output current from AVDD (I <sub>AVDD</sub> ) | Max output current from Buck (I <sub>BK</sub> ) | Buck current limit | AVDD power sequencing | |------------------|---------------------|---------------------------------------------------|-------------------------------------------------|-----------------------|---------------------------------| | Inductor - 47 µH | 3.3-V or 4.0-V | 30 mA | 200 mA | 600 mA (BUCK_CL = 0b) | Not supported (BUCK_PS_DIS = 1) | | Inductor - 47 µH | 5.0-V or 5.7-V | 30 mA | 200 mA - I <sub>AVDD</sub> | 600 mA (BUCK_CL = 0b) | Supported (BUCK_PS_DIS = 0) | | Inductor - 22 µH | 5.0-V or 5.7-V | 30 mA | 50 mA | 150 mA (BUCK_CL = 1b) | Not supported (BUCK_PS_DIS = 1) | | Inductor - 22 µH | 3.3-V or 4.0-V | 30 mA | 50 mA - I <sub>AVDD</sub> | 150 mA (BUCK_CL = 1b) | Supported (BUCK_PS_DIS = 0) | | Resistor - 22 µH | 5.0-V or 5.7-V | 30 mA | 40 mA | 150 mA (BUCK_CL = 1b) | Not supported (BUCK_PS_DIS = 1) | | Resistor - 22 µH | 3.3-V or 4.0-V | 30 mA | 40 mA - I <sub>AVDD</sub> | 150 mA (BUCK_CL = 1b) | Supported (BUCK_PS_DIS = 0) | #### 8.3.4.1 Buck in Inductor Mode The buck regulator in DRV8316C-Q1 device is primarily designed to support low inductance of 47 $\mu$ H and 22 $\mu$ H inductors. The 47 $\mu$ H inductor allows the buck regulator to operate up to 200 mA load current support, whereas the 22 $\mu$ H inductor limits the load current to 50 mA. 图 8-9 shows the connection of buck regulator in inductor mode. 图 8-9. Buck (Inductor Mode) ### 8.3.4.2 Buck in Resistor mode If the external load requirements is less than 40 mA, the inductor can be replaced with a resistor. In resistor mode the power is dissipated across the external resistor and the efficiency is lower than buck in inductor mode. 8-10 shows the connection of buck regulator in resistor mode. 图 8-10. Buck (Resistor Mode) ### 8.3.4.3 Buck Regulator with External LDO The buck regulator also supports the voltage requirement to fed to external LDO to generate standard 3.3 V or 5.0 V output rail with higher accuracies. The buck output voltage should be configured to 4 V or 5.5 V to provide for a extra headroom to support the external LDO for generating 3.3 V or 5 V rail as shown in 88-11. This allows for a lower-voltage LDO design to save cost and better thermal management due to low drop-out voltage. 图 8-11. Buck Regulator with External LDO ### 8.3.4.4 AVDD Power Sequencing on Buck Regulator The AVDD LDO has an option of using the power supply from mixed mode buck regulator to reduce power dissipation internally. The power sequencing mode allows on-the-fly changeover of LDO power supply from DC mains (VM) to buck output (VBK) as shown in 8 8-12. This sequencing can be configured through the BUCK\_PS\_DIS bit. Power sequencing is supported only when buck output voltage is set to 5.0 V or 5.7 V. 图 8-12. AVDD Power Sequencing on mixed mode Buck Regulator #### 8.3.4.5 Mixed mode Buck Operation and Control The buck regulator implements a pulse frequency modulation (PFM) architecture with peak current mode control. The output voltage of the buck regulator is compared with the internal reference voltage ( $V_{BK\_REF}$ ) which is internally generated depending on the buck-output voltage setting (BUCK\_SEL) which constitutes an outer voltage control loop. Depending on the comparator output going high ( $V_{BK} < V_{BK\_REF}$ ) or low ( $V_{BK} > V_{BK\_REF}$ ), the high-side power FET of the buck turns on and turna off respectively. An independent current control loop monitors the current in high-side power FET ( $I_{BK}$ ) and turns off the high-side FET when the current becomes higher than the buck current limit ( $I_{BK\_CL}$ ). This implements a current limit control for the buck regulator. $\boxed{8}$ 8-13 shows the architecture of the buck and various control/protection loops. 图 8-13. Buck Operation and Control Loops #### 8.3.5 AVDD Linear Voltage Regulator A 3.3-V linear regulator is integrated into the DRV8316C-Q1 family of devices and is available for use by external circuitry. The AVDD regulator is used for powering up the internal digital circuitry of the device and additionally, this regulator can also provide the supply voltage for a low-power MCU or other circuitry supporting low current (up to 30 mA). The output of the AVDD regulator should be bypassed near the AVDD pin with a X5R or X7R, 1-µF, 6.3-V ceramic capacitor routed directly back to the adjacent AGND ground pin. The AVDD nominal, no-load output voltage is 3.3 V. 图 8-14. AVDD Linear Regulator Block Diagram Use 方程式 1 to calculate the power dissipated in the device by the AVDD linear regulator with VM as supply (BUCK\_PS\_DIS = 1b) $$P = (V_{VM} - V_{AVDD}) \times I_{AVDD} \tag{1}$$ For example, at a V<sub>VM</sub> of 24 V, drawing 20 mA out of AVDD results in a power dissipation as shown in 方程式 2. $$P = (24 \text{ V} - 3.3 \text{ V}) \times 20 \text{ mA} = 414 \text{ mW}$$ (2) Use 方程式 3 to calculate the power dissipated in the device by the AVDD linear regulator with buck output as supply (BUCK PS DIS = 0b) $$P = (V_{FB\ BK} - V_{AVDD}) \times I_{AVDD} \tag{3}$$ ## 8.3.6 Charge Pump Because the output stages use N-channel FETs, the device requires a gate-drive voltage higher than the VM power supply to enhance the high-side FETs fully. The DRV8316C-Q1 integrates a charge-pump circuit that generates a voltage above the VM supply for this purpose. The charge pump requires two external capacitors for operation. See 图 8-1, 图 8-2, 节 6 and 节 8.3 for details on these capacitors (value, connection, and so forth). The charge pump shuts down when nSLEEP is low. 图 8-15. DRV8316C-Q1 Charge Pump #### 8.3.7 Slew Rate Control An adjustable gate-drive current control to the MOSFETs of half-bridges is implemented to achieve the slew rate control. The MOSFET VDS slew rates are a critical factor for optimizing radiated emissions, energy and duration of diode recovery spikes, and switching voltage transients related to parasitics. These slew rates are predominantly determined by the rate of gate charge to internal MOSFETs as shown in 8.8-16. 图 8-16. Slew Rate Circuit Implementation The slew rate can be adjusted by the SLEW pin in hardware variant or by using the SLEW bits in SPI variant. Four slew rate settings are available: 25-V/µs, 50-V/µs, 125-V/µs or 200-V/µs. The slew rate is calculated by the rise time and fall time of the voltage on OUTx pin as shown in 88-17. 图 8-17. Slew Rate Timings ### 8.3.8 Cross Conduction (Dead Time) The device is fully protected against any cross conduction of MOSFETs - during the switching of high-side and low-side MOSFETs, DRV8316C-Q1 avoids shoot-through events by inserting a dead time ( $t_{dead}$ ). This is implemented by sensing the gate-source voltage (VGS) of the high-side and low-side MOSFETs and ensuring that VGS of high-side MOSFET has reached below turn-off levels before switching on the low-side MOSFET of same half-bridge (or vice-versa) as shown in 8.18 and 8.19. 图 8-18. Cross Conduction Protection ### 8.3.9 Propagation Delay The propagation delay time $(t_{pd})$ is measured as the time between an input logic edge to change in gate driver voltage. This time has three parts consisting of the digital input deglitcher delay, analog driver, and comparator delay. The input deglitcher prevents high-frequency noise on the input pins from affecting the output state of the gate drivers. To support multiple control modes, a small digital delay is added as the input command propagates through the device. 图 8-20. Propagation Delay #### 8.3.9.1 Driver Delay Compensation DRV8316C-Q1 monitors the propagation delay internally and adds a variable delay on top of it to provide fixed delay as shown in 8 8-21 and 8 8-22. Delay compensation feature reduces uncertainty caused in timing of current measurement and also reduces duty cycle distortion caused due to propagation delay. The fixed delay is summation of propagation delay ( $t_{PD}$ ) caused to internal driver delay and variable delay ( $t_{VAR}$ ) added to compensate for uncertainty. The fixed delay can be configured through DLY\_TARGET register. Refer $\frac{1}{2}$ 8-6 for recommendation on configuration for DLY\_TARGET for different slew rate settings. Delay compensation is only available in SPI variant DRV8316C-Q1 and can be enabled by configuring DLYCMP\_EN and DLY\_TARGET. It is disabled in hardware variant DRV8316C-Q1. | 表 8-6. Delay | <b>Target Recommendation</b> | |--------------|------------------------------| |--------------|------------------------------| | SLEW RATE | DLY_TARGET | |------------|---------------------------| | 200 V/ μ s | DLY_TARGET = 0x5 (1.2 μs) | | 125 V/ μ s | DLY_TARGET = 0x8 (1.8 μs) | | 50 V/ μ s | DLY_TARGET = 0xB (2.4 μs) | | 25 V/ μ s | DLY_TARGET = 0xF (3.2 μs) | ## 8.3.10 Pin Diagrams This section presents the I/O structure of all digital input and output pins. ### 8.3.10.1 Logic Level Input Pin (Internal Pulldown) 8-23 shows the input structure for the logic level pins, DRVOFF, INHx, INLx, nSLEEP, SCLK and SDI. The input can be with a voltage or external resistor. It is recommended to put these pins low in device sleep mode to reduce leakage current through internal pull-down resistors. 图 8-23. Logic-Level Input Pin Structure ### 8.3.10.2 Logic Level Input Pin (Internal Pullup) 8-24 shows the input structure for the logic level pin, nSCS. The input can be driven with a voltage or external resistor. 图 8-24. Logic nSCC ### 8.3.10.3 Open Drain Pin 8-25 shows the structure of the open-drain output pin, nFAULT and SDO in open drain mode. The open-drain output requires an external pullup resistor to function properly. 图 8-25. Open Drain #### 8.3.10.4 Push Pull Pin 图 8-26 shows the structure of SDO in push-pull mode. 图 8-26. Push Pull ### 8.3.10.5 Four Level Input Pin 8-27 shows the structure of the four level input pins, GAIN, MODE, SLEW, OCP/SR and VSEL\_BK on hardware interface devices. The input can be set with an external resistor. 图 8-27. Four Level Input Pin Structure ### 8.3.11 Current Sense Amplifiers The DRV8316C-Q1 integrates three, high-performance low-side current sense amplifiers for current measurements using built-in current sensing. Low-side current measurements are commonly used to implement overcurrent protection, external torque control, or brushless-DC commutation with an external controller. The three amplifiers can be used to sense the current in each of the half-bridge legs (when the low-side FET of the corresponding phase is conducting current). The current sense amplifiers include features such as programmable gain and external reference (which is provided on the voltage reference pin, VREF). ### 8.3.11.1 Current Sense Amplifier Operation The SOx pin on the DRV8316C-Q1 provides an analog voltage proportional to current flowing in the low side FETs multiplied by the gain setting ( $G_{CSA}$ ). The gain setting is adjustable between four different levels which can be set by the GAIN pin (in hardware device variant) or the GAIN bits (in SPI device variant). $$SOX = {V_{REF}/2} \pm GAIN \times I_{OUTX}$$ VREF GAIN VREF FET PGND SOX 图 8-28. Integrated Current Sense Amplifier 图 8-29. Bi-directional Current Sense Linear Region 图 8-30. IOUTx to CSA Transfer Function #### 备注 The current sense amplifier supports only capacitive load at output. TI recommends connecting low pass filter with resistor and capacitor on output of current sense amplifier. Product Folder Links: DRV8316C-Q1 #### 8.3.12 Active Demagnetization DRV8316C-Q1 family of devices has smart rectification features (active demagnetization) which decreases power losses in the device by reducing diode conduction losses. When this feature is enabled, the device automatically turns ON the corresponding MOSFET whenever it detects diode conduction. This feature can be configured with the OCP/SR pins in hardware variants. In SPI device variants this can be configured through EN\_ASR and EN\_AAR bits. The smart rectification is classified into two categories of automatic synchronous rectification (ASR) mode and automatic asynchronous rectification (AAR) mode which are described in sections below. #### 备注 In SPI device variants both bits, EN\_ASR and EN\_AAR needs to set to 1 to enable active demagnetization. The DRV8316C-Q1 device includes a high-side (AD\_HS) and low-side (AD\_LS) comparator which detects the negative flow of current in the device on each half-bridge. The AD\_HS comparator compares the sense-FET output with the supply voltage (VM) threshold, whereas the AD\_LS comparator compares with the ground (0-V) threshold. Depending upon the flow of current from OUTx to VM or PGND to OUTx, the AD\_HS or the AD\_LS comparator trips. This comparator provides a reference point for the operation of active demagnetization feature. 图 8-31. Active Demagnetization Operation 表 8-7 shows the configuration of ASR and AAR mode in the DRV8316C-Q1 device. OCP/SR Pin (DRV8316CT-**MODE Type** SR Bits (DRV8316CR-Q1) **OCP Setting ASR and AAR Mode** Q1) Mode 1 Connected to AGND EN ASR = 0, EN AAR = 0 16 A ASR and AAR Disabled Connected to AGND with ASR and AAR Disabled Mode 2 EN\_ASR = 0, EN\_AAR = 0 24 A R<sub>MODE1</sub> Mode 3 Hi-Z EN ASR = 1, EN AAR = 1 16 A ASR and AAR Enabled 24 A Mode 4 Connected to AVDD EN ASR = 1, EN AAR = 1 ASR and AAR Enabled 表 8-7. OCP/SR Configuration ## 8.3.12.1 Automatic Synchronous Rectification Mode (ASR Mode) The automatic synchronous rectification (ASR) mode is divided into two categories of ASR during commutation and ASR during PWM mode. #### 8.3.12.1.1 Automatic Synchronous Rectification in Commutation 8-32 shows the operation of active demagnetization during the BLDC motor commutation. As shown in 8-32 (a), the current is flowing from HA to LC in one commutation state. During the commutation changeover as shown in 8-32 (b), the HC switch is turned on, whereas the commutation current (due to motor inductance) in OUTA flows through the body diode of LA. This incorporates a higher diode loss depending on the commutation current. This commutation loss is reduced by turning on the LA for the commutation time as shown in 8-32 (c). Similarly the operation of high-side FET is realized in 88-32 (d), (e) and (f). 图 8-32. ASR in BLDC Motor Commutation 🛚 8-33 (a) shows the BLDC motor phase current waveforms for automatic synchronous rectification mode in BLDC motor operating with trapezoidal commutation. This figure shows the operation of various switches in a single commutation cycle. $\boxtimes$ 8-33 (b) shows the zoomed waveform of commutation cycle with details on the ASR mode start with margin time ( $t_{margin}$ ) and ASR mode early stop due to active demag. comparator threshold and delays. (b) Zoomed waveform of Active Demagnetization 图 8-33. Current Waveforms for ASR in BLDC Motor Commutation ### 8.3.12.1.2 Automatic Synchronous Rectification in PWM Mode 🛚 8-34 shows the operation of ASR in PWM mode. As shown in this figure, a PWM is applied only on the high-side FET, whereas the low-side FET is always off. During the PWM off time, current decays from the low-side FET which results in higher power losses. Therefore, this mode supports turning on the low-side FET during the low-side diode conduction. 图 8-34. ASR in PWM Mode ### 8.3.12.2 Automatic Asynchronous Rectification Mode (AAR Mode) ા 8-35 shows the operation of AAR in PWM mode. As shown in this figure, a PWM is applied in a synchronous rectification to the high-side and low-side FETs. During the low-side FET conduction, for lower inductance motors, the current can decay to zero and becomes negative since low side FET is in on-state. This creates a negative torque on the BLDC motor operation. When AAR mode is enabled, the current during the decay is monitored and the low-side FET is turned off as soon as the current reaches near to zero. This saves the negative current building in the BLDC motor which results in better noise performance and better thermal management. 图 8-35. AAR in PWM Mode ### 8.3.13 Cycle-by-Cycle Current Limit The current-limit circuit activates if the current flowing through the low-side MOSFET exceeds the $I_{LIMIT}$ current. This feature restricts motor current to less than the $I_{LIMIT}$ . The current-limit circuitry utilizes the current sense amplifier output of the three phases compared with the voltage at ILIM pin. $\boxtimes$ 8-36 shows the implementation of current limit circuitry. As shown in this figure, the output of current sense amplifiers is combined with star connected resistive network. This measured voltage $V_{MEAS}$ is compared with the external reference voltage e $V_{ILIM}$ pin to realize the current limit implementation. The relation between current sensed on OUTX pin and $V_{MEAS}$ threshold is given as: $$V_{MEAS} = {\binom{V_{AVDD}}{2}} - \left( (I_{OUTA} + I_{OUTB} + I_{OUTC}) \times GAIN/3 \right)$$ (5) #### where - · AVDD is 3.3-V LDO output - OUTX is current flowing into the low-side MOSFET - · GAIN is the CSA GAIN setting The $I_{LIMIT}$ threshold can be adjusted by configuring ILIM pin between AVDD/2 to (AVDD/2 - 0.4) V. AVDD/2 is minimum value and when it is applied on ILIM pin cycle by cycle current limit is disabled, whereas maximum threshold of 8 A can be configured by applying (AVDD/2 - 0.4) V on ILIM pin. 图 8-36. Current Limit Implementation When then the current limit activates, the high-side FET is disabled until the beginning of the next PWM cycle as shown in 88-37. The low-side FETs can operate in brake mode or high-Z mode by configuring the ILIM\_RECIR bit in the SPI device variant. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 图 8-37. Cycle-by-Cycle Current-Limit Operation 8-38 shows the operation of driver in brake mode, where the current recirculates through low-side FETs while the high-side FETs are disabled. ⊗ 8-39 shows the operation of driver in hi-Z mode, where the current recirculates through the body diodes of the low-side FETs while the high-side FETs are disabled. ## 备注 The current-limit circuit is ignored immediately after the PWM signal goes active for a short blanking time to prevent false trips of the current-limit circuit. ### 备注 During the brake operation, a high-current can flow through the low-side FETs which can eventually trigger the over current protection circuit. This allows the body-diode of the high-side FET to conduct and pump brake energy to the VM supply rail. ### 8.3.13.1 Cycle by Cycle Current Limit with 100% Duty Cycle Input In case of 100% duty cycle applied on PWM input, there is no edge available to turn high-side FET back on. To overcome this problem, DRV8316C-Q1 has built in internal PWM clock which is used to turn high-side FET back on once it is disabled after exceeding I<sub>LIMIT</sub> threshold. In SPI variant DRV8316C-Q1, this internal PWM clock can be configured to either 20 kHz or 40 kHz through PWM\_100\_DUTY\_SEL. In H/W variant DRV8316C-Q1 PWM internal clock is set to 20 kHz. 8-40 shows operation with 100 % duty cycle. 图 8-40. Cycle-by-Cycle Current-Limit Operation with 100% PWM Duty Cycle ### 8.3.14 Protections The DRV8316C-Q1 family of devices is protected against VM undervoltage, charge pump undervoltage, and overcurrent events. 表 8-8 summarizes various faults details. 表 8-8. Fault Action and Response (SPI Devices) | | | * - | | pones (6. i | 2011000, | | |----------------------------------------------|------------------------------------------|------------------|--------|-------------|----------|--------------------------------------------------------------------------------------------------------------| | FAULT | CONDITION | CONFIGURATION | REPORT | H-BRIDGE | LOGIC | RECOVERY | | VM undervoltage<br>(NPOR) | V <sub>VM</sub> < V <sub>UVLO</sub> | _ | _ | Hi-Z | Disabled | Automatic: V <sub>VM</sub> > V <sub>UVLO_R</sub> CLR_FLT, nSLEEP Reset Pulse (NPOR bit) | | AVDD undervoltage (NPOR) | V <sub>AVDD</sub> < V <sub>AVDD_UV</sub> | - | _ | Hi-Z | Disabled | Automatic: V <sub>AVDD</sub> > V <sub>AVDD_UV_R</sub> CLR_FLT, nSLEEP Reset Pulse (NPOR bit) | | Buck undervoltage<br>(BUCK_UV) | V <sub>FB_BK</sub> < V <sub>BK_UV</sub> | - | nFAULT | Active | Active | Automatic: V <sub>FB_BK</sub> > V <sub>BUCK_UV_R</sub> CLR_FLT, nSLEEP Reset Pulse (BUCK_UV bit) | | Charge pump<br>undervoltage<br>(VCP_UV) | V <sub>CP</sub> < V <sub>CPUV</sub> | _ | nFAULT | Hi-Z | Active | Automatic: V <sub>VCP</sub> > V <sub>CPUV</sub> CLR_FLT, nSLEEP Reset Pulse (VCP_UV bit) | | OverN/altere | | OVP_EN = 0b | None | Active | Active | No action (OVP Disabled) | | OverVoltage<br>Protection<br>(OVP) | V <sub>VM</sub> > V <sub>OVP</sub> | OVP_EN = 1b | FAULT | Hi-Z | Active | $\label{eq:clr} $ | | | I <sub>PHASE</sub> > I <sub>OCP</sub> | OCP_MODE = 00b | nFAULT | Hi-Z | Active | Latched:<br>CLR_FLT, nSLEEP Reset Pulse (OCP<br>bits) | | Overcurrent<br>Protection | | OCP_MODE = 01b | nFAULT | Hi-Z | Active | Retry:<br>t <sub>RETRY</sub> | | (OCP) | | OCP_MODE = 10b | nFAULT | Active | Active | Automatic:<br>CLR_FLT, nSLEEP Reset Pulse (OCP<br>bits) | | | | OCP_MODE = 11b | None | Active | Active | No action | | Buck Overcurrent<br>Protection<br>(BUCK_OCP) | I <sub>BK</sub> > I <sub>BK_OC</sub> | _ | nFAULT | Active | Active | Retry:<br>t <sub>RETRY</sub> | | SPI Error<br>(SPI FLT) | SCLK fault and ADDR fault | SPI_FLT_REP = 0b | nFAULT | Active | Active | Automatic:<br>CLR_FLT, nSLEEP Reset Pulse<br>(SPI_FLT bit) | | , , | | SPI_FLT_REP = 1b | None | Active | Active | No action | | OTP Error<br>(OTP_ERR) | OTP reading is erroneous | _ | nFAULT | Hi-Z | Active | Latched:<br>Power Cycle, nSLEEP Reset Pulse | | | | OTW_REP = 0b | None | Active | Active | No action | | Thermal warning<br>(OTW) | T <sub>J</sub> > T <sub>OTW</sub> | OTW_REP = 1b | nFAULT | Active | Active | Automatic: T <sub>J</sub> < T <sub>OTW</sub> - T <sub>OTW_HYS</sub> CLR_FLT, nSLEEP Pulse (OTW bit) | | Thermal shutdown (OTSD) | T <sub>J</sub> > T <sub>TSD</sub> | _ | nFAULT | Hi-Z | Active | Automatic:<br>T <sub>J</sub> < T <sub>TSD</sub> - T <sub>TSD_HYS</sub> | | Thermal shutdown<br>(OTSD_FET) | T <sub>J</sub> > T <sub>TSD_FET</sub> | _ | nFAULT | Hi-Z | Active | Automatic: T <sub>J</sub> < T <sub>TSD_FET</sub> - T <sub>TSD_FET_HYS</sub> CLR_FLT, nSLEEP Pulse (OTS bit) | ## 8.3.14.1 VM Supply Undervoltage Lockout (NPOR) If at any time the input supply voltage on the VM pin falls lower than the $V_{UVLO}$ threshold (VM UVLO falling threshold), all of the integrated FETs, driver charge-pump and digital logic controller are disabled as shown in $\boxtimes$ 8-41. Normal operation resumes (driver operation) when the VM undervoltage condition is removed. The NPOR bit is reset and latched low in the IC status (IC\_STAT) register once the device presumes VM. The NPOR bit remains in reset condition until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). 图 8-41. VM Supply Undervoltage Lockout ## 8.3.14.2 AVDD Undervoltage Lockout (AVDD\_UV) If at any time the voltage on AVDD pin falls lower than the $V_{\text{AVDD\_UV}}$ threshold, all of the integrated FETs, driver charge-pump and digital logic controller are disabled. Normal operation resumes (driver operation) when the AVDD undervoltage condition is removed. The NPOR bit is reset and latched low in the IC status (IC\_STAT) register once the device presumes VM. The NPOR bit remains in reset condition until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). ### 8.3.14.3 Buck Undervoltage Lockout (BUCK\_UV) If at any time the voltage on VFB\_BK pin falls lower than the $V_{BK\_UV}$ threshold, the nFAULT pin is driven low and the BK\_FLT bit in IC\_STAT register is set while the driver FETs, charge pump, and digital logic control continue to operate normally. The FAULT and BUCK\_UV bits are also latched high in the status registers. Normal operation starts again (buck regulator operation and the nFAULT pin is released) when the buck undervoltage condition clears. The BK\_FLT and BUCK\_UV bits stay set until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). ### 8.3.14.4 VCP Charge Pump Undervoltage Lockout (CPUV) If at any time the voltage on the VCP pin (charge pump) falls lower than the $V_{CPUV}$ threshold voltage of the charge pump, all of the integrated FETs are disabled and the nFAULT pin is driven low. The FAULT and VCP\_UV bits are also latched high in the registers on SPI devices. Normal operation starts again (driver operation and the nFAULT pin is released) when the VCP undervoltage condition clears. The CPUV bit stays set until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). The CPUV protection is always enabled in both hardware and SPI device varaints. #### 8.3.14.5 Overvoltage Protection (OVP) If at any time input supply voltage on the VM pins rises higher lower than the $V_{OVP}$ threshold voltage, all of the integrated FETs are disabled and the nFAULT pin is driven low. The FAULT and OVP bits are also latched high in the registers on SPI devices. Normal operation starts again (driver operation and the nFAULT pin is released) when the OVP condition clears. The OVP bit stays set until cleared through the CLR\_FLT bit or an nSLEEP pin reset pulse ( $t_{RST}$ ). Setting the OVP\_EN bit high on the SPI devices enables this protection feature. The OVP Copyright © 2023 Texas Instruments Incorporated threshold is programmable on the SPI variant and can be set to 22-V or 34-V based on the OVP\_SEL bit. In hardware variant, the OVP protection is always enabled and set to a 34-V threshold. 图 8-42. Over Voltage Protection #### 8.3.14.6 Overcurrent Protection (OCP) A MOSFET overcurrent event is sensed by monitoring the current flowing through FETs. If the current across a FET exceeds the $I_{OCP}$ threshold for longer than the $t_{OCP}$ deglitch time, an OCP event is recognized and action is done according to the OCP\_MODE bit. On hardware interface devices, the $I_{OCP}$ threshold is set via OCP/SR pin, the $t_{OCP\_DEG}$ is fixed at 0.6-µs, and the OCP\_MODE bit is configured for latched shutdown. On SPI devices, the $I_{OCP}$ threshold is set through the OCP\_LVL SPI register, the $t_{OCP\_DEG}$ is set through the OCP\_DEG SPI register, and the OCP\_MODE bit can operate in four different modes: OCP latched shutdown, OCP automatic retry, OCP report only, and OCP disabled. ### 8.3.14.6.1 OCP Latched Shutdown (OCP\_MODE = 00b) After a OCP event in this mode, all MOSFETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are latched high in the SPI registers. Normal operation starts again (driver operation and the nFAULT pin is released) when the OCP condition clears and a clear faults command is issued either through the CLR FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>). 图 8-43. Overcurrent Protection - Latched Shutdown Mode ### 8.3.14.6.2 OCP Automatic Retry (OCP\_MODE = 01b) After a OCP event in this mode, all the FETs are disabled and the nFAULT pin is driven low. The FAULT, OCP, and corresponding FET's OCP bits are latched high in the SPI registers. Normal operation starts again automatically (driver operation and the nFAULT pin is released) after the t<sub>RETRY</sub> time elapses. After the t<sub>RETRY</sub> time elapses, the FAULT, OCP, and corresponding FET's OCP bits stay latched until a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>). 图 8-44. Overcurrent Protection - Automatic Retry Mode ## 8.3.14.6.3 OCP Report Only (OCP\_MODE = 10b) No protective action occurs after a OCP event in this mode. The overcurrent event is reported by driving the nFAULT pin low and latching the FAULT, OCP, and corresponding FET's OCP bits high in the SPI registers. The DRV8316C-Q1 continues to operate as usual. The external controller manages the overcurrent condition by Product Folder Links: DRV8316C-Q1 adback Copyright © 2023 Texas Instruments Incorporated acting appropriately. The reporting clears (nFAULT pin is released) when the OCP condition clears and a clear faults command is issued either through the CLR FLT bit or an nSLEEP reset pulse (t<sub>RST</sub>). #### 8.3.14.6.4 OCP Disabled (OCP\_MODE = 11b) No action occurs after a OCP event in this mode. #### 8.3.14.7 Buck Overcurrent Protection A buck overcurrent event is sensed by monitoring the current flowing through buck regulator's FETs. If the current across the buck regulator FET exceeds the $I_{BK\_OCP}$ threshold for longer than the $t_{BK\_OCP}$ deglitch time, an OCP event is recognized. The buck OCP mode is configured in automatic retry setting. In this setting, after a buck OCP event is detected, all the buck regulator's FETs are disabled and the nFAULT pin is driven low. The FAULT, BK\_FLT, and BUCK\_OCP bits are latched high in the SPI registers. Normal operation starts again automatically (driver operation and the nFAULT pin is released) after the $t_{BK\_RETRY}$ time elapses. The FAULT, BK\_FLT, and BUCK\_OCP bits stay latched until the $t_{BK\_RETRY}$ period expires. ### 8.3.14.8 Thermal Warning (OTW) If the die temperature exceeds the trip point of the thermal warning ( $T_{OTW}$ ), the OT bit in the IC status (IC\_STAT) register and OTW bit in the status register is set. The reporting of OTW on the nFAULT pin can be enabled by setting the over-temperature warning reporting (OTW\_REP) bit in the configuration control register. The device performs no additional action and continues to function. In this case, the nFAULT pin releases when the die temperature decreases below the hysteresis point of the thermal warning ( $T_{OTW}$ - $T_{OTW_HYS}$ ). The OTW bit remains set until cleared through the CLR\_FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ) and the die temperature is lower than thermal warning trip ( $T_{OTW}$ ). ## 8.3.14.9 Thermal Shutdown (OTSD) DRV8316C-Q1 has 2 die temperature sensor for thermal shutdown, one of them near FETs and other one in other part of die. #### 8.3.14.9.1 OTSD FET If the die temperature near FET exceeds the trip point of the thermal shutdown limit ( $T_{TSD\_FET}$ ), all the FETs are disabled, the charge pump is shut down, and the nFAULT pin is driven low. In addition, the FAULT and OT bit in the IC status (IC\_STAT) register and OTS bit in the status register is set. Normal operation starts again (driver operation and the nFAULT pin is released) when the overtemperature condition clears. The OTS bit stays latched high indicating that a thermal event occurred until a clear fault command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ). This protection feature cannot be disabled. #### 8.3.14.9.2 OTSD (Non-FET) If the die temperature in the device exceeds the trip point of the thermal shutdown limit ( $T_{TSD}$ ), all the FETs are disabled, the buck regulator disabled, the charge pump is shut down, and the nFAULT pin is driven low. In addition, the FAULT and OT bit in the IC status (IC\_STAT) register and OTS bit in the status register is set. Normal operation starts again (driver operation and the nFAULT pin is released) when the overtemperature condition clears. The OTS bit stays latched high indicating that a thermal event occurred until a clear fault command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse ( $t_{RST}$ ). This protection feature cannot be disabled. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback #### 8.4 Device Functional Modes #### 8.4.1 Functional Modes ### 8.4.1.1 Sleep Mode The nSLEEP pin manages the state of the DRV8316C-Q1 family of devices. When the nSLEEP pin is low, the device goes to a low-power sleep mode. In sleep mode, all FETs are disabled, current sense amplifiers are disabled, buck regulator (if present) is disabled, the charge pump is disabled, the AVDD regulator is disabled, and the SPI bus is disabled. The $t_{SLEEP}$ time must elapse after a falling edge on the nSLEEP pin before the device goes to sleep mode. The device comes out of sleep mode automatically if the nSLEEP pin is pulled high. The $t_{WAKE}$ time must elapse before the device is ready for inputs. In sleep mode and when $V_{VM} < V_{UVLO}$ , all MOSFETs are disabled. #### 备注 During power up and power down of the device through the nSLEEP pin, the nFAULT pin is held low as the internal regulators are enabled or disabled. After the regulators have enabled or disabled, the nFAULT pin is automatically released. The duration that the nFAULT pin is low does not exceed the $t_{\text{SLEEP}}$ or $t_{\text{WAKE}}$ time. #### 备注 TI recommends to connect pull up on nFAULT even if it is not used to avoid undesirable entry into internal test mode. If external supply is used to pull up nFAULT, ensure that it is pulled to >2.2 V on power up or the device will enter internal test mode. ### 8.4.1.2 Operating Mode When the nSLEEP pin is high and the $V_{VM}$ voltage is greater than the $V_{UVLO}$ voltage, the device goes to operating mode. The $t_{WAKE}$ time must elapse before the device is ready for inputs. In this mode the charge pump, AVDD regulator, buck regulator, and SPI bus are active. ## 8.4.1.3 Fault Reset (CLR\_FLT or nSLEEP Reset Pulse) In the case of device latched faults, the DRV8316C-Q1 family of devices goes to a partial shutdown state to help protect the power MOSFETs and system. When the fault condition clears, the device can go to the operating state again by either setting the CLR\_FLT bit to 1b in the SPI variant or issuing a reset pulse to the nSLEEP pin on either variant. The nSLEEP reset pulse $(t_{RST})$ consists of a high-to-low-to-high transition on the nSLEEP pin. The low period of the sequence should fall within the $t_{RST}$ time window or else the device will start the complete shutdown sequence (low power sleep mode). The reset pulse has no effect on any of the regulators, device settings, or other functional blocks. ### 8.4.2 DRVOFF functionality DRV8316C-Q1 has capability to disable pre-driver and MOSFETs bypassing the digital through DRVOFF pin. When DRVOFF pin is pulled high, all six MOSFETs are disabled. If nSLEEP is high when the DRVOFF pin is high, the charge pump, AVDD regulator, buck regulator, and SPI bus are active and any driver-related faults such as OCP will be inactive. DRVOFF pin independently disables MOSFETs which will stop motor commutation irrespective of status of INHx and INLx input pins. #### 备注 Since DRVOFF pin independently disables MOSFET, it can trigger fault condition resulting in nFAULT getting pulled low. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 8.5 SPI Communication #### 8.5.1 Programming On DRV8316C-Q1 SPI devices, an SPI bus is used to set device configurations, operating parameters, and read out diagnostic information. The SPI operates in secondary mode and connects to a controller. The SPI input data (SDI) word consists of a 16-bit word, with a 6-bit address and 8 bits of data. The SPI output consists of 16 bit word, with a 8 bits of status information (STAT register) and 8-bit register data. A valid frame must meet the following conditions: - The SCLK pin should be low when the nSCS pin transitions from high to low and from low to high. - The nSCS pin should be pulled high for at least 400 ns between words. - When the nSCS pin is pulled high, any signals at the SCLK and SDI pins are ignored and the SDO pin is placed in the Hi-Z state. - Data is captured on the falling edge of the SCLK pin and data is propagated on the rising edge of the SCLK pin. - The most significant bit (MSB) is shifted in and out first. - A full 16 SCLK cycles must occur for transaction to be valid. - If the data word sent to the SDI pin is less than or more than 16 bits, a frame error occurs and the data word is ignored. - For a write command, the existing data in the register being written to is shifted out on the SDO pin following the 8-bit status data. The SPI registers are reset to the default settings on power up and when the device is enters sleep mode #### 8.5.1.1 SPI Format The SDI input data word is 16 bits long and consists of the following format: - 1 read or write bit, W (bit B15) - 6 address bits, A (bits B14 through B9) - Parity bit, P (bit B8). Parity bit is set such that the SDI input data word has even number of 1s and 0s - 8 data bits, D (bits B7 through B0) The SDO output data word is 16 bits long and the first 8 bits are status bits. The data word is the content of the register being accessed. For a write command (W0 = 0), the response word on the SDO pin is the data currently in the register being written to. For a read command (W0 = 1), the response word is the data currently in the register being read. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 图 8-46. 表 8-9. SDI Input Data Word Format | | | | | | • • - | | | | | | | | | | | |-----|---------|-----|-----|-----|--------|----|----|----|----|----|----|----|----|----|----| | R/W | ADDRESS | | | | Parity | | | | DA | TA | | | | | | | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | В7 | B6 | B5 | B4 | В3 | B2 | B1 | B0 | | W0 | A5 | A4 | A3 | A2 | A1 | A0 | Р | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 表 8-10. SDO Output Data Word Format | | | | | | | | • | | | | | | | | | |-----|--------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | | STATUS | | | | | | | | | DA | TA | | | | | | B1: | B14 | B13 | B12 | B11 | B10 | В9 | B8 | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 图 8-47. SPI Secondary Timing Diagram ## **SPI Error Handling** **SPI Frame Error (SPI\_SCLK\_FLT**: If the nSCS gets deasserted before the end of 16-bit frame, SPI frame error is detected and SPI\_SCLK\_FLT bit is set in STAT2. The SPI\_SCLK\_FLT status bit is latched and can be cleared when a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse SPI Address Error (SPI\_ADDR\_FLT): If an invalid address is provided in the ADDR field of the input SPI data on SDI, SPI address error is detected and SPI\_ADDR\_FLT bit in STAT2 is set. Invalid address is any address that is not defined in Register Map i.e. address not falling in the range of address 0x0 to 0xC. The SPI\_ADDR\_FLT status bit is latched and can be cleared when a clear faults command is issued either through the CLR\_FLT bit or an nSLEEP reset pulse Product Folder Links: DRV8316C-Q1 # 8.6 Register Map ## 8.6.1 STATUS Registers 表 8-11 lists the memory-mapped registers for the STATUS registers. All register offset addresses not listed in 表 8-11 should be considered as reserved locations and the register contents should not be modified. ## 表 8-11. STATUS Registers | Offset | Acronym | Register Name | Section | |--------|--------------------|--------------------|------------------------------------------------| | 0h | IC Status Register | IC Status Register | IC Status Register (Offset = 0h) [Reset = 00h] | | 1h | Status Register 1 | Status Register 1 | Status Register 1 (Offset = 1h) [Reset = 00h] | | 2h | Status Register 2 | Status Register 2 | Status Register 2 (Offset = 2h) [Reset = 00h] | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 8-12 shows the codes that are used for access types in this section. 表 8-12. STATUS Access Type Codes | Access Type | Code | Description | | | | | |-----------------|-----------|----------------------------------------|--|--|--|--| | Read Type | Read Type | | | | | | | R | R | Read | | | | | | R-0 | R<br>-0 | Read<br>Returns 0s | | | | | | Reset or Defaul | t Value | | | | | | | -n | | Value after reset or the default value | | | | | Submit Document Feedback Copyrig # 8.6.1.1 IC Status Register (Offset = 0h) [Reset = 00h] IC Status Register is shown in 图 8-48 and described in 表 8-13. Return to the Summary Table. ## 图 8-48. IC Status Register # 表 8-13. IC Status Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 6 | BK_FLT | R | Oh | Buck Fault Bit 0h = No buck regulator fault condition is detected 1h = Buck regulator fault condition is detected | | 5 | SPI_FLT | R | 0h | SPI Fault Bit 0h = No SPI fault condition is detected 1h = SPI Fault condition is detected | | 4 | OCP | R | 0h | Over Current Protection Status Bit 0h = No overcurrent condition is detected 1h = Overcurrent condition is detected | | 3 | NPOR | R | 0h | Supply Power On Reset Bit 0h = Power on reset condition is detected on VM 1h = No power-on-reset condition is detected on VM | | 2 | OVP | R | 0h | Supply Overvoltage Protection Status Bit 0h = No overvoltage condition is detected on VM 1h = Overvoltage condition is detected on VM | | 1 | ОТ | R | 0h | Overtemperature Fault Status Bit 0h = No overtemperature warning / shutdown is detected 1h = Overtemperature warning / shutdown is detected | | 0 | FAULT | R | Oh | Device Fault Bit 0h = No fault condition is detected 1h = Fault condition is detected | # 8.6.1.2 Status Register 1 (Offset = 1h) [Reset = 00h] Status Register 1 is shown in 图 8-49 and described in 表 8-14. Return to the Summary Table. ## 图 8-49. Status Register 1 # 表 8-14. Status Register 1 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OTW | R | 0h | Overtemperature Warning Status Bit 0h = No overtemperature warning is detected 1h = Overtemperature warning is detected | | 6 | отѕ | R | 0h | Overtemperature Shutdown Status Bit 0h = No overtemperature shutdown is detected 1h = Overtemperature shutdown is detected | | 5 | OCP_HC | R | 0h | Overcurrent Status on High-side switch of OUTC 0h = No overcurrent detected on high-side switch of OUTC 1h = Overcurrent detected on high-side switch of OUTC | | 4 | OCL_LC | R | Oh | Overcurrent Status on Low-side switch of OUTC 0h = No overcurrent detected on low-side switch of OUTC 1h = Overcurrent detected on low-side switch of OUTC | | 3 | ОСР_НВ | R | 0h | Overcurrent Status on High-side switch of OUTB 0h = No overcurrent detected on high-side switch of OUTB 1h = Overcurrent detected on high-side switch of OUTB | | 2 | OCP_LB | R | Oh | Overcurrent Status on Low-side switch of OUTB 0h = No overcurrent detected on low-side switch of OUTB 1h = Overcurrent detected on low-side switch of OUTB | | 1 | OCP_HA | R | 0h | Overcurrent Status on High-side switch of OUTA 0h = No overcurrent detected on high-side switch of OUTA 1h = Overcurrent detected on high-side switch of OUTA | | 0 | OCP_LA | R | 0h | Overcurrent Status on Low-side switch of OUTA 0h = No overcurrent detected on low-side switch of OUTA 1h = Overcurrent detected on low-side switch of OUTA | Product Folder Links: DRV8316C-Q1 ## 8.6.1.3 Status Register 2 (Offset = 2h) [Reset = 00h] Status Register 2 is shown in 图 8-50 and described in 表 8-15. Return to the Summary Table. ## 图 8-50. Status Register 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|----------|---------|--------|------------|--------------|------------------| | RESERVED | OTP_ERR | BUCK_OCP | BUCK_UV | VCP_UV | SPI_PARITY | SPI_SCLK_FLT | SPI_ADDR_FL<br>T | | R-0-0h | R-0h | R-0h | R-0h | R-0h | R-0-0h | R-0h | R-0h | ## 表 8-15. Status Register 2 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R-0 | 0h | Reserved | | 6 | OTP_ERR | R | 0h | One Time Programmability Error 0h = No OTP error is detected 1h = OTP Error is detected | | 5 | BUCK_OCP | R | 0h | Buck Regulator Overcurrent Staus Bit 0h = No buck regulator overcurrent is detected 1h = Buck regulator overcurrent is detected | | 4 | BUCK_UV | R | 0h | Buck Regulator Undervoltage Staus Bit 0h = No buck regulator undervoltage is detected 1h = Buck regulator undervoltage is detected | | 3 | VCP_UV | R | 0h | Charge Pump Undervoltage Status Bit 0h = No charge pump undervoltage is detected 1h = Charge pump undervoltage is detected | | 2 | SPI_PARITY | R-0 | 0h | SPI Parity Error Bit 0h = No SPI parity error is detected 1h = SPI parity error is detected | | 1 | SPI_SCLK_FLT | R | 0h | SPI Clock Framing Error Bit 0h = No SPI clock framing error is detected 1h = SPI clock framing error is detected | | 0 | SPI_ADDR_FLT | R | Oh | SPI Address Error Bit 0h = No SPI address fault is detected (due to accessing non-user register) 1h = SPI address fault is detected | ### 8.6.2 CONTROL Registers 表 8-16 lists the memory-mapped registers for the CONTROL registers. All register offset addresses not listed in 表 8-16 should be considered as reserved locations and the register contents should not be modified. ## 表 8-16. CONTROL Registers | Offset | Acronym | Register Name | Section | |--------|---------------------|---------------------|-------------------------------------------------| | 3h | Control Register 1 | Control Register 1 | Control Register 1 (Offset = 3h) [Reset = 00h] | | 4h | Control Register 2 | Control Register 2 | Control Register 2 (Offset = 4h) [Reset = 60h] | | 5h | Control Register 3 | Control Register 3 | Control Register 3 (Offset = 5h) [Reset = 46h] | | 6h | Control Register 4 | Control Register 4 | Control Register 4 (Offset = 6h) [Reset = 10h] | | 7h | Control Register 5 | Control Register 5 | Control Register 5 (Offset = 7h) [Reset = 00h] | | 8h | Control Register 6 | Control Register 6 | Control Register 6 (Offset = 8h) [Reset = 00h] | | Ch | Control Register 10 | Control Register 10 | Control Register 10 (Offset = Ch) [Reset = 00h] | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 8-17 shows the codes that are used for access types in this section. 表 8-17. CONTROL Access Type Codes | Access Type | Code | Description | | | | |------------------------|----------|-----------------------------------------------|--|--|--| | Read Type | | | | | | | R | R | Read | | | | | R-0 | R<br>-0 | Read<br>Returns 0s | | | | | Write Type | | | | | | | W | W | Write | | | | | W1C | W<br>1C | Write<br>1 to clear | | | | | WAPU | W<br>APU | Write<br>Atomic write with password<br>unlock | | | | | Reset or Default Value | | | | | | | -n | | Value after reset or the default value | | | | Product Folder Links: DRV8316C-Q1 # 8.6.2.1 Control Register 1 (Offset = 3h) [Reset = 00h] Control Register 1 is shown in 图 8-51 and described in 表 8-18. Return to the Summary Table. # 图 8-51. Control Register 1 # 表 8-18. Control Register 1 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | RESERVED | R-0 | 0h | Reserved | | 2-0 | REG_LOCK | R/WAPU | 0h | Register Lock Bits 0h = No effect unless locked or unlocked 1h = No effect unless locked or unlocked 2h = No effect unless locked or unlocked 3h = Write 011b to this register to unlock all registers 4h = No effect unless locked or unlocked 5h = No effect unless locked or unlocked 6h = Write 110b to lock the settings by ignoring further register writes except to these bits and address 0x03h bits 2-0. 7h = No effect unless locked or unlocked | # 8.6.2.2 Control Register 2 (Offset = 4h) [Reset = 60h] Control Register 2 is shown in 图 8-52 and described in 表 8-19. Return to the Summary Table. ## 图 8-52. Control Register 2 # 表 8-19. Control Register 2 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R/W | 1h | Reserved | | 5 | SDO_MODE | R/W | 1h | SDO Mode Setting 0h = SDO IO in Open Drain Mode 1h = SDO IO in Push Pull Mode | | 4-3 | SLEW | R/W | 0h | Slew Rate Settings 0h = Slew rate is 25 V/µs 1h = Slew rate is 50 V/µs 2h = Slew rate is 125 V/µs 3h = Slew rate is 200 V/µs | | 2-1 | PWM_MODE | R/W | 0h | Device Mode Selection 0h = 6x mode 1h = 6x mode with current limit 2h = 3x mode 3h = 3x mode with current limit | | 0 | CLR_FLT | W1C | 0h | Clear Fault 0h = No clear fault command is issued 1h = To clear the latched fault bits. This bit automatically resets after being written. | Product Folder Links: DRV8316C-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.6.2.3 Control Register 3 (Offset = 5h) [Reset = 46h] Control Register 3 is shown in 图 8-53 and described in 表 8-20. Return to the Summary Table. # 图 8-53. Control Register 3 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------------------|---------|--------|-------------|---------| | RESERVED | RESERVED | RESERVED | PWM_100_DU<br>TY_SEL | OVP_SEL | OVP_EN | SPI_FLT_REP | OTW_REP | | R-0-0h | R/W-1h | R/W-0h | R/W-0h | R/W-0h | R/W-1h | R/W-1h | R/W-0h | # 表 8-20. Control Register 3 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R-0 | 0h | Reserved | | 6 | RESERVED | R/W | 1h | Reserved | | 5 | RESERVED | R/W | 0h | Reserved | | 4 | PWM_100_DUTY_SEL | R/W | 0h | Frequency of PWM at 100% Duty Cycle 0h = 20KHz 1h = 40KHz | | 3 | OVP_SEL | R/W | 0h | Overvoltage Level Setting 0h = VM overvoltage level is 34-V 1h = VM overvoltage level is 22-V | | 2 | OVP_EN | R/W | 1h | Overvoltage Enable Bit 0h = Overvoltage protection is disabled 1h = Overvoltage protection is enabled | | 1 | SPI_FLT_REP | R/W | 1h | SPI Fault Reporting Disable Bit 0h = SPI fault reporting on nFAULT pin is enabled 1h = SPI fault reporting on nFAULT pin is disabled | | 0 | OTW_REP | R/W | 0h | Overtemperature Warning Reporting Bit 0h = Over temperature reporting on nFAULT is disabled 1h = Over temperature reporting on nFAULT is enabled | 68 # 8.6.2.4 Control Register 4 (Offset = 6h) [Reset = 10h] Control Register 4 is shown in 图 8-54 and described in 表 8-21. Return to the Summary Table. ## 图 8-54. Control Register 4 # 表 8-21. Control Register 4 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DRV_OFF | R/W | 0h | Driver OFF Bit 0h = No Action 1h = Hi-Z FETs | | 6 | OCP_CBC | R/W | 0h | OCP PWM Cycle Operation Bit 0h = OCP clearing in PWM input cycle change is disabled 1h = OCP clearing in PWM input cycle change is enabled | | 5-4 | OCP_DEG | R/W | 1h | OCP Deglitch Time Settings<br>0h = OCP deglitch time is 0.2 $\mu$ s<br>1h = OCP deglitch time is 0.6 $\mu$ s<br>2h = OCP deglitch time is 1.25 $\mu$ s<br>3h = OCP deglitch time is 1.6 $\mu$ s | | 3 | OCP_RETRY | R/W | 0h | OCP Retry Time Settings 0h = OCP retry time is 5 ms 1h = OCP retry time is 500 ms | | 2 | OCP_LVL | R/W | 0h | Overcurrent Level Setting 0h = OCP level is 16 A 1h = OCP level is 24 A | | 1-0 | OCP_MODE | R/W | 0h | OCP Fault Options 0h = Overcurrent causes a latched fault 1h = Overcurrent causes an automatic retrying fault 2h = Overcurrent is report only but no action is taken 3h = Overcurrent is not reported and no action is taken | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.6.2.5 Control Register 5 (Offset = 7h) [Reset = 00h] Control Register 5 is shown in 图 8-55 and described in 表 8-22. Return to the Summary Table. ## 图 8-55. Control Register 5 # 表 8-22. Control Register 5 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 0h | Reserved | | 6 | ILIM_RECIR | R/W | 0h | Current Limit Recirculation Settings 0h = Current recirculation through FETs (Brake Mode) 1h = Current recirculation through diodes (Coast Mode) | | 5 | RESERVED | R/W | 0h | Reserved | | 4 | RESERVED | R/W | 0h | Reserved | | 3 | EN_AAR | R/W | Oh | Active Asynshronous Rectification Enable Bit 0h = AAR mode is disabled 1h = AAR mode is enabled | | 2 | EN_ASR | R/W | 0h | Active Synchronous Rectification Enable Bit 0h = ASR mode is disabled 1h = ASR mode is enabled | | 1-0 | CSA_GAIN | R/W | 0h | Current Sense Amplifier's Gain Settings 0h = CSA gain is 0.15 V/A 1h = CSA gain is 0.3 V/A 2h = CSA gain is 0.6 V/A 3h = CSA gain is 1.2 V/A | # 8.6.2.6 Control Register 6 (Offset = 8h) [Reset = 00h] Control Register 6 is shown in 图 8-56 and described in 表 8-23. Return to the Summary Table. ## 图 8-56. Control Register 6 # 表 8-23. Control Register 6 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R-0 | 0h | Reserved | | 5 | RESERVED | R/W | 0h | Reserved | | 4 | BUCK_PS_DIS | R/W | Oh | Buck Power Sequencing Disable Bit 0h = Buck power sequencing is enabled 1h = Buck power sequencing is disabled | | 3 | BUCK_CL | R/W | Oh | Buck Current Limit Setting 0h = Buck regulator current limit is set to 600 mA 1h = Buck regulator current limit is set to 150 mA | | 2-1 | BUCK_SEL | R/W | 0h | Buck Voltage Selection 0h = Buck voltage is 3.3 V 1h = Buck voltage is 5.0 V 2h = Buck voltage is 4.0 V 3h = Buck voltage is 5.7 V | | 0 | BUCK_DIS | R/W | Oh | Buck Disable Bit 0h = Buck regulator is enabled 1h = Buck regulator is disabled | Product Folder Links: DRV8316C-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.6.2.7 Control Register 10 (Offset = Ch) [Reset = 00h] Control Register 10 is shown in 图 8-57 and described in 表 8-24. Return to the Summary Table. # 图 8-57. Control Register 10 # 表 8-24. Control Register 10 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R-0 | 0h | Reserved | | 4 | DLYCMP_EN | R/W | Oh | Driver Delay Compensation enable 0h = Disable 1h = Enable | | 3-0 | DLY_TARGET | R/W | Oh | Delay Target for Driver Delay Compensation 0h = 0 us 1h = 0.4 us 2h = 0.6 us 3h = 0.8 us 4h = 1 us 5h = 1.2 us 6h = 1.4 us 7h = 1.6 us 8h = 1.8 us 9h = 2 us Ah = 2.2 us Bh = 2.4 us Ch = 2.6 us Dh = 2.8 us Eh = 3 us Fh = 3.2 us | # 9 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 # 9.1 Application Information The DRV8316C-Q1 can be used to drive Brushless-DC motors. The following design procedure can be used to configure the DRV8316C-Q1. 图 9-1. Primary Application Schematic ## 9.2 Typical Applications ### 9.2.1 Three-Phase Brushless-DC Motor Control In this application, the DRV8316C-Q1 is used to drive a Brushless-DC motor. ## 9.2.1.1 Detailed Design Procedure 表 9-1 lists the example input parameters for the system design. 表 9-1. Design Parameters | DESIGN PARAMETERS | REFERENCE | EXAMPLE VALUE | |-------------------------------|-------------------|------------------| | Supply voltage | V <sub>VM</sub> | 24 V | | Motor RMS current | I <sub>RMS</sub> | 3 A | | Motor peak current | I <sub>PEAK</sub> | 8 A | | PWM Frequency | f <sub>PWM</sub> | 50 kHz | | Slew Rate Setting | SR | 200 V/µs | | Buck regulator output voltage | V <sub>BK</sub> | 3.3 V | | ADC reference voltage | V <sub>VREF</sub> | 3.0 V | | System ambient temperature | T <sub>A</sub> | - 20°C to +105°C | ### 9.2.1.1.1 Motor Voltage Brushless-DC motors are typically rated for a certain voltage (for example 12 V or 24 V). Operating a motor at a higher voltage corresponds to a lower drive current to obtain the same motor power. Operating at lower voltages generally allows for more accurate control of phase currents. The DRV8316C-Q1 functions down to a supply of 4.5 V. A higher operating voltage also corresponds to a higher obtainable rpm. The DRV8316C-Q1 allows for a range of possible operating voltages because of a maximum VM rating of 40 V. ### 9.2.1.1.2 Using Active Demagnetization Active demagnetization reduces power losses in the device by turning on the MOSFETs automatically when the body diode starts conducting to reduce diode conduction losses. It is used in trapezoidal commutation when switching commutation states (turning a high-side MOSFET off and another high-side MOSFET on while keeping a low-side MOSFET on). Active demagnetization is enabled when EN\_ASR and EN\_AAR bits are set in the SPI variant or OCP/SR pin is set to Mode 3 or Mode 4 in the H/W variant. When switching commutation states with active demagnetization disabled, dead time is inserted and the low-side MOSFET's body diode conducts while turning another high-side MOSFET on to continue sourcing current through the motor. This conduction period causes higher power losses due to the forward-bias voltage of the diode and slower dissipation of current. 9-2 shows the body diode conducting when switching commutation states. 图 9-2. Active demagnetization disabled in DRV8316C-Q1 When active demagnetization is enabled, the AD\_HS and AD\_LS comparators detect when the sense FET voltage is higher or lower than the programmed threshold. After the dead time period, if the threshold is exceeded for a fixed amount of time, the body diode is conducting and the logic core turns the low-side FET on to provide a conduction path with smaller power losses. Once the $V_{DS}$ voltage is below the comparator threshold, the MOSFET turns off and current briefly conducts through the body diode until the current completely decays to zero. This is shown in $\boxed{\$}$ 9-3. 图 9-3. Active demagnetization enabled in DRV8316C-Q1 #### 9.2.1.1.3 Driver Propagation Delay and Dead Time Driver propagation delay $(t_{PD})$ and dead time $(t_{dead})$ is specified with a typical and maximum value, but not with a minimum value. This is due to the direction of current at the OUTx pin when synchronous inputs are switching. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Driver propagation delay and dead time can be shorter than typical values due to slower internal turn-ons of the high-side or low-side internal MOSFETs to avoid internal dV/dt coupling. For more information and examples of how propagation delay and dead time differs for input PWM and output configurations, please visit the Delay and Dead Time in Integrated MOSFET Drivers application note. The dead time from the microcontroller's PWM outputs can be used as an extra precaution in addition to the DRV8316C-Q1 internal shoot-through protection. This creates a condition where internal logic prioritizes the MCU dead time or driver dead time based on their durations. If the MCU dead time is less than the driver dead time, the driver will compensate and make the true output dead time the value specified by the DRV8316C-Q1. If the MCU inserted dead time is larger than the driver dead time, then the DRV8316C-Q1 will adjust accordingly to the MCU dead time as shown in the table below. A summary of the device delay times with respect to synchronous inputs INHx and INLx, OUTx current direction, and inserted MCU dead time are shown in 表 9-2. 表 9-2. Summary of delay times in integrated FET devices depending on inputs and output current direction | OUTx current | INHx | INLx | Propagation | Dead Time (t <sub>dead</sub> ) | Inserted MCU dead time (t <sub>dead(MCU)</sub> ) | | | |--------------|-------------------------------|---------|--------------------------------------------|--------------------------------------------|--------------------------------------------------|----------------------------------------------|--| | direction | tion Delay (t <sub>PD</sub> ) | | t <sub>dead(MCU)</sub> < t <sub>dead</sub> | t <sub>dead(MCU)</sub> > t <sub>dead</sub> | | | | | Out of OUTx | Rising | Falling | Typical | Typical | Output dead time<br>= t <sub>dead</sub> | Output dead time = t <sub>dead(MCU)</sub> | | | | Falling | Rising | Smaller than typical | Smaller than typical | Output dead time < t <sub>dead</sub> | Output dead time < t <sub>dead(MCU)</sub> | | | Into OUTx | Rising | Falling | Smaller than typical | Smaller than typical | Output dead time < t <sub>dead</sub> | Output dead time < t <sub>dead(MCU)</sub> | | | | Falling | Rising | Typical | Typical | Output dead time<br>= t <sub>dead</sub> | Output dead time<br>= t <sub>dead(MCU)</sub> | | #### 9.2.1.1.4 Using Delay Compensation Differences in delays of dead time and propagation delay can cause mismatch in the output timings of PWMs, which can lead to duty cycle distortion. In order to accommodate differences in propagation delay between various input conditions, the DRV8316C-Q1 integrates a Delay Compensation feature. Delay Compensation is used to match delay times for currents going into and out of phase by adding a variable delay time ( $t_{var}$ ) to match a preset target delay time. This delay time is configurable in SPI devices, and it is recommended in the datasheets to choose a target delay time that is equal to the propagation delay time plus the driver dead time ( $t_{pd} + t_{dead}$ ). For an example of Delay Compensation implementation, please visit the Delay and Dead Time in Integrated MOSFET Drivers application note. ### 9.2.1.1.5 Using the Buck Regulator In DRV8316C-Q1, the buck regulator components must be populated whether the buck is used or unused. If unused, Resistor Mode should be configured by placing a small value resistor of 22- $\Omega$ for R<sub>BK</sub> and a 10-V rated, 22- $\mu$ F capacitor for C<sub>BK</sub> to minimize board space and reduce component cost. To disable the buck regulator, set the BUCK\_DIS in the SPI variant. The buck cannot be disabled in the Hardware variant. If the buck regulator is used, either the Inductor or Resistor Mode can be selected. Inductor Mode allows a 22- $\mu$ H or 47- $\mu$ H inductor be used for L<sub>BK</sub>. C<sub>BK</sub> is recommended to be 22- $\mu$ F. Ensure an appropriate inductor is chosen to allow for maximum peak saturation current at a 20% inductance drop since the buck can supply up to 600-mA external current. Resistor Mode allows for power to be dissipated in an external resistor if the load requirement is less than 40-mA. Ensure the resistor is rated for the power dissipation required at worst case VM voltage dropout. See 方程式 6, 方程式 7, and 方程式 8 to calculate the resistor power rating required for a 24-V rated system, 3.3V buck output voltage, and 20-mA load current. $$P_{R_{BK}} > (V_M - V_{BK}) \times I_{BK} \tag{6}$$ $$P_{R_{BK}} > (24V - 3.3V) \times 20mA$$ (7) $$P_{R\ RK} > 0.434W \tag{8}$$ ## 9.2.1.1.6 Current Sensing and Output Filtering The SOx pins are typically sampled by an analog-to-digital converter in the MCU to calculate the phase current. Phase current calculations are used for closed-loop feedback such as Field-oriented control. An example calculation for phase current is shown in 方程式 9, 方程式 10, and 方程式 11 for a system using VREF = 3.0V, GAIN = 0.15 V/A, and a SOx voltage of 1.2V. $$SOx = \left(\frac{VREF}{2}\right) \pm GAIN \times I_{OUTx} \tag{9}$$ $$1.2V = \left(\frac{3.0V}{2}\right) \pm 0.15 \, V/A \times I_{OUTx} \tag{10}$$ $$I_{OUTx} = -2.0 A \tag{11}$$ Sometimes high frequency noise can appear at the SOx signals based on voltage ripple at VREF, added inductance at the SOx traces, or routing of SOx traces near high frequency components. It is recommended to add a low-pass RC filter close to the MCU with cutoff frequency at least 10 times the PWM switching frequency for trapezoidal commutation and 100 times the PWM switching frequency for sinusoidal commutation to filter high frequency noise. A recommended RC filter is 330-ohms, 22-pF to add minimal parallel capacitance to the ADC and current mirroring circuitry. The cutoff frequency for the low-pass RC filter is in 方程式 12. $$f_c = \frac{1}{2\pi RC} \tag{12}$$ #### 9.2.1.2 Application Curves 图 9-4. Device powerup with VM 图 9-5. Device powerup with nSLEEP ## 9.2.2 Three-Phase Brushless-DC Motor Control With Current Limit In this application, the DRV8316C-Q1 is used to drive a brushless-DC motor with current limit up to 100% duty cycle. The following design procedure can be used to configure the DRV8316C-Q1 in current limit mode. English Data Sheet: SLVSH52 ## 9.2.2.1 Block Diagram 图 9-10. Alternate Application - BLDC Motor Control with Current Limit ## 9.2.2.2 Detailed Design Procedure 表 9-3 lists the example input parameters for the system design. 表 9-3. Design Parameters | DESIGN PARAMETERS | REFERENCE | EXAMPLE VALUE | |-------------------------------|-------------------|---------------| | Supply voltage | $V_{VM}$ | 24 V | | Motor peak current | I <sub>PEAK</sub> | 2 A | | PWM Frequency | f <sub>PWM</sub> | 50 kHz | | Slew Rate Setting | SR | 200 V/µs | | Buck regulator output voltage | V <sub>BK</sub> | 3.3 V | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLVSH52 #### 9.2.2.2.1 Motor Voltage Brushless-DC motors are typically rated for a certain voltage (for example 12 V or 24 V). Operating a motor at a higher voltage corresponds to a lower drive current to obtain the same motor power. Operating at lower voltages generally allows for more accurate control of phase currents. The DRV8316C-Q1 functions down to a supply of 4.5V. A higher operating voltage also corresponds to a higher obtainable rpm. The DRV8316C-Q1 allows for a range of possible operating voltages because of a maximum VM rating of 40 V. #### 9.2.2.2.2 ILIM Implementation The ILIM pin on the DRV8316C-Q1 device is used to set a cycle-by-cycle current limit proportional to the voltage on the ILIM pin. The analog voltage ILIM can be set using a digital-to-analog converter from an external microcontroller or a resistor divider. Applying AVDD/2 on the ILIM pin disables the cycle-by-cycle current limit, and applying (AVDD/2 - 0.4) V on ILIM pin sets the current limit at the maximum threshold of 8-A. 方程式 13, 方程式 14, and 方程式 15 shows how to set the ILIM voltage with respect to AVDD = 3.3V to set cycle-by-cycle current limit to 2-A. $$1.55V = 3.3 \left( \frac{10 \,\mathrm{k}\Omega}{R_{ILIM1} + 10 \,\mathrm{k}\Omega} \right) \tag{13}$$ $$ILIM[V] = \frac{\left(1.25 - \frac{3.3}{2}\right)[V]}{8A} \times 2A + 1.65V$$ (14) $$ILIM[V] = 1.55V \tag{15}$$ Use 方程式 16 to calculate values for an AVDD-sourced resistor divider with resistors RILIM1 and RILIM2 to set ILIM equal to the 2-A calculated current limit. $$ILIM[V] = AVDD\left(\frac{R_{ILIM2}}{R_{ILIM1} + R_{ILIM2}}\right) \tag{16}$$ To reduce current load on AVDD, $R_{ILIM2}$ is configured to be 10 k $\Omega$ as shown in 方程式 17 and 方程式 18. $$1.55V = 3.3 \left( \frac{10 \,\mathrm{k}\Omega}{R_{ILIM1} + 10 \,\mathrm{k}\Omega} \right) \tag{17}$$ $$R_{ILIM1} = 11.29 \text{ k}\Omega \tag{18}$$ Cycle-by-cycle limit can also occur with 100% PWM duty cycle inputs using an internal PWM pulse to monitor the current with ILIM. Setting the PWM\_100\_DUTY\_SEL configures the frequency of the internal PWM pulse to 20kHz or 40kHz. ## 9.2.2.3 Application Curves 图 9-11. Driver PWM with Current Limit 图 9-12. Device 100% Operation with Current Chopping (Latched shutdown mode) ## 9.2.3 Brushed-DC and Solenoid Load In this application, the DRV8316C-Q1 can be configured to drive a Brushed-DC motor and a solenoid load. ## 9.2.3.1 Block Diagram 图 9-13. Alternate Application - Brushed DC Motor and Solenoid with Current Limit ## 9.2.3.2 Design Requirements 表 9-4 gives design input parameters for system design. 表 9-4. Design Parameters | DESIGN PARAMETER | REFERENCE | EXAMPLE VALUE | |----------------------------|------------------------|---------------| | Brushed motor rms current | I <sub>RMS, BDC</sub> | 1.0 A | | Brushed motor peak current | I <sub>PEAK, BDC</sub> | 2.0 A | | Solenoid rms current | I <sub>RMS, SOL</sub> | 0.5 A | | Solenoid peak current | I <sub>PEAK, SOL</sub> | 1.0 A | #### 9.2.3.2.1 Detailed Design Procedure #### 表 9-5. Brushed-DC Control | Function | IN1 | EN1 | IN2 | EN2 | OUT1 | OUT2 | |-----------------------------|-----|-----|-----|-----|------|------| | Forward | 1 | 1 | 0 | 1 | Н | L | | Reverse | 0 | 1 | 1 | 1 | L | Н | | Brake (low-side slow decay) | 0 | 1 | 0 | 1 | L | L | | High-side slow decay | 1 | 1 | 1 | 1 | Н | Н | | Coast | Х | 0 | Х | 0 | Z | Z | ### 表 9-6. Solenoid Control (High-Side Load) | Function | IN3 | EN3 | OUT3 | |-------------|-----|-----|------| | Coast / Off | Х | 0 | Z | | On | 0 | 1 | L | | Brake | 1 | 1 | Н | 6x PWM mode or 3x PWM mode (with or without current limit) can be used to drive three solenoid loads depending on the application. A Brushed-DC motor can be connected to two OUTx phases to create an integrated full H-bridge configuration to drive the motor. In 6x PWM mode or 3x PWM mode, current feedback can be monitored through the SOx pins of the H-bridge when current is dissipated through that phase's low-side FET during motor control. In 6x PWM with Current Limit or 3x PWM with Current Limit mode, cycle-by-cycle current can be implemented by setting the ILIM analog voltage to the proportional threshold. Solenoid loads can be connected from OUTx to VM or GND to use the DRV8316C-Q1 as a push-pull driver in 6x PWM or 3x PWM mode. When the load is connected from OUTx to GND, current is sourced from the high-side MOSFET and therefore current feedback or cycle-by-cycle current limit is not available. When the load is connected from OUTx to VM, current feedback or cycle-by-cycle current limit can be used depending on the mode configuration. Product Folder Links: DRV8316C-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 9.2.4 Three Solenoid Loads The DRV8316C-Q1 can be used to drive three solenoid loads. The following design procedure can be used to configure the DRV8316C-Q1 for three solenoid loads. ## 9.2.4.1 Block Diagram 图 9-14. Alternate Application - Three Solenoid Loads with Current Limit ## 9.2.4.2 Design Requirements 表 9-7 gives design input parameters for system design. 表 9-7. Design Parameters | DESIGN PARAMETER | REFERENCE | EXAMPLE VALUE | |-----------------------|------------------------|---------------| | Solenoid rms current | I <sub>RMS, SOL</sub> | 1.0 A | | Solenoid peak current | I <sub>PEAK, SOL</sub> | 1.5 A | ### 9.2.4.2.1 Detailed Design Procedure 表 9-8. Solenoid Control (high-side load) | · · · · · · · · · · · · · · · · · · · | | | | | | |---------------------------------------|-----|-----|------|--|--| | Function | IN2 | EN2 | OUT2 | | | | Coast / Off | X | 0 | Z | | | | On | 0 | 1 | L | | | | Brake | 1 | 1 | Н | | | ### 表 9-9. Solenoid Control (low-side load) | Function | IN1 | EN1 | OUT1 | |-------------|-----|-----|------| | Coast / Off | Х | 0 | Z | | On | 1 | 1 | Н | | Brake | 0 | 1 | L | 6x PWM mode or 3x PWM mode (with or without current limit) can be used to drive three solenoid loads depending on the application. Solenoid loads can be connected from OUTx to VM or GND to use the DRV8316C-Q1 as a push-pull driver in 6x PWM or 3x PWM mode. When the load is connected from OUTx to GND, current is sourced from the high-side MOSFET and therefore current feedback or cycle-by-cycle current limit is not available. When the load is connected from OUTx to VM, current feedback or cycle-by-cycle current limit can be used depending on the mode configuration. Product Folder Links: DRV8316C-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 10 Power Supply Recommendations # 10.1 Bulk Capacitance Having an appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size. The amount of local capacitance needed depends on a variety of factors, including: - · The highest current required by the motor system - The capacitance and current capability of the power supply - · The amount of parasitic inductance between the power supply and motor system - The acceptable voltage ripple - The type of motor used (brushed dc, brushless DC, stepper) - · The motor braking method The inductance between the power supply and the motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied. The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor. 图 10-1. Example Setup of Motor Drive System With External Power Supply The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply. Product Folder Links: DRV8316C-Q1 ## 11 Layout # 11.1 Layout Guidelines The bulk capacitor should be placed to minimize the distance of the high-current path through the motor driver device. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current. Small-value capacitors such as the charge pump, AVDD, and VREF capacitors should be ceramic and placed closely to device pins. The high-current device outputs should use wide metal traces. To reduce noise coupling and EMI interference from large transient currents into small-current signal paths, grounding should be partitioned between PGND and AGND. TI recommends connecting all non-power stage circuitry (including the thermal pad) to AGND to reduce parasitic effects and improve power dissipation from the device. Optionally, GND\_BK can be split. Ensure grounds are connected through net-ties or wide resistors to reduce voltage offsets and maintain gate driver performance. The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias help dissipate the power loss that is generated in the device. To improve thermal performance, maximize the ground area that is connected to the thermal pad ground across all possible layers of the PCB. Using thick copper pours can lower the junction-to-air thermal resistance and improve thermal dissipation from the die surface. Separate the SW\_BK and FB\_BK traces with ground separation to reduce buck switching from coupling as noise into the buck outer feedback loop. Widen the FB\_BK trace as much as possible to allow for faster load switching. Recommended Layout Example for VQFN Package shows a layout example for the DRV8316C-Q1. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLVSH52 # 11.2 Layout Example # Recommended Layout Example for VQFN Package ### 11.3 Thermal Considerations The DRV8316C-Q1 has thermal shutdown (TSD) as previously described. A die temperature in excess of 165°C (min.) disables the device until the temperature drops to a safe level. Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient heatsinking, or too high an ambient temperature. ## 11.3.1 Power Dissipation The power loss in DRV8316C-Q1 include standby power losses, LDO and Buck power losses, FET conduction and switching losses, and diode losses. The FET conduction loss dominates the total power dissipation in DRV8316C-Q1. At start-up and fault conditions, the output current is much higher than normal current; remember to take these peak currents and their duration into consideration. The total device dissipation is the power dissipated in each of the three half bridges added together. The maximum amount of power that the device can dissipate depends on ambient temperature and heatsinking. Note that RDS,ON increases with temperature, so as the device heats, the power dissipation increases. Take this into consideration when designing the PCB and heatsinking. A summary of equations for calculating each loss is shown below for trapezoidal controland field-oriented control. 表 11-1. DRV8316C-Q1 Power Losses for Trapezoidal and Field-oriented Control | Loss type | Trapezoidal | Field-oriented control | | | | | |----------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|--| | Loss type | Trapezoluai | Tield-Oriented Control | | | | | | Standby power | P <sub>standby</sub> = Y | $P_{\text{standby}} = VM \times I_{VM\_TA}$ | | | | | | LDO | $P_{LDO} = (VM-V_{AVDD}) \times I_{AVDD}D$ , if BUCK_PS_DIS = 1b<br>$P_{LDO} = (V_{BK}-V_{AVDD}) \times I_{AVDD}D$ , if BUCK_PS_DIS = 0b | | | | | | | FET conduction | $P_{CON} = 2 \times (I_{PK(trap)})^2 \times R_{ds,on(TA)}$ | $P_{CON} = 3 x (I_{RMS(FOC)})^2 x R_{ds,on(TA)}$ | | | | | | FET switching | $P_{SW} = I_{PK(trap)} \times V_{PK(trap)} \times t_{rise/fall} \times f_{PWM}$ | $P_{SW} = 3 \times I_{RMS(FOC)} \times V_{PK(FOC)} \times t_{rise/fall} \times f_{PWM}$ | | | | | | Diode | $P_{diode} = 2 x I_{PK(trap)} x V_{F(diode)} x t_{DEADTIME} x$ $f_{PWM}$ | $P_{diode} = 6 \times I_{RMS(FOC)} \times V_{F(diode)} \times t_{DEADTIME} \times f_{PWM}$ | | | | | | Buck | $P_{BK}$ = 0.11 x $V_{BK}$ x $I_{BK}$ assuming ( $\eta_{BK}$ = 90%) | | | | | | Copyright © 2023 Texas Instruments Incorporated Product Folder Links: DRV8316C-Q1 ## 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: - Visit the DRV8316CR EVM Tool Page - · Read the Delay and Dead Times in Integrated MOSFET Drivers application note - Download the BLDC Integrated MOSFET Thermal Calculator tool - Calculating Motor Driver Power Dissipation, SLVA504 - PowerPAD™ Thermally Enhanced Package, SLMA002 - PowerPAD™ Made Easy, SLMA004 - Sensored 3-Phase BLDC Motor Control Using MSP430, SLAA503 - Understanding Motor Driver Current Ratings, SLVA505 ### 12.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 ### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 12.4 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 12.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane. Product Folder Links: DRV8316C-Q1 Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (0) | (4) | (5) | | (0) | | DRV8316CRQRGFRQ1 | Active | Production | VQFN (RGF) 40 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8316CRQ | | DRV8316CRQRGFRQ1.A | Active | Production | VQFN (RGF) 40 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8316CRQ | | DRV8316CTQRGFRQ1 | Active | Production | VQFN (RGF) 40 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8316CTQ | | DRV8316CTQRGFRQ1.A | Active | Production | VQFN (RGF) 40 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8316CTQ | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DRV8316C-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 ● Catalog : DRV8316C NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 27-Feb-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DRV8316CRQRGFRQ1 | VQFN | RGF | 40 | 3000 | 330.0 | 16.4 | 5.25 | 7.25 | 1.45 | 8.0 | 16.0 | Q1 | | DRV8316CTQRGFRQ1 | VQFN | RGF | 40 | 3000 | 330.0 | 16.4 | 5.25 | 7.25 | 1.45 | 8.0 | 16.0 | Q1 | www.ti.com 27-Feb-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | DRV8316CRQRGFRQ1 | VQFN | RGF | 40 | 3000 | 367.0 | 367.0 | 35.0 | | DRV8316CTQRGFRQ1 | VQFN | RGF | 40 | 3000 | 367.0 | 367.0 | 35.0 | 5 x 7, 0.5 mm pitch PLASTIC QUAD FLAT PACK- NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK- NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司