**DRV8307** ZHCSCE5-APRIL 2014 ## DRV8307 无刷直流电机控制器 #### 特性 - 三相无刷直流电机控制器 - 针对速度控制的脉宽调制 (PWM) 输入 - 8.5V 至 32V 的工作电源电压范围 - 到 6 个 N 通道金属氧化物半导体场效应晶体管 (MOSFET) 的 30mA 栅极驱动电流 - 集成电流感测放大器 - 针对霍尔传感器的 5V 稳压器 - 低功率待机模式 - 锁定转子检测和重新启动 - 集成过流和过热保护 - 6mm x 6mm 超薄四方扁平无引线 (VQFN) 封装, 焊球间距 0.5mm #### 2 应用范围 - 工业用泵和风扇 - 大型家用电器 - 自动机械设备 #### 3 说明 DRV8307 是一款三半桥前置驱动器,此驱动器用一个 单电源驱动 6 个 N 类型 MOSFET 30mA。 针对传感 三相无刷直流电机, DRV3807 由单个 PWM 输入驱 动,并且支持具有三个霍尔传感器输入的集成换相逻辑 电路。 还包括一个为霍尔效应传感器和其他外部组件 供电的独立 5V 稳压器。 DRV8307 包括一个用于限流和保护的电流感测输入。 可以通过调节 R<sub>ISENSE</sub> 感测电阻器的值来设定电流限 通过 ENABLEn 端子来控制电机运行(启动和停 止)。 如果 ENABLEn 端子被置为高电平,并且电机 停止旋转,此器件进入低功率待机状态,从而在静止期 间节省总体系统功耗。 在 DRV8307 中还包括诸如锁定转子检测、过流和过热 保护,以及欠压闭锁等保护特性,以便为整体系统稳定 耐用性和可靠性提供保证。 #### 器件信息 | | * * * * | | |------------|-----------|-----------| | 订货编号 | 封装 | 封装尺寸 | | DRV8307RHA | VQFN (40) | 6mm x 6mm | #### 简化电路原理图 # 目录 | 1 | 特性 | | 8.2 Functional Block Diagram | 10 | |---|---------------------------------------|----|--------------------------------------|-----------------| | 2 | 应用范围 | | 8.3 Feature Description | 10 | | 3 | | | 8.4 Device Functional Modes | | | 4 | 简化电路原理图 | 9 | Application and Implementation | 20 | | 5 | 修订历史记录 | | 9.1 Application Information | 20 | | 6 | Terminal Configurations and Functions | | 9.2 Typical Application | <mark>22</mark> | | 7 | Specifications5 | 10 | Power Supply Recommendations | 24 | | ′ | 7.1 Absolute Maximum Ratings | 11 | Layout | 24 | | | 7.2 Handling Ratings | | 11.1 Layout Guidelines | 24 | | | 7.3 Recommended Operating Conditions | | 11.2 Layout Example | 24 | | | 7.4 Thermal Information | 12 | 器件和文档支持 | 25 | | | 7.5 Electrical Characteristics | | 12.1 Trademarks | 25 | | | 7.6 Typical Characteristics | | 12.2 Electrostatic Discharge Caution | 25 | | 8 | Detailed Description9 | | 12.3 Glossary | 25 | | • | 8.1 Overview | 13 | 机械封装和可订购信息 | 26 | | • | <del>-</del> | 13 | 机械封装和可订购信息 | | # 5 修订历史记录 | 日期 | 修订版本 | 注释 | |------------|------|--------| | 2014 年 4 月 | * | 最初发布版本 | ## 6 Terminal Configurations and Functions # 40-TERMINAL VQFN PACKAGE (TOP VIEW) #### **Terminal Functions** | TERMINAL | | (1) | Terminal Function | | |-----------|----------|--------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | I/O <sup>(1)</sup> | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | POWER AND | ROUND | | | , | | CP1 | 30 I/O | | Charge numb flying conscitor | Connect a 0.4 UE 25 V connector between CD1 and CD2 | | CP2 | 29 | I/O | Charge pump flying capacitor | Connect a 0.1-µF 35-V capacitor between CP1 and CP2 | | GND | 26, PPAD | I | Ground reference. Terminal 26 and the Power Pad are internally connected. | Connect to board GND | | VCP | 28 | I/O | Charge pump storage capacitor | Connect a 1-µF 35-V ceramic capacitor to VM | | VINT | 25 | I/O | Internal 1.8-V core voltage regulator bypass | Bypass to GND with a 1-µF 6.3-V ceramic capacitor | | VM | M 27 | | Motor supply voltage | Connect to motor supply voltage. Bypass to GND with a 0.1-µF ceramic capacitor, plus a large electrolytic capacitor (47 µF or larger is recommended), with a voltage rating of 1.5× to 2.5× VM. | | VREG | 24 | 0 | 5-V regulator output. Active when ENABLEn is active. | Bypass to GND with a 0.1-µF 10-V ceramic capacitor. Can provide 5-V power to Hall sensors. | | vsw | 7 | 0 | Switched VM power output. When ENABLEn is active, VM is applied to this terminal. | Can be used for powering Hall elements, along with added series resistance. | | CONTROL | * | | | | | BRAKE | 20 | I | Causes motor to brake. Polarity is programmable. Internal pulldown resistor. | | | PWM | 19 | ı | The clock input, used in clock frequency mode and clock PWM mode. Internal pulldown resistor. | | | DIR | 21 | ı | Sets motor rotation direction. Internal pulldown resistor. | | | ENABLEn | 22 | I | Enables and disables the motor – active low. Internal pulldown resistor. | | | FAULTn | 17 | OD | Fault indicator – active low when overcurrent, overtemperature, or rotor stall detected. Open-drain output. | | | HALLOUT | 16 | OD | Outputs a TACH signal generated from the Hall U sensor. Open-drain output. | | <sup>(1)</sup> I = input, O = output, OD = open-drain output, I/O = input/output ## **Terminal Functions (continued)** | TERMINAL | | I/O <sup>(1)</sup> | D=00010=1011 | EVERNAL COMPONENTO OR CONVECTIONS | | | | |-------------|------------|--------------------|------------------------------------------------------------------------------|---------------------------------------------------------|--|--|--| | NAME | NUMBER | 1/0(') | DESCRIPTION | EXTERNAL COMPONENTS OR CONNECTIONS | | | | | LOCKn | 18 | OD | Outputs a signal that indicates the speed loop is locked. Open-drain output. | | | | | | RSVD | 23 | | | | | | | | RSVD | 11 | | | | | | | | RSVD | 12 | | Decembed | Cooks floating as accepted to ground | | | | | RSVD | 14 | | Reserved | Can be floating or connected to ground. | | | | | RSVD | D 15 | | | | | | | | RSVD | 13 | | | | | | | | POWER STAGE | E INTERFAC | Ε | | | | | | | ISEN | 31 | I | Low-side current sense resistor | Connect to low-side current sense resistor | | | | | U | 33 | I | | | | | | | V | 36 | I | Measures motor phase voltages for V <sub>FETOCP</sub> | Connect to motor windings | | | | | W | 39 | I | FEIOCF | | | | | | UHSG | 32 | 0 | | | | | | | VHSG | 35 | 0 | High-side FET gate outputs | Connect to high-side ½ H-bridge N-channel FET gate | | | | | WHSG | 38 | 0 | | | | | | | ULSG | 34 | 0 | | | | | | | VLSG | 37 | 0 | Low-side FET gate outputs | Connect to low-side ½ H-bridge N-channel FET gate | | | | | WLSG | 40 | 0 | | | | | | | RSVD | 8 | | | | | | | | RSVD | 9 | | Reserved | Do not connect. Leave floating. | | | | | RSVD | 10 | | | | | | | | HU+ | 1 | I | Hall sensor U positive input | | | | | | HU- | 2 | I | Hall sensor U negative input | | | | | | HV+ | 3 | I | Hall sensor V positive input | Connect to Hall sensors. Noise filter capacitors may be | | | | | HV- | 4 | I | Hall sensor V negative input | desirable, connected between the + and - Hall inputs. | | | | | HW+ | 5 | I | Hall sensor W positive input | | | | | | HW- | 6 | - 1 | Hall sensor W negative input | | | | | # 7 Specifications www.ti.com.cn #### 7.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted) (1)(2)(3) | | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------| | Power supply voltage (VM) | -0.3 | 35 | V | | Charge pump and high-side gate drivers (VCP, UHSG, VHSG, WHSG) | -0.3 | 50 | V | | Output terminal, low side gate drivers, charge pump flying cap and switched VM power supply voltage (U, V, W, ULSG, VLSG, WLSG, CP1, CP2 VSW) | -0.6 | 40 | V | | Internal core voltage regulator (VINT) | -0.3 | 2.0 | V | | Linear voltage regulator output (VREG) | -0.3 | 5.5 | V | | Sense current terminal (ISEN) | -0.3 | 2.0 | V | | Digital terminal voltage (FAULTn, LOCKn, PWM, BRAKE, DIR, ENABLEn, HALLOUT) | -0.5 | 5.75 | V | | Hall sensor input terminal voltage (HU+, HU-, HV+, HV-, HW+, HW-) | 0 | VREG | V | | Continuous total power dissipation | See Thermal | Information | | | Operating junction temperature range, T <sub>J</sub> | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. #### 7.2 Handling Ratings over operating free-air temperature range (unless otherwise noted) | PARAMETER | DEFINITION | MIN | MAX | UNIT | |------------------|---------------------------|-----|-----|------| | T <sub>sta</sub> | Storage temperature range | -60 | 150 | °C | #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-------------------|--------------------------------------------------------------------|-----|-------------------|------| | $V_{M}$ | Motor power supply voltage range, ENABLEn = 0, motor operating (1) | 8.5 | 32 | V | | $V_{MDIS}$ | Motor power supply voltage range, ENABLEn = 1, motor not operating | 4.5 | 35 | V | | I <sub>VREG</sub> | VREG output current (2) | 0 | 30 | A | | $I_{VSW}$ | VSW output current (2) | 0 | 30 | mA | | f <sub>HALL</sub> | Hall sensor input frequency <sup>(3)</sup> | 0 | 30 | kHz | | f <sub>PWM</sub> | Frequency on PWM | 16 | 50 <sup>(4)</sup> | kHz | <sup>(1)</sup> Note that at VM < 12 V, gate drive output voltage tracks VM voltage <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(3)</sup> Power dissipation and thermal limits must be observed <sup>(2)</sup> Power dissipation and thermal limits must be observed <sup>(3)</sup> f<sub>HALL</sub> of 50 Hz to 6.7 kHz is best <sup>(4)</sup> Operational with frequencies above 50 kHz, but resolution is degraded # TEXAS INSTRUMENTS #### 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | DRV8307 | LIMIT | |----------------------|-----------------------------------------------------|--------------------|-------| | | I HERMAL METRIC | RHA (40 TERMINALS) | UNIT | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 33.2 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (3) | 23.0 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance <sup>(4)</sup> | 8.8 | 8C/M | | $\Psi_{JT}$ | Junction-to-top characterization parameter (5) | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter (6) | 8.8 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance (7) | 2.3 | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. ## 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------| | Y | | | | | | | VM active current | ENABLEn = 0, VREG and VSW open | | 12 | 18 | mA | | VM standby current | ENABLEn = 1 | | | 120 | μΑ | | VM logic reset voltage | VM falling | | | 4.6 | V | | vivi logic reset voltage | VM rising | 5.0 | | | V | | PLY | | | | | | | Output voltage | I <sub>OUT</sub> = 1 to 30 mA | 4.75 | 5 | 5.25 | V | | Output current | | | | 30 | mA | | LY | | | | | | | VSW switch on-resistance | $I_{OUT} = 1$ to 30 mA | | 9 | 20 | Ω | | Output current | | | | 30 | mA | | CLOCK OSCILLATOR | | | | | | | Internal CLK50 clock frequency | | | 50 | | MHz | | EL INPUTS AND OUTPUTS | | | | | | | Low-level input voltage | | | | 8.0 | V | | High-level input voltage | | 1.5 | | 5.5 | V | | Low-level input current | | -50 | | 50 | μΑ | | High-level input current | V <sub>IN</sub> = 3.3 V, DIR, BRAKE,<br>PWM | 20 | | 100 | μA | | | V <sub>IN</sub> = 3.3 V, ENABLEn | 6 | | 9 | | | Input hysteresis voltage | | 0.1 | 0.3 | 0.5 | V | | Input pulldown registance | DIR, BRAKE, PWM | 50 | 100 | 150 | kΩ | | input pulidown resistance | ENABLEn | 350 | | 550 | K12 | | IN OUTPUTS | | | | | | | Low-level output voltage | $I_{OUT} = 2.0 \text{ mA}$ | | | 0.5 | V | | Output leakage current | V <sub>OUT</sub> = 3.3 V | | | 1 | μΑ | | SOR INPUTS | | | | | | | Hall amplifier hysteresis voltage | | 15 | 20 | 25 | mV | | Hall amplifier hysteresis difference | Between U, V, W | <b>-</b> 5 | | 5 | mV | | Hall amplifier input differential | | 50 | | | mV | | Hall amplifier input common mode voltage range | | 1.5 | | 3.5 | V | | Input leakage current | Hx+ = Hx- | -10 | | 10 | μA | | Hall deglitch time | | | 20 | | μs | | RIVERS | | | | | | | High-side gate drive output voltage | I <sub>O</sub> = 100 μA, VM ≥ 12V | | VM + 10 | | V | | Low-side gate drive output voltage | I <sub>O</sub> = 100 μA | | 10 | | V | | Peak gate drive current | | | 30 | | mA | | CYCLE CURRENT LIMITER | , | | | * | | | Voltage limit across R <sub>ISENSE</sub> for the current limiter | | 0.225 | 0.25 | 0.275 | V | | Time that V <sub>LIMITER</sub> is ignored, from the start of the PWM cycle | | | 6 | | μs | | ON CIRCUITS | | | | | | | Voltage limit across R <sub>ISENSE</sub> for overcurrent | | 1.7 | 1.8 | 1.9 | V | | protection | | | | | | | | VM active current VM standby current VM logic reset voltage PLY Output voltage Output current LY VSW switch on-resistance Output current CLOCK OSCILLATOR Internal CLK50 clock frequency EL INPUTS AND OUTPUTS Low-level input voltage High-level input current High-level input current Input pulldown resistance Input pulldown resistance IN OUTPUTS Low-level output voltage Unput leakage current GOR INPUTS Hall amplifier hysteresis voltage Hall amplifier input differential Hall amplifier input differential Hall amplifier input differential Hall amplifier input differential Hall amplifier input common mode voltage range Input leakage current Hall deglitch time RIVERS High-side gate drive output voltage Peak gate drive output voltage Peak gate drive current CYCLE CURRENT LIMITER Voltage limit across R <sub>ISENSE</sub> for the current limiter Time that V <sub>LIMITER</sub> is ignored, from the start of the PWM cycle DN CIRCUITS | VM active current VM standby current VM logic reset voltage PLY Output voltage Output current VSW switch on-resistance Output current CLOCK OSCILLATOR Internal CLK50 clock frequency EL INPUTS AND OUTPUTS Low-level input voltage Input pulldown resistance Input pylldown resistance Input pylldown resistance Input pylldown resistance Input pylldown resistance NOUTPUTS Low-level output voltage Input pylldown resistance Input pylldown resistance NOUTPUTS Low-level output voltage pylleakage current Vout = 3.3 V SOR INPUTS Hall amplifier hysteresis voltage Hall amplifier input differential Hall amplifier input differential Hall amplifier input differential Hall amplifier input common mode voltage range Input leakage current HX+ = Hx− Hall deglitch time RIVERS High-side gate drive output voltage Io = 100 μA, VM ≥ 12V Low-side gate drive output voltage Peak gate drive current CYCLE CURRENT LIMITER Voltage limit across R <sub>ISENSE</sub> for the current limiter Time that V <sub>LIMITER</sub> is ignored, from the start of the PWM cycle | VM active current VM active current VM standby current ENABLEn = 0, VREG and VSW open VM falling VM rising 5.0 PLY Output voltage Output current LY VSW switch on-resistance Output current LY VSW switch on-resistance Output current Internal CLK50 clock frequency EL INPUTS AND OUTPUTS Low-level input voltage High-level input current Input pulldown resistance Noutput current Input pulldown resistance Noutput current Input pulldown resistance Noutput current Noutput sakage current Vout = 3.3 V, ENABLEn Son Noutput sakage current Vout = 3.3 V, ENABLEn Son Noutput leakage current Vout = 3.3 V Son Input pulldown resistance Noutput leakage current Vout = 3.3 V Son Input steres si difference Hall amplifier hysteresis difference Hall amplifier input differential Hall amplifier input common mode voltage range Input leakage current Noutput leakage current Hall amplifier input differential Hall amplifier input common mode voltage range Input leakage current Noutput leakage current Hx+ = Hx- -10 Hall deglich time RIVERS High-side gate drive output voltage Io = 100 μA, VM ≥ 12V Low-side gate drive output voltage Io = 100 μA Peak gate drive current CYCLE CURRENT LIMITER Voltage limit across Risense for the current limiter CYCLET CURRENT LIMITER Voltage limit across Risense for the current limiter Time that V <sub>LMMTER</sub> is ignored, from the start of the PVM cycle | VM active current | VM active current | # TEXAS INSTRUMENTS #### **Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|--------------------------------------------------|-----------------|-----|----------|------|------|--| | V <sub>FETOCP</sub> | Voltage limit across each external FET's drain | | 850 | 1000 | 1200 | mV | | | t <sub>FETOCP</sub> | Deglitch time for V <sub>FETOCP</sub> to trigger | | | 5 | | μs | | | V | VM undervelte de le elecut | VM rising | | 8 | | V | | | $V_{UVLO}$ | VM undervoltage lockout | VM falling | | 7.8 | | V | | | $V_{OVLO}$ | VM overvoltage lockout | VM rising | 32 | 34 | 36 | V | | | t <sub>RETRY</sub> | Fault retry time after RLOCK or OTS | | | 5 | | s | | | T <sub>TSD</sub> | Thermal shutdown die temperature | | 150 | 160 | | °C | | | t <sub>LOCK</sub> | Locked rotor detect time | | | 3 | | S | | | $V_{CPFAIL}$ | VCP failure threshold | | | VM + 3.0 | | V | | ## 7.6 Typical Characteristics 8 Detailed Description # 8.1 Overview www.ti.com.cn The DRV8307 device controls 3-phase brushless DC motors using a speed and direction input interface and Hall signals from the motor. The device drives N-channel MOSFETs with 10-V V<sub>GS</sub> and a gate drive current of 30 mA. The speed of the motor is controlled by varying the duty cycle of the input clock (pulse-width modulation). Motor speed is indicated on the HALLOUT terminal, which follows the HALL U transitions. When the DRV8307 device begins spinning a motor, it initially uses all three Hall sensor phases to commutate. After a constant speed is reached, the LOCKn terminal is pulled low and only one Hall sensor becomes used; this feature reduces jitter by eliminating the error caused by non-ideal Hall device placement and matching. Numerous protection circuits prevent system components from being damaged during adverse conditions. Monitored aspects include motor voltage and current, gate drive voltage and current, device temperature, and rotor lockup. When a fault occurs, the DRV8307 device stops driving and pulls FAULTn low, in order to prevent FET damage and motor overheating. The DRV8307 device is packaged in a compact $6 \times 6$ -mm, 40-terminal VQFN with a 0.5-mm terminal pitch, and operates through an industrial ambient temperature range of $-40^{\circ}$ C to $85^{\circ}$ C. # TEXAS INSTRUMENTS #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Hall Comparators Three comparators are provided to process the raw signals from Hall effect transducers to commutate the motor. The Hall amplifiers sense zero crossings of the differential inputs and pass the information to digital logic. The Hall amplifiers have hysteresis, and their detect threshold is centered at 0. Note, hysteresis is defined as shown in Figure 3: **Feature Description (continued)** # Hall Differential Voltage VHYS Hall Amplifier Output (Internal) Figure 3. Hall Amplifier Hysteresis In addition to hysteresis, the Hall inputs are deglitched with a circuit that ignores any extra Hall transitions for a period of 20 µs after sensing a valid transition. This prevents PWM noise from being coupled into the Hall inputs, which can result in erroneous commutation. If excessive noise is still coupled into the Hall comparator inputs, it may be necessary to add capacitors between the + and – inputs of the Hall comparators, and (or) between the input or inputs and ground. The ESD protection circuitry on the Hall inputs implements a diode to VREG. Because of this diode, the voltage on the Hall inputs should not exceed the VREG voltage. Since VREG is disabled in standby mode (ENABLEn inactive), the Hall inputs should not be driven by external voltages in standby mode. The DRV8307 device specifies if the Hall sensors are powered from VREG or VSW; however, if the Hall sensors are powered externally, they should be disabled when the DRV8307 is put into standby mode. In addition, the Hall sensors should be powered-up before enabling the motor, or an invalid Hall state may cause a delay in motor operation. #### 8.3.2 HALLOUT Output The HALLOUT terminal indicates the speed of the motor. It follows the transitions observed from the HALL U hall sensor. Figure 4 shows the HALLOUT signal. Figure 4. HALLOUT Relationship to Hall Transitions #### 8.3.3 Enable, Reset, and Clock Generation The ENABLEn terminal is used to start and stop motor operation. The ENABLEn terminal is active low. When ENABLEn is active, operation of the motor is enabled. When ENABLEn is made inactive, the motor coasts. After motor rotation has stopped (when no transitions occur on the HALLOUT terminal for a period of 1 s), the DRV8307 device enters a low-power standby state. # TEXAS INSTRUMENTS #### **Feature Description (continued)** When in the standby state: - The motor driver circuitry is disabled (all gate drive outputs are driven low, so the FET outputs are highimpedance). - The gate drive regulator and charge pump are disabled. - The VREG regulator and VSW power switch are disabled. - All analog circuitry is placed into a low power state. - The digital circuitry in the device still operates. All internal logic is reset in two different ways: - Upon device power-up - When VM drops below V<sub>RESET</sub> An internal clock generator provides all timing for the DRV8307 device. The master oscillator runs at 100 MHz. This clock is divided to a nominal 50-MHz frequency that clocks the remainder of the digital logic. #### 8.3.4 Commutation For 3-phase brushless DC motors, rotor position feedback is provided from Hall effect transducers mounted on the motor. These transducers provide three overlapping signals, each 60° apart. The windings are energized in accordance with the signals from the Hall sensors to cause the motor to move. In addition to the Hall sensor inputs, commutation is affected by a direction control, which alters the direction of motion by reversing the commutation sequence. Control of commutation direction is by the DIR input terminal. If the commanded direction changes while the motor is moving, the device allows the motor to coast until the motor stops. The stopped condition is determined by measuring the period of the HALL\_U signal; when the period exceeds 160 ms, typical operation resumes and the motor starts spinning in the commanded direction. This prevents excessive current flow in the output stage if the motor is reversed while running at speed. In standard 120° commutation, mis-positioning the Hall sensors can cause motor noise, vibration, and torque ripple. 120° commutation using a single Hall sensor (single-Hall commutation) can improve motor torque ripple and vibration because it relies on only one Hall edge for timing. #### 8.3.4.1 120° 3-Hall Commutation In standard 120° commutation, the motor phases are energized using simple combination logic based on all three Hall sensor inputs. Standard 120° commutation is in accordance with Table 1, Figure 5, and Figure 6: ## **Feature Description (continued)** Table 1. Standard 120° Commutation<sup>(1)</sup> | | HALL INPUTS | | | | | | PRE-DRIVE OUTPUTS | | | | | | |-------|-------------|-----|---------|-----|---------|-----|-------------------|-------------------------|----------|-------------------------|----------|-------------------------| | STATE | DIR = 1 | | DIR = 0 | | Phase U | | Phase V | | Phase W | | | | | | U_H | V_H | W_H | U_H | V_H | W_H | U_HSGATE | U_LSGATE | V_HSGATE | V_LSGATE | W_HSGATE | W_LSGATE | | 1 | L | L | Н | Н | Н | L | L | L | PWM | L / !PWM <sup>(2)</sup> | L | Н | | 2 | L | Н | Н | Н | L | L | PWM | L / !PWM <sup>(2)</sup> | L | L | L | Н | | 3 | L | Н | L | Н | L | Н | PWM | L / !PWM <sup>(2)</sup> | L | Н | L | L | | 4 | Η | Н | L | L | L | Н | L | L | L | Н | PWM | L / !PWM <sup>(2)</sup> | | 5 | Η | L | L | L | Н | Н | L | Н | L | L | PWM | L / !PWM <sup>(2)</sup> | | 6 | Η | L | Н | L | Н | L | L | Н | PWM | L / !PWM <sup>(2)</sup> | L | L | | 1X | Н | Н | Н | L | L | L | L | L | L | L | L | L | | 2X | L | L | L | Н | Н | Н | L | L | L | L | L | L | <sup>(1)</sup> Hall sensor is H if the positive input terminal voltage is higher than the negative input terminal voltage. States 1X and 2X are illegal input combinations. <sup>(2)</sup> During states where the phase is driven with a PWM signal, using asynchronous rectification, the LS gate is held off (L); using synchronous rectification, the LS gate is driven with the inverse of the HS gate. (1) !PWM for Sync Rectification Figure 5. Standard 120° Commutation (DIR = 1) Figure 6. Standard 120° Commutation (DIR = 0) #### 8.3.4.2 120° Single-Hall Commutation To generate commutation timing for single-Hall commutation, a digital timer is used to create a clock that runs at 960x the Hall sensor frequency. Only one Hall sensor input, HALL\_U, is used for commutation; this eliminates any torque ripple caused by mechanical or electrical offsets of individual Hall sensors. Single-Hall commutation is only enabled when the motor is operating at a nearly constant speed or speed-locked condition. To control this function, logic is used to determine when the speed is constant. This logic generates the LOCK signal. The LOCK signal is also output on the LOCKn terminal. Until LOCK goes active (for example, at start-up, stop, or application of a sudden load that causes motor speed to drop very quickly), standard 120° commutation is used requiring all three Hall sensors. Timing of 120° single-Hall commutation is essentially the same as standard 120° commutation shown previously. However, there are small time differences in when the transitions occur. #### 8.3.5 Braking Motor braking can be initiated by the BRAKE terminal. Table 2. Brake Behavior | BRAKE Terminal | Resulting Function | | | | |----------------|--------------------|--|--|--| | 0 | Not brake | | | | | 1 | Brake | | | | When the motor is braking, all low-side drivers are held in an on state, causing all low-side FETs to turn on. #### 8.3.6 Output Pre-Drivers The output drivers for each phase consist of N-channel and P-channel MOSFET devices arranged as a CMOS buffer. They are designed to directly drive the gate of external N-channel power MOSFETs. The outputs provide synchronous rectification operation. In synchronous rectification, the low-side FET is turned on when the high side is turned off. The high-side gate drive output UHSG is driven to VCP whenever the duty cycle output U PD from the PWM generator is high, the enable signal U\_HS from the commutation logic is active, and the current limit (V\_IMITER) is not active. If the high-side FET is on and a current limit event occurs, the high-side FET is immediately turned off until the next PWM cycle. The low-side gate drive ULSG is driven to VM whenever the internal signal U\_LS is high, or whenever synchronous rectification is active and UHSG is low. Phases V and W operate in an identical fashion. Figure 7. Pre-Driver Block Diagram Figure 8. Gate Control Behavior The peak drive current of the pre-drivers is fixed at 30 mA. When changing the state of the output, the peak current is applied for a short period of time (15 µs) to charge the gate capacitance. After this time, a weak current source is used to keep the gate at the desired state. During high-side turn-on, the low-side gate is held low with a low impedance. This prevents the gate-source capacitance of the low-side FET from inducing turn-on. Similarly, during low-side turn-on, the high-side gate is held off with a low impedance. The pre-driver circuits include enforcement of a dead time in analog circuitry, which prevents the high-side and low-side FETs from conducting at the same time. #### 8.3.7 Current Limit The current limit circuit activates if the voltage detected across the low-side sense resistor exceeds V<sub>LIMITER</sub>. Note that the current limit circuit is ignored immediately after the PWM signal goes active for a short blanking time, to prevent false trips of the current limit circuit. If current limit activates, the high-side FET is disabled until the beginning of the next PWM cycle. If synchronous rectification is enabled when the current limit activates, the low-side FET is activated while the high-side FET is disabled. #### 8.3.8 Charge Pump Since the output stages use N-channel FETs, a gate drive voltage higher than the VM power supply is needed to fully enhance the high-side FETs. The DRV8307 device integrates a charge pump circuit that generates a voltage approximately 10 V more than the VM supply for this purpose. The charge pump requires two external capacitors for operation. For details on these capacitors (value, connection, and so forth), refer to Figure 9. The charge pump is shut down when in standby mode (ENABLEn inactive). Figure 9. Charge Pump Block Diagram #### 8.3.9 5-V Linear Regulator A 5-V linear regulator (VREG) is provided to power internal logic and external circuitry, such as the Hall effect sensors. A capacitor must be connected from the VREG output to ground, even if the output is not used for external circuitry. The recommended capacitor value is a 0.1-µF, 10-V ceramic capacitor. The VREG output is designed to provide up to 30-mA output current, but power dissipation and thermal conditions must be considered. As an example, with 24 V in and 20 mA out, power dissipated in the linear regulator is $19 \text{ V} \times 20 \text{ mA} = 380 \text{ mW}$ . The VREG regulator is shutdown in standby mode (when ENABLEn is inactive). #### 8.3.10 Power Switch A low-current switch is provided in the DRV8307 device that can be used to power the Hall sensors or other external circuitry through the VSW terminal. When ENABLEn is active the switch is turned on, connecting the VSW terminal to VM. When ENABLEn is inactive the switch is turned off (standby mode). #### 8.3.11 Protection Circuits A number of protection circuits are included in the DRV8307 device. Faults are reported by asserting the FAULTn terminal (an active-low, open-drain output signal). #### 8.3.11.1 VM Undervoltage Lockout (UVLO) If the VM power supply drops, there may not be enough voltage to fully turn on the output FETs. Operation in this condition causes excessive heating in the output FETs. To protect against this, the DRV8307 device contains an UVLO circuit. In the event that the VM supply voltage drops below the UVLO threshold ( $V_{UVLO}$ ), the FAULTn terminal is driven active and the motor driver is disabled. After VM returns to a voltage above the UVLO threshold, the FAULTn terminal is high impedance and operation of the motor driver automatically resumes. #### 8.3.11.2 VM Overvoltage (VMOV) In some cases, energy from the mechanical system can be forced back into the VM power supply. This can result in the VM power supply being boosted by the energy in the mechanical system, causing breakdown of the output FETs, or damaging the DRV8307 device. To protect against this, the DRV8307 device has overvoltage protection. An overvoltage event is recognized if the VM voltage exceeds the overvoltage threshold ( $VM_{OVLO}$ ). Note that for the output FETs to be protected, they must be rated for a voltage greater than the selected overvoltage threshold. In the event of an overvoltage, the FAULTn terminal is pulled low. The output stage is forced into asynchronous rectification. After VM returns to a voltage below the overvoltage threshold, the FAULTn terminal is high impedance. After a fixed 60-µs delay, synchronous rectification is re-enabled. #### 8.3.11.3 Motor Overcurrent Protection (OCP) OCP is provided on each FET in addition to the current limit circuit. The OCP circuit is designed to protect the output FETs from atypical conditions such as a short circuit between the motor outputs and each other, power, or ground. The OCP circuit is independent from the current limit circuitry. OCP works by monitoring the voltage drop across the external FETs when they are enabled. If the voltage across a driven FET exceeds $V_{\text{FETOCP}}$ for more than $t_{\text{FETOCP}}$ an OCP event is recognized. In addition to monitoring the voltage across the FETs, an OCP event is triggered if the voltage applied to the ISEN terminal exceeds the $V_{\text{SENSEOCP}}$ threshold voltage. In the event of an OCP event, FAULTn is pulled low and the motor driver is disabled. After a fixed delay of 5 ms, the FAULTn terminal is driven inactive and the motor driver is re-enabled. #### 8.3.11.4 Charge Pump Failure (CPFAIL) If the voltage generated by the high-side charge pump is too low, the high-side output FETs are not fully turned on and excessive heating results. To protect against this, the DRV8307 device has a circuit that monitors the charge pump voltage. If the charge pump voltage drops below $V_{CPFAIL}$ , the FAULTn terminal is pulled low and the motor driver is disabled. After the charge pump voltage returns to a voltage above the $V_{CPFAIL}$ threshold, the FAULTn terminal is high impedance and operation of the motor driver automatically resumes. #### 8.3.11.5 Charge Pump Short (CPSC) To protect against excessive power dissipation inside the DRV8307 device, a circuit monitors the charge pump and disables it in the event of a short circuit on the PCB. If a short circuit is detected on the charge pump, the FAULTn terminal is pulled low and the motor driver is disabled. After a fixed period of 5 s, the FAULTn terminal is high impedance and operation of the motor driver automatically resumes. If the short circuit condition is still present, the cycle repeats. #### 8.3.11.6 Rotor Lockup (RLOCK) Circuitry in the DRV8307 device detects a locked or stalled rotor. This RLOCK can occur in the event of a mechanical jam or excessive torque load that causes the motor to stop rotating while enabled. The rotor lock condition is set if there are no transitions detected on the HALLOUT signal for 3 s. RLOCK can also occur if the three Hall signals are an invalid state (all High or all Low), which can be caused by a bad wire connection. If the BRAKE terminal goes high for longer than 3 s while the PWM clock is on DRV8307 will detect RLOCK. If a locked rotor condition is recognized, the FAULTn terminal is pulled low and the motor driver is disabled. The part re-enables itself after a fixed delay of 5 s. #### 8.3.11.7 Overtemperature (OTS) To protect against any number of faults that could result in excessive power dissipation inside the device, the DRV8307 device includes overtemperature protection. Overtemperature protection activates if the temperature of the die exceeds the OTS threshold temperature $(T_{TSD})$ . If this occurs, the FAULTn terminal is pulled low and the device is disabled. The part re-enables itself after a fixed delay of 5 s. #### 8.4 Device Functional Modes #### 8.4.1 Clock PWM Mode In PWM input mode, the PWM input signal is timed using a 50-MHz clock to generate a 12-bit number that corresponds to the duty cycle of the incoming PWM signal. The input PWM frequency should be between 16 and 50 kHz; higher PWM frequencies work, but resolution is degraded. Note that the gate driver's output PWM frequency is independent of the speed control PWM input frequency; the output PWM frequency is 25 kHz. The outputs of the PWM generators are the signals U\_PD, V\_PD, and W\_PD. These contain the duty cycle information for each phase. Figure 10 shows modulation and PWM generation. Figure 10. Modulation and PWM Generation #### 9 Application and Implementation #### 9.1 Application Information #### 9.1.1 Hall Sensor Configurations and Connections The Hall sensor inputs on the DRV8307 device are capable of interfacing with a variety of Hall sensors. Typically, a Hall element is used, which outputs a differential signal on the order of 100 mV. To use this type of sensor, the VREG regulator can be used to power the Hall sensor. Figure 11 shows the connections. Figure 11. Differential Hall Sensor Connections Since the amplitude of the Hall sensor output signal is very low, often capacitors are placed across the Hall inputs to help reject noise coupled from the motor PWM. Typically capacitors from 1 to 10 nF are used. Some motors use digital Hall sensors with open-drain outputs. These sensors can also be used with the DRV8307 device, with the addition of a few resistors (see Figure 12). Figure 12. Single-Ended Hall Sensor Connections The negative (Hx-) inputs are biased to 2.5 V by a pair of resistors between VREG and ground. For open-collector Hall sensors, an additional pullup resistor to VREG is needed on the positive (Hx+) input. #### 9.1.2 ENABLEn Considerations Because the ENABLEn function doubles as a sleep (low-power shutdown) function, there are some important considerations when asserting and deasserting ENABLEn. www.ti.com.cn ZHCSCE5 – APRIL 2014 #### **Application Information (continued)** While the motor driver is enabled, the deassertion of ENABLEn initiates a stop-and-power-down sequence. This sequence starts by disabling the motor (coasting) and waiting for rotation to stop. After rotation is stopped for 1 s (as determined by the absence of transitions on HALLOUT), the internal circuitry is powered-down, the V5 regulator and power switch are disabled, and internal clocks are stopped. After this stop-and-power-down sequence has been initiated (by deasserting the ENABLEn terminal for at least 1.2 µs), the sequence continues to completion, regardless of the state of ENABLEn. If ENABLEn is immediately returned to the active state, the motor slows and stops for 1 s, then starts again. # TEXAS INSTRUMENTS #### 9.2 Typical Application Figure 13. Schematic #### 9.2.1 Design Requirements | Design Parameter | Value | | | | |-------------------------|--------------------------------------------|--|--|--| | Supply voltage | 8.5 to 32 V | | | | | PWM frequency | 16 to 50 kHz | | | | | PWM duty cycle | 0% to 100% | | | | | Current limiter | V <sub>LIMITER</sub> / R <sub>ISENSE</sub> | | | | | External FETs | N-channel MOSFETs | | | | | Bulk supply capacitance | 2 to 4 μF per watt | | | | #### 9.2.2 Detailed Design Procedure When designing a system with the DRV8307, determine an operating motor voltage between 8.5 to 32 V. Higher voltages directly scale motor speed, with the same PWM input. The frequency of the input clock (PWM) must be between 16 and 50 kHz. Note that this frequency does not affect the pre-driver output frequency, which is fixed at 25 kHz (typical). The PWM duty cycle controls motor speed and can be set either to a fixed value or varied while the motor is spinning. If it is changed while spinning, use gradual steps (for example, 1% increments), because a large change in the commanded duty cycle can cause a large step in commutation, which can lock up the motor. This behavior is typical with other industry devices. The DRV8307 device constantly monitors motor current and reduces FET drive when necessary, to keep current within $V_{LIMITER}$ / $R_{ISENSE}$ . This feature reduces the requirements of power supply current capacity and bulk capacitance to maintain a stable voltage, especially during motor startup. The designer should target a peak current limit and size $R_{ISENSE}$ appropriately. $V_{LIMITER}$ is fixed at 0.25 V (typical). $$R_{ISENSE} = 0.25 \text{ V} / I_{PEAK} \tag{1}$$ For example, if 4-A peak is desired, then a $0.06-\Omega$ resistor should be chosen as in Equation 2. $$0.06 \Omega = 0.25 \text{ V} / 4 \text{ A}$$ (2) When selecting the power FETs, use six N-channel MOSFETs. They must support $V_{GS} > 10 \text{ V}$ (since the DRV8307 device drives 10 V $V_{GS}$ ). They must also support $V_{DS} > VM$ , and TI recommends to have 1.5x to 2x margin, to prevent FET damage during transient voltage spikes that can occur when motors change speeds. It is important to use large bulk capacitance on VM, and the required size depends on the power of the motor. Of course, power = voltage $\times$ current. A general recommendation is to use 2 to 4 $\mu$ F per watt. If a motor system uses 24 V and 3 A, a reasonable choice is 144 to 288 $\mu$ F. #### 9.2.3 Application Performance Plot Figure 14. Typical Spinup Profile #### 10 Power Supply Recommendations The DRV8307 device is designed to operate from an input voltage supply range between 8.5 and 32 V. This supply should be well regulated. TI recommends using a minimum bulk capacitance of 47 $\mu$ F to minimize transients on the supply. #### 11 Layout #### 11.1 Layout Guidelines For VM, place 0.1- $\mu$ F bypass capacitor close to the device. Take care to minimize the loop formed by the bypass capacitor connection from VM to GND. #### 11.2 Layout Example www.ti.com.cn ZHCSCE5 – APRIL 2014 #### 12 器件和文档支持 #### 12.1 Trademarks All trademarks are the property of their respective owners. #### 12.2 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. # TEXAS INSTRUMENTS ## 13 机械封装和可订购信息 以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | DRV8307RHAR | Active | Production | VQFN (RHA) 40 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | DRV8307 | | DRV8307RHAR.A | Active | Production | VQFN (RHA) 40 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | DRV8307 | | DRV8307RHAR.B | Active | Production | VQFN (RHA) 40 | 2500 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 85 | DRV8307 | | DRV8307RHAT | Active | Production | VQFN (RHA) 40 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | DRV8307 | | DRV8307RHAT.A | Active | Production | VQFN (RHA) 40 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | DRV8307 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. 6 x 6, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司