**DLP5500** 



# DLP5500 DLP 0.55 英寸 XGA 系列 450 数字微镜器件

## 1 特性

- 0.55 英寸微镜阵列对角线
  - 1024 x 768 铝制微米级微镜 (XGA 分辨率) 阵
  - 10.8µm 微镜间距
  - ±12° 微镜倾斜角 (相对于平面)
  - 设计用于角落照明
- 设计用于宽带可见光 (420nm 700nm):
  - 窗透射率为97%(单通,两个窗面)
  - 微镜反射率为 88%
  - 阵列衍射效率为86%
  - 阵列填充系数为 92%
- 16 位低电压差分信号 (LVDS)、双倍数据速率 (DDR) 输入数据总线
- 200MHz 输入数据时钟速率
- 针对高速图形速率的专用 DLPC200 控制器:
  - 5,000Hz (1位二进制图形)
  - 500Hz (8 位灰度图形)
- 针对高速图形速率的专用 DLPC900 控制器:
  - 10,638.298Hz (1位二进制图形)
  - 266.453Hz (8位灰度图形)
- 450 系列封装特性:
  - 散热区域 18mm × 12mm, 支持高屏幕流明 (>2000 lm)
  - 149 微针栅阵列可靠电气连接
  - 封装匹配 Amphenol InterCon 系统 450-2.700-L-13.25-149 插孔

## 2 应用

- 工业
  - 适用于机器视觉和质量控制的 3D 扫描仪
  - 3D 打印
  - 直接成像光刻技术
  - 激光打标和修复
  - 工业和医疗成像
  - 医疗仪器
  - 数字曝光系统
- 医疗
  - 眼科
  - 针对四肢和皮肤测量的 3D 扫描仪
  - 高光谱成像
- 显示器
  - 3D 成像显微镜
  - 智能和自适应照明

## 3 说明

拥有超过 75 万个微镜的高分辨率 DLP5500 (0.55" XGA) 数字微镜器件 (DMD) 是一种空间光调制器 (SLM),调制入射光的振幅、方向和/或相位。这种先进 光控制技术适用于工业、医疗和消费类市场上的许多应 用。DLP5500 能够为 3D 打印应用实现精细分辨率。

### 器件信息

| 器件型号    | <b>封装</b> <sup>(1)</sup> | 封装<br>尺寸          |  |  |
|---------|--------------------------|-------------------|--|--|
| DLP5500 | CPGA (149)               | 22.30mm × 32.20mm |  |  |

(1) 有关更多信息,请参阅节 13。



典型应用



# **Table of Contents**

| 1 | 特性                                             | . 1 |
|---|------------------------------------------------|-----|
| 2 | 应用                                             | . 1 |
| 3 | 说明                                             | . 1 |
|   | 说明(续)                                          |     |
|   | Pin Configuration and Functions                |     |
|   | Specifications                                 |     |
|   | 6.1 Absolute Maximum Ratings                   | . 7 |
|   | 6.2 Storage Conditions                         | . 7 |
|   | 6.3 ESD Ratings                                | . 7 |
|   | 6.4 Recommended Operating Conditions           | 8   |
|   | 6.5 Thermal Information                        |     |
|   | 6.6 Electrical Characteristics                 | 10  |
|   | 6.7 Timing Requirements                        |     |
|   | 6.8 System Mounting Interface Loads            |     |
|   | 6.9 Micromirror Array Physical Characteristics |     |
|   | 6.10 Micromirror Array Optical Characteristics | 18  |
|   | 6.11 Window Characteristics                    |     |
|   | 6.12 Chipset Component Usage Specification     |     |
| 7 | Detailed Description                           |     |
|   | 7.1 Overview                                   |     |
|   | 7.2 Functional Block Diagram                   |     |
|   | 7.3 Feature Description                        |     |
|   | 7.4 Device Functional Modes                    | 25  |

| 7.5 Window Characteristics and Optics           | 25 |
|-------------------------------------------------|----|
| 7.6 Micromirror Array Temperature Calculation   | 26 |
| 7.7 Micromirror Landed-on/Landed-Off Duty Cycle |    |
| 8 Application and Implementation                | 30 |
| 8.1 Application Information                     |    |
| 8.2 Typical Application                         |    |
| 9 Power Supply Recommendations                  | 33 |
| 9.1 DMD Power-Up and Power-Down Procedures      | 33 |
| 10 Layout                                       | 34 |
| 10.1 Layout Guidelines                          |    |
| 10.2 Layout Example                             | 34 |
| 11 Device and Documentation Support             | 36 |
| 11.1 Device Support                             | 36 |
| 11.2 Documentation Support                      | 36 |
| 11.3 Related Documentation                      | 36 |
| 11.4 支持资源                                       |    |
| 11.5 Trademarks                                 | 37 |
| 11.6 静电放电警告                                     | 37 |
| 11.7 术语表                                        | 37 |
| 12 Revision History                             |    |
| 13 Mechanical, Packaging, and Orderable         |    |
| Information                                     | 37 |

# 4 说明(续)

XGA 分辨率支持扫描更大的物体,这对于 3D 机器视觉应用有直接帮助。DLP5500 需要与 DLPC200 数字控制器和 DLPA200 模拟驱动器结合使用才能实现可靠功能和操作。这种专用芯片组提供可靠的高分辨率 XGA 和高速系统解决方案。

# **5 Pin Configuration and Functions**



图 5-1. FYA Package 149-Pin CPGA Series 450 Bottom View

| 表 | 5-1. | Pin | <b>Functions</b> |
|---|------|-----|------------------|
|---|------|-----|------------------|

| PIN <sup>(</sup> | PIN <sup>(1)</sup> |         | SIGNAL | DATA                                    | INTERNAL     | СГОСК       | DESCRIPTION              | TRACE |
|------------------|--------------------|---------|--------|-----------------------------------------|--------------|-------------|--------------------------|-------|
| NAME             | NO.                | (I/O/P) |        | RATE <sup>(2)</sup> TERM <sup>(3)</sup> |              | DESCRIPTION | (mils) <sup>(4)</sup>    |       |
| DATA INPUTS      |                    |         |        |                                         |              |             |                          |       |
| D_AN1            | G20                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 715   |
| D_AP1            | H20                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 744   |
| D_AN3            | H19                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 688   |
| D_AP3            | G19                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 703   |
| D_AN5            | F18                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1 [                      | 686   |
| D_AP5            | G18                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1 [                      | 714   |
| D_AN7            | E18                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 689   |
| D_AP7            | D18                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | Innut data hus A (I)(DC) | 705   |
| D_AN9            | C20                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | Input data bus A (LVDS)  | 687   |
| D_AP9            | D20                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1 [                      | 715   |
| D_AN11           | B18                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1                        | 715   |
| D_AP11           | A18                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1 [                      | 732   |
| D_AN13           | A20                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1 [                      | 686   |
| D_AP13           | B20                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 715   |
| D_AN15           | B19                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      |                          | 700   |
| D_AP15           | A19                | Input   | LVCMOS | DDR                                     | Differential | DCLK_A      | 1                        | 719   |

Product Folder Links: DLP5500

提交文档反馈



# 表 5-1. Pin Functions (续)

| PIN <sup>(1</sup> | )           | TYPE       |             | DATA                | INTERNAL            |         |                         | TRACE                 |
|-------------------|-------------|------------|-------------|---------------------|---------------------|---------|-------------------------|-----------------------|
| NAME              | NO.         | (I/O/P)    | SIGNAL      | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | CLOCK   | DESCRIPTION             | (mils) <sup>(4)</sup> |
| D_BN1             | K20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 716                   |
| D_BP1             | J20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 745                   |
| D_BN3             | J19         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 686                   |
| D_BP3             | K19         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 703                   |
| D_BN5             | L18         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 686                   |
| D_BP5             | K18         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 714                   |
| D_BN7             | M18         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 693                   |
| D_BP7             | N18         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 709                   |
| D_BN9             | P20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  | Input data bus B (LVDS) | 687                   |
| D_BP9             | N20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 715                   |
| D_BN11            | R18         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 702                   |
| D_BP11            | T18         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 719                   |
| D_BN13            | T20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 686                   |
| D_BP13            | R20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 715                   |
| D_BN15            | R19         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 680                   |
| D_BP15            | T19         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 700                   |
| DCLK_AN           | D19         | Input      | LVCMOS      | _                   | Differential        | _       | Input data bus A Clock  | 700                   |
| DCLK_AP           | E19         | Input      | LVCMOS      | _                   | Differential        | _       | (LVDS)                  | 728                   |
| DCLK_BN           | N19         | Input      | LVCMOS      | _                   | Differential        | _       | Input data bus B Clock  | 700                   |
| DCLK_BP           | M19         | Input      | LVCMOS      | _                   | Differential        | _       | (LVDS)                  | 728                   |
| OATA CONTROL      | INPUTS      | •          | •           |                     |                     |         |                         |                       |
| SCTRL_AN          | F20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_A  |                         | 716                   |
| SCTRL_AP          | E20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_A  | Data Control (IV/DC)    | 731                   |
| SCTRL_BN          | L20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  | Data Control (LVDS)     | 707                   |
| SCTRL_BP          | M20         | Input      | LVCMOS      | DDR                 | Differential        | DCLK_B  |                         | 722                   |
| SERIAL COMMU      | NICATION (S | CP) AND CO | NFIGURATION |                     |                     |         |                         |                       |
| SCP_CLK           | A8          | Input      | LVCMOS      | _                   | Pulldown            | _       |                         | _                     |
| SCP_DO            | A9          | Output     | LVCMOS      | _                   |                     | SCP_CLK |                         | _                     |
| SCP_DI            | A5          | Input      | LVCMOS      | _                   | Pulldown            | SCP_CLK |                         | _                     |
| SCP_EN            | B7          | Input      | LVCMOS      | _                   | Pulldown            | SCP_CLK |                         | _                     |
| PWRDN             | В9          | Input      | LVCMOS      | _                   | Pulldown            | _       |                         | _                     |
| MICROMIRROR I     | BIAS CLOCK  | ING PULSE  |             |                     |                     |         |                         |                       |
| MODE_A            | A4          | Input      | LVCMOS      |                     | Pulldown            |         |                         | _                     |
|                   |             |            |             |                     |                     |         |                         |                       |

### www.ti.com.cn

# 表 5-1. Pin Functions (续)

| PIN <sup>(1</sup> | )   | TYPE    | SIGNAL | DATA                | INTERNAL            | CLOCK | DESCRIPTION                                        | TRACE                 |
|-------------------|-----|---------|--------|---------------------|---------------------|-------|----------------------------------------------------|-----------------------|
| NAME              | NO. | (I/O/P) | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | CLOCK | DESCRIPTION                                        | (mils) <sup>(4)</sup> |
| MBRST0            | C3  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST1            | D2  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST2            | D3  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST3            | E2  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST4            | G3  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST5            | E1  | Input   | Analog | _                   | _                   | _     | Micromirror Pico                                   | _                     |
| MBRST6            | G2  | Input   | Analog | _                   | _                   | _     | Micromirror Bias Clocking Pulse                    | _                     |
| MBRST7            | G1  | Input   | Analog | _                   | _                   | _     | "MBRST" signals "clock" micromirrors into state of | _                     |
| MBRST8            | N3  | Input   | Analog | _                   | _                   | _     | LVCMOS memory cell                                 | _                     |
| MBRST9            | M2  | Input   | Analog | _                   | _                   | _     | associated with each mirror.                       | _                     |
| MBRST10           | M3  | Input   | Analog | _                   | _                   | _     | Tillitor.                                          | _                     |
| MBRST11           | L2  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST12           | J3  | Input   | Analog | _                   |                     | _     |                                                    | _                     |
| MBRST13           | L1  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST14           | J2  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |
| MBRST15           | J1  | Input   | Analog | _                   | _                   | _     |                                                    | _                     |

Product Folder Links: DLP5500



# 表 5-1. Pin Functions (续)

| PIN <sup>(1</sup> | )                                                                                                                                                                               | TYPE         |        | DATA                | INTERNAL            |       |                                      | TRACE                 |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|---------------------|---------------------|-------|--------------------------------------|-----------------------|
| NAME              | NO.                                                                                                                                                                             | (I/O/P)      | SIGNAL | RATE <sup>(2)</sup> | TERM <sup>(3)</sup> | CLOCK | DESCRIPTION                          | (mils) <sup>(4)</sup> |
| POWER             |                                                                                                                                                                                 |              |        |                     |                     |       |                                      |                       |
| V <sub>CC</sub>   | B11,B12,B1<br>3,B16,R12,<br>R13,R16,R<br>17                                                                                                                                     | Power        | Analog | _                   | -                   | _     | Power for LVCMOS<br>Logic            | _                     |
| V <sub>CCI</sub>  | A12,A14,A1<br>6,T12,T14,<br>T16                                                                                                                                                 | Power        | Analog | _                   | _                   | _     | Power supply for LVDS<br>Interface   | _                     |
| V <sub>CC2</sub>  | C1,D1,M1,<br>N1                                                                                                                                                                 | Power        | Analog | _                   | _                   | _     | Power for High Voltage<br>CMOS Logic | _                     |
| V <sub>SS</sub>   | A6,A11,A13<br>,A15,A17,B<br>4,B5,B8,B1<br>4,B15,B17,<br>C2,C18,C1<br>9,F1,F2,F1<br>9,H1,H2,H3<br>,H18,J18,K<br>1,K2,L19,N<br>2,P18,P19,<br>R4,R9,R14,<br>R15,T7,T13<br>,T15,T17 | Power        | Analog | _                   |                     | _     | Common return for all power inputs   | _                     |
| RESERVED SIGN     | IALS (Not for                                                                                                                                                                   | use in syste | em)    |                     |                     |       |                                      |                       |
| RESERVED_R7       | R7                                                                                                                                                                              | Input        | LVCMOS | _                   | Pulldown            | _     |                                      | _                     |
| RESERVED_R8       | R8                                                                                                                                                                              | Input        | LVCMOS | _                   | Pulldown            | _     | Pins should be                       | _                     |
| RESERVED_T8       | T8                                                                                                                                                                              | Input        | LVCMOS | _                   | Pulldown            | _     | connected to V <sub>SS</sub>         | _                     |
| RESERVED_B6       | В6                                                                                                                                                                              | Input        | LVCMOS | _                   | Pulldown            | _     |                                      | _                     |
| NO_CONNECT        | A3, A7,<br>A10, B2,<br>B3, B10,<br>E3, F3, K3,<br>L3, P1, P2,<br>P3, R1, R2,<br>R3, R5, R6,<br>R10, R11,<br>T1, T2, T3,<br>T4, T5, T6,<br>T9, T10,                              | _            | _      | _                   | _                   | _     | DO NOT CONNECT                       | _                     |

- (1) The following power supplies are required to operate the DMD: VCC, VCCI, VCC2. VSS must also be connected.
- (2) DDR = Double Data Rate. SDR = Single Data Rate. Refer to the † 6.7 for specifications and relationships.
- (3) Refer to  $\ensuremath{^{\ddagger}}\xspace$  6.6 for differential termination specification.
- (4) Internal Trace Length (mils) refers to the package electrical trace length.

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

| •                 |                                                                                             | ,                       | MIN   | MAX                   | UNIT |
|-------------------|---------------------------------------------------------------------------------------------|-------------------------|-------|-----------------------|------|
| ELECTR            | RICAL                                                                                       |                         |       |                       |      |
| V <sub>CC</sub>   | Voltage applied to V <sub>CC</sub> <sup>(2) (3)</sup>                                       |                         | - 0.5 | 4                     | V    |
| V <sub>CCI</sub>  | Voltage applied to V <sub>CCI</sub> <sup>(2)</sup> <sup>(3)</sup>                           |                         | - 0.5 | 4                     | V    |
|                   | Delta supply voltage  V <sub>CC</sub> - V <sub>CCI</sub>   <sup>(4)</sup>                   |                         |       | 0.3                   | V    |
| V <sub>ID</sub>   | Maximum differential voltage, Damage can occur to internal resistor if exceeded See   ☐ 6-6 |                         |       | 700                   | mV   |
| V <sub>CC2</sub>  | Voltage applied to V <sub>OFFSET</sub> (2) (3) (4)                                          |                         | - 0.5 | 8                     | V    |
| $V_{MBRST}$       | Voltage applied to MBRST[0:15] Input Pins                                                   |                         |       | 28                    | V    |
|                   | Voltage applied to all other pins <sup>(2)</sup>                                            |                         | - 0.5 | V <sub>CC</sub> + 0.3 | V    |
| I <sub>OH</sub>   | Current required from a high-level output                                                   | V <sub>OH</sub> = 2.4 V |       | - 20                  | mA   |
| I <sub>OL</sub>   | Current required from a low-level output                                                    | V <sub>OL</sub> = 0.4 V |       | 15                    | mA   |
| ENVIRO            | NMENTAL                                                                                     |                         |       |                       |      |
| I <sub>OL</sub> C | Case temperature: operational (5) (6)                                                       |                         | - 20  | 90                    | °C   |
|                   | Case temperature: non - operational (                                                       | 6)                      | - 40  | 90                    | °C   |
|                   | Dew Point (Operating and non-Operat                                                         | ting)                   |       | 81                    | °C   |

- (1) Stresses beyond those listed under #6.1 may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under #6.4. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub> (ground).
- (3) Voltages V<sub>CC</sub>, V<sub>CCI</sub>, and V<sub>CC2</sub> are required for proper DMD operation.
- (4) Exceeding the recommended allowable absolute voltage difference between V<sub>CC</sub> and V<sub>CCI</sub> may result in an excess current draw. The difference between V<sub>CC</sub> and V<sub>CCI</sub>, | V<sub>CC</sub> V<sub>CCI</sub>|, should be less than .3V.
- (5) Exposure of the DMD simultaneously to any combination of the maximum operating conditions for case temperature, differential temperature, or illumination power density (see #6.4).
- (6) DMD Temperature is the worst-case of any test point shown in 图 7-4or the active array as calculated by the #7.6.

## **6.2 Storage Conditions**

applicable before the DMD is installed in the final product

|                  |                         |                                    | MIN  | MAX | UNIT |
|------------------|-------------------------|------------------------------------|------|-----|------|
| T <sub>stg</sub> | DMD storage temperature |                                    | - 40 | 80  | °C   |
| т                | Storage dew point       | Storage Dew Point - longterm (1)   |      | 24  | °C   |
| I DP             | Storage dew point       | Storage Dew Point - short term (2) |      | 28  |      |

- (1) Long-term is defined as the usable life of the device.
- (2) Dew points beyond the specified long-term dew point are for short-term conditions only, where short-term is defined as less than 60 cumulative days over the usable life of the device (operating, non-operating, or storage).

### 6.3 ESD Ratings

Copyright © 2024 Texas Instruments Incorporated

|                    |                         |                                                                                                           | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Electrostatic discharge immunity for LVCMOS [I/O] pins <sup>(2)</sup>                                     | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all other pins [power, control pins] except MBRST (1) | ±2000 | V    |
|                    |                         | Electrostatic discharge immunity for MBRST[0:15] pins <sup>(2)</sup>                                      | <250  |      |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) Tested in accordance with JESD22-A114-B Electrostatic Discharge (ESD) sensitivity testing Human Body Model (HBM).

Product Folder Links: DLP5500



# **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                    |                                                                              | MIN   | NOM | MAX        | UNIT |
|------------------------------------|------------------------------------------------------------------------------|-------|-----|------------|------|
| SUPPLY VOLTAGES(1)                 | ) (2)                                                                        |       |     |            |      |
| V <sub>CC</sub>                    | Supply voltage for LVCMOS core logic                                         | 3.15  | 3.3 | 3.45       | V    |
| V <sub>CCI</sub>                   | Supply voltage for LVDS receivers                                            | 3.15  | 3.3 | 3.45       | V    |
| V <sub>CC2</sub>                   | Mirror electrode and HVCMOS supply voltage (1) (2)                           | 8.25  | 8.5 | 8.75       | V    |
| V <sub>CCI</sub> - V <sub>CC</sub> | Supply voltage delta (absolute value) (3)                                    |       |     | 0.3        | V    |
| V <sub>MBRST</sub>                 | Micromirror clocking pulse voltages                                          | -27   |     | 26.5       | V    |
| LVCMOS PINS                        |                                                                              | '     |     | '          |      |
| V <sub>IH</sub>                    | High level Input voltage <sup>(4)</sup>                                      | 1.7   | 2.5 | VCC + 0.15 | V    |
| V <sub>IL</sub>                    | Low level Input voltage <sup>(4)</sup>                                       | - 0.3 |     | 0.7        | V    |
| I <sub>OH</sub>                    | High level output current at V <sub>OH</sub> = 2.4 V                         |       |     | - 20       | mA   |
| I <sub>OL</sub>                    | Low level output current at V <sub>OL</sub> = 0.4 V                          |       |     | 15         | mA   |
| T <sub>PWRDNZ</sub>                | PWRDNZ pulse width <sup>(5)</sup>                                            | 10    |     |            | ns   |
| SCP INTERFACE                      |                                                                              | '     |     |            |      |
| $f_{clock}$                        | SCP clock frequency <sup>(6)</sup>                                           |       |     | 500        | kHz  |
| t <sub>SCP_SKEW</sub>              | Time between valid SCPDI and rising edge of SCPCLK <sup>(7)</sup>            | - 800 |     | 800        | ns   |
| t <sub>SCP_DELAY</sub>             | Time between valid SCPDO and rising edge of SCPCLK <sup>(7)</sup>            |       |     | 700        | ns   |
| t <sub>SCP_BYTE_INTERVAL</sub>     | Time between consecutive bytes                                               | 1     |     |            | μs   |
| t <sub>SCP_NEG_ENZ</sub>           | Time between falling edge of SCPENZ and the first rising edge of SCPCLK      | 30    |     |            | ns   |
| t <sub>SCP_PW_ENZ</sub>            | SCPENZ inactive pulse width (high level)                                     | 1     |     |            | μs   |
| t <sub>SCP_OUT_EN</sub>            | Time required for SCP output buffer to recover after SCPENZ (from tri-state) |       |     | 1.5        | ns   |
| $f_{\sf clock}$                    | SCP circuit clock oscillator frequency (8)                                   | 9.6   |     | 11.1       | MHz  |

## 6.4 Recommended Operating Conditions (续)

over operating free-air temperature range (unless otherwise noted)

|                                   |                                                                      | MIN      | NOM  | MAX                                  | UNIT               |
|-----------------------------------|----------------------------------------------------------------------|----------|------|--------------------------------------|--------------------|
| LVDS INTERFACE                    |                                                                      | <u> </u> |      |                                      |                    |
| $f_{clock}$                       | Clock frequency for LVDS interface, DCLK (all channels)              |          | 200  |                                      | MHz                |
| V <sub>ID</sub>                   | Input differential voltage (absolute value) <sup>(9)</sup>           | 100      | 400  | 600                                  | mV                 |
| V <sub>CM</sub>                   | Common mode (9)                                                      |          | 1200 |                                      | mV                 |
| V <sub>LVDS</sub>                 | LVDS voltage <sup>(9)</sup>                                          | 0        |      | 2000                                 | mV                 |
| t <sub>LVDS_RSTZ</sub>            | Time required for LVDS receivers to recover from PWRDNZ              |          |      | 10                                   | ns                 |
| Z <sub>IN</sub>                   | Internal differential termination resistance                         | 95       |      | 105                                  | Ω                  |
| Z <sub>LINE</sub>                 | Line differential impedance (PWB/trace)                              | 90       | 100  | 110                                  | Ω                  |
| ENVIRONMENTAL (10)                |                                                                      | •        |      | ,                                    |                    |
| _                                 | Long-term DMD temperature (operational) (11) (12) (16)               | 10       |      | 40 to 70 <sup>(12)</sup>             | °C                 |
| $T_{DMD}$                         | Short-term DMD temperature (operational) <sup>(11)</sup> (17)        | - 20     |      | 75                                   | °C                 |
| T <sub>WINDOW</sub>               | Window temperature - operational <sup>(13)</sup>                     |          |      | 90                                   | °C                 |
| T <sub>CERAMIC-WINDOW-DELTA</sub> | Delta ceramic-to-window temperature -operational (13) (14)           |          |      | 30                                   | °C                 |
|                                   | Long-term dew point (operational & non-operational)                  |          |      | 24                                   | °C                 |
|                                   | Short-term dew point <sup>(16)</sup> (operational & non-operational) |          |      | 28                                   | °C                 |
| ILL <sub>UV</sub>                 | Illumination, wavelength < 420 nm                                    |          | ,    | 0.68                                 | mW/cm <sup>2</sup> |
| ILL <sub>VIS</sub>                | Illumination, wavelengths between 420 and 700 nm                     |          |      | Thermally<br>Limited <sup>(15)</sup> | mW/cm <sup>2</sup> |
| ILL <sub>IR</sub>                 | Illumination, wavelength > 700 nm                                    |          |      | 10                                   | mW/cm <sup>2</sup> |

- Supply voltages VCC, VCCI, VOFFSET, VBIAS, and VRESET are all required for proper DMD operation. VSS must also be connected.
- (2) VOFFSET supply transients must fall within specified max voltages.
- (3) To prevent excess current, the supply voltage delta |VCCI VCC| must be less than the specified limit.
- (4) Tester Conditions for V<sub>IH</sub> and V<sub>IL</sub>:

  Frequency = 60MHz, Maximum Rise
  - Frequency = 60MHz. Maximum Rise Time = 2.5ns at (20% to 80%) Frequency = 60MHz. Maximum Fall Time = 2.5ns at (80% to 20%)
- (5) PWRDNZ input pin resets the SCP and disables the LVDS receivers. PWRDNZ input pin overrides SCPENZ input pin and tri-states the SCPDO output pin.
- (6) The SCP clock is a gated clock. The duty cycle shall be 50% ± 10%. SCP parameter is related to the frequency of DCLK.
- (7) Refer to **8** 6-3.
- (8) SCP internal oscillator is specified to operate all SCP registers. For all SCP operations, DCLK is required.
- (9) Refer to 图 6-5, 图 6-6, and 图 6-7.
- (10) Optimal, long-term performance and optical efficiency of the Digital Micromirror Device (DMD) can be affected by various application parameters, including illumination spectrum, illumination power density, micromirror landed duty-cycle, ambient temperature (storage and operating), DMD temperature, ambient humidity (storage and operating), and power on or off duty cycle. TI recommends that application-specific effects be considered as early as possible in the design cycle.
- (11) DMD Temperature is the worst-case of any thermal test point in 🛭 7-4, or the active array as calculated by the #7.6.3.
- (12) Per [8] 6-1, the maximum operational case temperature should be derated based on the micromirror landed duty cycle that the DMD experiences in the end application. Refer to #7.7 for a definition of micromirror landed duty cycle.
- (13) Window temperature as measured at thermal test points TP2, TP3, TP4, and TP5 in 

  7-4. The locations of thermal test points TP2, TP3, TP4, and TP5 in 
  7-4. TP5 in 
  7-4 are intended to measure the highest window edge temperature. If a particular application causes another point on the window edge to be at a higher temperature, a test point should be added to that location.
- (14) Ceramic package temperature as measured at test point 1 (TP 1) in 🗵 7-4.
- (15) Refer to #6.5 and #7.6.
- (16) Long-term is defined as the average over the usable life of the device.
- (17) Short-term is defined as less than 60 cumulative days over the usable life of the device.
- (18) Dew points beyond the specified long-term dew point (operating, non-operating, or storage) are for short-term conditions only, where short-term is defined as< 60 cumulative days over the usable life of the device.

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈





图 6-1. Max Recommended DMD Temperature—Derating Curve

## **6.5 Thermal Information**

|                                                                                      | DLP5500    |      |
|--------------------------------------------------------------------------------------|------------|------|
| THERMAL METRIC                                                                       | FYA (CPGA) | UNIT |
|                                                                                      | 149 PINS   |      |
| Thermal resistance from active array to specified point on case (TP1) <sup>(1)</sup> | 0.6        | °C/W |

(1) For more information, see #7.6.

### 6.6 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                            | TEST                     | CONDITIONS                       | MIN | TYP | MAX  | UNIT |
|-------------------|------------------------------------------------------|--------------------------|----------------------------------|-----|-----|------|------|
| V <sub>OH</sub>   | High-level output voltage <sup>(1)</sup> , See 图 6-2 | V <sub>CC</sub> = 3.0 V, | I <sub>OH</sub> = -20 mA         | 2.4 |     |      | V    |
| V <sub>OL</sub>   | Low-level output voltage <sup>(1)</sup> , See 图 6-2  | V <sub>CC</sub> = 3.6 V, | I <sub>OL</sub> = 15 mA          |     |     | 0.4  | V    |
| I <sub>OZ</sub>   | High impedance output current <sup>(1)</sup>         | V <sub>CC</sub> = 3.6 V  |                                  |     |     | 10   | μA   |
| I <sub>IL</sub>   | Low-level input current <sup>(1)</sup>               | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = 0 V             |     |     | - 60 | μA   |
| I <sub>IH</sub>   | High-level input current <sup>(1)</sup>              | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = V <sub>CC</sub> |     |     | 200  | μA   |
| I <sub>CC</sub>   | Current into V <sub>CC</sub> pin                     | V <sub>CC</sub> = 3.6 V, |                                  |     |     | 750  | mA   |
| I <sub>CCI</sub>  | Current into V <sub>OFFSET</sub> pin <sup>(2)</sup>  | V <sub>CCI</sub> = 3.6 V |                                  |     |     | 450  | mA   |
| I <sub>CC2</sub>  | Current into V <sub>CC2</sub> pin                    | V <sub>CC2</sub> = 8.75V |                                  |     |     | 25   | mA   |
| Z <sub>IN</sub>   | Internal Differential Impedance                      |                          |                                  | 95  |     | 105  | Ω    |
| Z <sub>LINE</sub> | Line Differential Impedance (PWB or Trace)           |                          |                                  | 90  | 100 | 110  | Ω    |
| Cı                | Input capacitance <sup>(1)</sup>                     | f = 1 MHz                |                                  |     |     | 10   | pF   |
| Со                | Output capacitance <sup>(1)</sup>                    | f = 1 MHz                |                                  |     |     | 10   | pF   |
| C <sub>IM</sub>   | Input capacitance for<br>MBRST[0:15] pins            | f = 1 MHz                |                                  | 160 |     | 210  | pF   |

<sup>(1)</sup> Applies to LVCMOS pins only

(2) Exceeding the maximum allowable absolute voltage difference between V<sub>CC</sub> and V<sub>CCI</sub> may result in excess current draw. (Refer to Absolute Maximum Ratings for details)

*提交文档反馈* Copyright © 2024 Texas Instruments Incorporated

# LOAD CIRCUIT From Output Under Test — Tester Channel

-  $C_L = 50 pF$ 

 $C_L = 5 \text{ pF for Disable Time}$ 



# **6.7 Timing Requirements**

over operating free-air temperature range (unless otherwise noted)

|                        |                                                                          | MIN    | NOM  | MAX      | UNIT |
|------------------------|--------------------------------------------------------------------------|--------|------|----------|------|
| LVDS TIMIN             | G PARAMETERS (See 🛭 6-9)                                                 |        |      | <u> </u> |      |
| t <sub>c</sub>         | Clock Cycle DLCK_A or DCLKC_B                                            |        | 5    |          | ns   |
| t <sub>w</sub>         | Pulse Width DCLK_A or DCLK_B                                             |        | 2.5  |          | ns   |
| t <sub>s</sub>         | Setup Time, D_A[0:15] before DCLK_A                                      | .35    |      |          | ns   |
| t <sub>s</sub>         | Setup Time, D_B[0:15] before DCLK_B                                      | .35    |      |          | ns   |
| t <sub>h</sub>         | Hold Time, D_A[0:15] after DCLK_A                                        | .35    |      |          | ns   |
| t <sub>h</sub>         | Hold Time, D_B[0:15] after DCLK_B                                        | .35    |      |          | ns   |
| t <sub>skew</sub>      | Channel B relative to Channel A                                          | - 1.25 |      | 1.25     | ns   |
| LVDS WAVE              | FORM REQUIREMENTS (See 🗵 6-6)                                            |        |      | 1        |      |
| V <sub>ID</sub>        | Input Differential Voltage (absolute difference)                         | 100    | 400  | 600      | mV   |
| V <sub>CM</sub>        | Common Mode Voltage                                                      |        | 1200 |          | mV   |
| V <sub>LVDS</sub>      | LVDS Voltage                                                             | 0      |      | 2000     | mV   |
| t <sub>r</sub>         | Rise Time (20% to 80%)                                                   | 100    |      | 400      | ps   |
| t <sub>r</sub>         | Fall Time (80% to 20%)                                                   | 100    |      | 400      | ps   |
| SERIAL CO              | NTROL BUS TIMING PARAMETERS (See 图 6-3 and 图 6-4)                        |        |      | '        |      |
| f <sub>SCP_CLK</sub>   | SCP Clock Frequency                                                      | 50     |      | 500      | kHz  |
| t <sub>SCP_SKEW</sub>  | Time between valid SCP_DI and rising edge of SCP_CLK                     | - 300  |      | 300      | ns   |
| t <sub>SCP_DELAY</sub> | Time between valid SCP_DO and rising edge of SCP_CLK                     |        |      | 2600     | ns   |
| t <sub>SCP_EN</sub>    | Time between falling edge of SCP_EN and the first rising edge of SCP_CLK | 30     |      |          | ns   |
| t <sub>r_SCP</sub>     | Rise time for SCP signals                                                |        |      | 200      | ns   |
| t <sub>fP</sub>        | Fall time for SCP signals                                                |        |      | 200      | ns   |



图 6-3. Serial Communications Bus Timing Parameters



图 6-4. Serial Communications Bus Waveform Requirements



Refer to LVDS Interface section of the #6.4.

Refer to Pin Configuration and Functions for list of LVDS pins.

图 6-5. LVDS Voltage Definitions (References)





Not to scale.

Refer to the LVDS Interface section of the #6.4.

## 图 6-6. LVDS Waveform Requirements



Refer to the LVDS Interface section of the #6.4.

Refer to #5 for a list of LVDS pins.

## 图 6-7. LVDS Equivalent Input Circuit



提交文档反馈

Copyright © 2024 Texas Instruments Incorporated

Refer to #5 for a list of LVDS pins and SCP pins.

## 图 6-8. Rise Time and Fall Time



图 6-9. LVDS Timing Waveforms



## **6.8 System Mounting Interface Loads**

| PARAMETER                                                    |                           |                                                                                     | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| Maximum system mounting interface load to be applied to the: | Thermal Interface area    | Static load applied to the thermal interface area, See   6 6-10                     |     |     | 111 | N    |
|                                                              | Electrical Interface area | Static load applied to each electrical interface area no. 1 and no. 2, See   8 6-10 |     |     | 55  | N    |



图 6-10. System Interface Loads

提交文档反馈

16

Copyright © 2024 Texas Instruments Incorporated

# 6.9 Micromirror Array Physical Characteristics

Additional details are provided in the # 13 section at the end of this document.

|   | PARAMETER                            | VALUE                                          | UNIT            |        |                    |
|---|--------------------------------------|------------------------------------------------|-----------------|--------|--------------------|
| М | Number of active micromirror columns |                                                |                 | 1024   | micromirrors       |
| N | Number of active micromirror rows    |                                                | See Micromirror | 768    | microminors        |
| Р | Micromirror pitch                    |                                                | Array Physical  | 10.8   | μm                 |
|   | Micromirror active array width       | M×P                                            | Characteristics | 11.059 | mm                 |
|   | Micromirror active array height      | N×P                                            |                 | 8.294  | mm                 |
|   | Micromirror active array border      | Pond of<br>Micromirror<br>(POM) <sup>(1)</sup> |                 | 10     | micromirrors /side |

(1) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.



Refer to the Micromirror Array Physical Characteristics table for M, N, and P specifications.

图 6-11. Micromirror Array Physical Characteristics



## 6.10 Micromirror Array Optical Characteristics

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. See the Application Notes for additional details, considerations, and guidelines: TI DLP® System Design: Optical Module Specifications.

| PARAMETER                                                                 | CONDITIONS                                           | MIN | NOM   | MAX | UNIT             |
|---------------------------------------------------------------------------|------------------------------------------------------|-----|-------|-----|------------------|
| Micromirror tilt angle, <b>a</b>                                          | DMD parked state <sup>(1) (2) (3)</sup> , see 图 7-3. |     | 0     |     | dograna          |
| wildomirror tilt angle, <b>a</b>                                          | DMD landed state <sup>(1)</sup> (4) (5), see ☒ 7-3.  |     | 12    |     | degrees          |
| Micromirror tilt angle variation, <b>b</b> <sup>(1) (4) (6) (7) (8)</sup> | See 图 7-3.                                           | - 1 |       | 1   | degrees          |
| Micromirror Cross Over Time <sup>(10)</sup>                               |                                                      |     | 16    | 22  | μs               |
| Micromirror Switching Time <sup>(11)</sup>                                |                                                      |     | 140   |     | μs               |
| Non-operating micromirrors <sup>(12)</sup>                                | Non-adjacent micromirrors                            |     |       | 10  | micromirrors     |
| Non-operating microminors                                                 | Adjacent micromirrors                                |     |       | 0   | IIIICIOIIIIIIOIS |
| Orientation of the micromirror axis-of-rotation <sup>(9)</sup>            | See .                                                | 44  | 45    | 46  | degrees          |
| Micromirror array optical efficiency <sup>(13)</sup> (14)                 | 420 - 700, with all micromirrors in the ON state     |     | 68%   |     | nm               |
| Mirror metal specular reflectivity                                        | 420 - 700                                            |     | 89.4% |     | nm               |

- (1) Measured relative to the plane formed by the overall micromirror array
- (2) Parking the micromirror array returns all of the micromirrors to an essentially flat (0°) state (as measured relative to the plane formed by the overall micromirror array).
- (3) When the micromirror array is parked, the tilt angle of each individual micromirror is uncontrolled.
- (4) Additional variation exists between the micromirror array and the package datums, as shown in the packaging section at the end of the
- (5) When the micromirror array is landed, the tilt angle of each individual micromirror is dictated by the binary contents of the CMOS memory cell associated with each individual micromirror. A binary value of 1 will result in a micromirror landing in an nominal angular position of +12 degrees. A binary value of 0 will result in a micromirror landing in an nominal angular position of 12 degrees.
- (6) Represents the landed tilt angle variation relative to the Nominal landed tilt angle.
- (7) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices.
- (8) For some applications, it is critical to account for the micromirror tilt angle variation in the overall System Optical Design. With some System Optical Designs, the micromirror tilt angle variations within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some System Optical Designs, the micromirror tilt angle variation between devices may result in colorimetry variations and/or system contrast variations.
- (9) Measured relative to the package datums B and C, shown in the #13 section at the end of this document.
- (10) Micromirror Cross Over time is primarily a function of the natural response time of the micromirrors.
- (11) Micromirror switching is controlled and coordinated by the DLPC200 (see DLPS014), DLPA200, and DLPS015). Nominal Switching time depends on the system implementation and represents the time for the entire micromirror array to be refreshed.
- (12) Non-operating micromirror is defined as a micromirror that is unable to transition nominally from the 12 degree position to +12 degree or vice versa.
- (13) The minimum or maximum DMD optical efficiency observed in a specific application depends on numerous application-specific design variables, such as but not limited to:
  - Illumination wavelength, bandwidth or line-width, degree of coherence
  - · Illumination angle, plus angle tolerance
  - Illumination and projection aperture size, and location in the system optical path
  - · Illumination overfill of the DMD micromirror array
  - Aberrations present in the illumination source and/or path
  - · Aberrations present in the projection path

The specified nominal DMD optical efficiency is based on the following use conditions:

- Visible illumination (420nm 700nm)
- · Input illumination optical axis oriented at 24° relative to the window normal
- Projection optical axis oriented at 0° relative to the window normal
- f/3.0 illumination aperture
- f/2.4 projection aperture

Based on these use conditions, the nominal DMD optical efficiency results from the following four components:

Micromirror array fill factor: nominally 92%

Copyright © 2024 Texas Instruments Incorporated
Product Folder Links: *DLP5500* 

- Micromirror array diffraction efficiency: nominally 86%
- Micromirror surface reflectivity: nominally 88%
- Window transmission: nominally 97% (single pass, through two surface transitions)
- (14) Does not account for the effect of micromirror switching duty cycle, which is application dependent. Micromirror switching duty cycle represents the percentage of time that the micromirror is actually reflecting light from the optical illumination path to the optical projection path. This duty cycle depends on the illumination aperture size, the projection aperture size, and the micromirror array update rate.



Refer to section Micromirror Array Physical Characteristics table for M, N, and P specifications.

图 6-12. Micromirror Landed Orientation and Tilt

### **6.11 Window Characteristics**

| PARAMETER <sup>(1)</sup>                                                           | CONDITIONS                                                                              | MIN | TYP    | MAX | UNIT |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|--------|-----|------|
| Window material designation                                                        | Corning Eagle XG                                                                        |     |        |     |      |
| Window refractive index                                                            | at wavelength 546.1nm                                                                   |     | 1.5119 |     |      |
| Window aperture                                                                    | See <sup>(2)</sup>                                                                      |     |        |     |      |
| Illumination overfill                                                              | Refer to #7.5.4 section                                                                 |     |        |     |      |
|                                                                                    | At wavelength 405nm. Applies to 0° and 24° AOI only                                     | 95% |        |     |      |
| Window transmittance, single - pass through both surfaces and glass <sup>(3)</sup> | Minimum within the wavelength range 420nm to 680nm. Applies to all angles 0° to 30° AOI | 97% |        |     |      |
|                                                                                    | Average over the wavelength range 420nm to 680nm. Applies to all angles 30° to 45° AOI  | 97% |        |     |      |

See # 7.5 for more information. (1)

### 6.12 Chipset Component Usage Specification

The DLP5500 is a component of one or more DLP chipsets. Reliable function and operation of the DLP5500 requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD control technology. TI DMD control technology is the TI technology and devices for operating or controlling a DLP DMD.

Product Folder Links: DLP5500

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

<sup>(2)</sup> For details regarding the size and location of the window aperture, see the package mechanical characteristics listed in the Mechanical ICD in the Mechanical, Packaging, and Orderable Information section.

See the TI application report Wavelength Transmittance Considerations for DLP® DMD Window DLPA031.



## 7 Detailed Description

### 7.1 Overview

DLP5500 is a 0.55 inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. Pixel array size and square grid pixel arrangement are shown in 图 6-11.

The DMD is an electrical input, optical output micro-electrical-mechanical system (MEMS). The electrical interface is Low Voltage Differential Signaling (LVDS), Double Data Rate (DDR).

DLP5500 DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of *M* memory cell columns by *N* memory cell rows. Refer to the *Functional Block Diagram*.

The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST).

Each cell of the  $M \times N$  memory array drives its true and complement ( 'Q' and 'QB') data to two electrodes underlying one micromirror, one electrode on each side of the diagonal axis of rotation. Refer to  $\mathbb{Z}$  7-3. The micromirrors are electrically tied to the micromirror reset signals (MBRST) and the micromirror array is divided into reset groups.

Electrostatic potentials between a micromirror and its memory data electrodes cause the micromirror to tilt toward the illumination source in a DLP projection system or away from it, thus reflecting its incident light into or out of an optical collection aperture. The positive (+) tilt angle state corresponds to an 'on' pixel, and the negative (-) tilt angle state corresponds to an 'off' pixel.

Refer to *Micromirror Array Optical Characteristics* for the ± tilt angle specifications. Refer to the *Pin Configuration and Functions* for more information on micromirror clocking pulse (reset) control.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP5500* 

## 7.2 Functional Block Diagram



图 7-1. Functional Block Diagram



## 7.3 Feature Description

Each aluminum micromirror is switchable between two discrete angular positions, - a and +a. The angular positions are measured relative to the micromirror array plane, which is parallel to the silicon substrate. Refer to *Micromirror Array Optical Characteristics* and  $\boxed{8}$  7-3.

The parked position of the micromirror is not a latched position and is therefore not necessarily perfectly parallel to the array plane. Individual micromirror flat state angular positions may vary. Tilt direction of the micromirror is perpendicular to the hinge-axis. The on-state landed position is directed toward the left-top edge of the package, as shown in  $\[mathbb{R}\]$  7-2.

Each individual micromirror is positioned over a corresponding CMOS memory cell. The angular position of a specific micromirror is determined by the binary state (logic 0 or 1) of the corresponding CMOS memory cell contents, after the mirror clocking pulse is applied. The angular position ( - a and +a) of the individual micromirrors changes synchronously with a micromirror clocking pulse, rather than being coincident with the CMOS memory cell data update.

Writing logic 1 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to the +a position. Writing logic 0 into a memory cell followed by a mirror clocking pulse results in the corresponding micromirror switching to the -a position.

Updating the angular position of the micromirror array consists of two steps. First, update the contents of the CMOS memory. Second, apply a micromirror clocking pulse (reset) to all or a portion of the micromirror array (depending upon the configuration of the system). Micromirror reset pulses are generated externally by the DLPC200 controller in conjunction with the DLPA200 analog driver, with application of the pulses being coordinated by the DLPC200 controller.

For more information, see the TI application report DLPA008, DMD101: Introduction to Digital Micromirror Device (DMD) Technology.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP5500* 



图 7-2. Micromirror Array, Pitch, Hinge Axis Orientation

Product Folder Links: DLP5500





图 7-3. Micromirror States: On, Off, Flat

### 7.4 Device Functional Modes

DMD functional modes are controlled by the DLPC200 digital display controller. See the DLPC200 data sheet listed in #11.3. Contact a TI applications engineer for more information.

The DLPC200 provides two basic functional mode types to control the DLP5500 DMD: video and structured light.

### 7.4.1 Video Modes

The controller accepts RGB-8-8-8 input to port 1 or port 2 through a selectable MUX. XGA video information is displayed on the DMD at 6 to 60fps.

An internal pattern generator can generate RGB-8-8 video patterns into an internal selectable MUX for verification and debug purposes.

### 7.4.2 Structured Light Modes

The DLPC200 provides two structured light modes: static image buffer and real-time structured light.

### 7.4.2.1 Static Image Buffer Mode

Image data can be loaded into parallel flash memory to load to DDR2 memory at startup to be displayed, or can be loaded over USB or the SPI port directly to DDR2 memory to be displayed. Binary (1-bit) or grayscale (8-bit) patterns can be displayed. The memory will hold 960 binary patterns or 120 grayscale patterns.

Binary (1-bit) patterns can be displayed at up to 5000 binary patterns per second. These patterns assume a constant illumination and do not depend on illumination modulation

Grayscale (8-bit) patterns assume illumination modulation in order to achieve higher pattern rates. When the pattern rate requires that the lower significant bit(s) be shorter than the rate that the DMD can be switched, these bits will require the source to be modulated to achieve the shorter time required. The trade-off is dark time during these bits. At the maximum 500 Hz grayscale pattern rate, the dark time approaches 75%.

## 7.4.2.2 Real Time Structured Light Mode

RGB-8-8-8 60fps data can be input into port 1 or port 2 and reinterpreted as up to 24 binary (1-bit) patterns or three grayscale (8-bit) patterns. The specified number of patterns is displayed equally during the exposure time specified. Any unused RGB-8-8-8 data in the video frame must be filled with data, usually 0s.

For example, during one video frame (16.67ms), 12 binary patterns of the 24 RGB bits are requested to be displayed during half of the video frame time (exposure time = 8.33ms). Each of the eight red bits and the four most significant green bits are displayed as a binary pattern for 694µs each. The remaining bits are ignored and the remaining 8.33ms of the frame will be dark.

## 7.5 Window Characteristics and Optics

### 备注

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

## 7.5.1 Optical Interface and System Image Quality

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance with the optical system operating conditions described in the following sections.

Product Folder Links: DLP5500

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



### 7.5.2 Numerical Aperture and Stray Light Control

The angle defined by the numerical aperture of the illumination and projection optics at the DMD optical area should be the same. This angle should not exceed the nominal device mirror tilt angle unless appropriate apertures are added in the illumination and/or projection pupils to block out flat-state and stray light from the projection lens. The mirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the mirror tilt angle, or if the projection numerical aperture angle is more than two degrees larger than the illumination numerical aperture angle, objectionable artifacts in the display's border and/or active area could occur.

### 7.5.3 Pupil Match

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° (two degrees) of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display's border and/or active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 7.5.4 Illumination Overfill

The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. The illumination optical system should be designed to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system's optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable.

## 7.6 Micromirror Array Temperature Calculation

Refer to the *Recommended Operating Conditions* for applicable temperature limits.

### 7.6.1 Package Thermal Resistance

The DMD is designed to conduct absorbed and dissipated heat to the back of the Series 450 package where it can be removed by an appropriate heat sink. The heat sink and cooling system must be capable of maintaining the package within the specified operational temperatures, refer to 37-4. The total heat load on the DMD is typically driven by the incident light absorbed by the active area; although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array.

## 7.6.2 Case Temperature

The temperature of the DMD case can be measured directly. For consistency, Thermal Test Point locations TP1 − TP5 are defined, as shown in 🗵 7-4.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP5500* 



图 7-4. Thermal Test Point Location

## 7.6.3 Micromirror Array Temperature Calculation for Uniform Illumination

Micromirror array temperature cannot be measured directly; therefore it must be computed analytically from measurement points ( 7-4), the package thermal resistance, the electrical power, and the illumination heat load. The relationship between micromirror array temperature and the case temperature are provided by 方程式 1 and 方程式 2:

$$T_{Array} = T_{Ceramic} + (Q_{Array} \times R_{Array-To-Ceramic})$$
 (1)

$$Q_{Array} = Q_{ELE} + Q_{ILL}$$
 (2)

Where the following elements are defined as:

- T<sub>Array</sub> = computed micromirror array temperature (°C)
- T<sub>Ceramic</sub> = Ceramic temperature (°C) (TC2 Location 图 7-4)
- Q<sub>Array</sub> = Total DMD array power (electrical + absorbed) (measured in Watts)
- R<sub>Array-To-Ceramic</sub> = thermal resistance of DMD package from array to TC2 (°C/Watt) (see #7.6.1)
- Q<sub>FLF</sub> = Nominal electrical power (Watts)
- Q<sub>ILL</sub> = Absorbed illumination energy (Watts)

An example calculation is provided below based on a traditional DLP Video projection system. The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. The nominal electrical power dissipation to be used in the calculation is 2.0 Watts. Thus, Q<sub>FI,F</sub> = 2.0 Watts. The absorbed power from the illumination source is variable and depends on the operating state of the mirrors and the intensity of the light source. It's based on modeling and measured data from DLP projection system.

$$Q_{ILL} = C_{L2W} \times SL \tag{3}$$

#### Where:

- C<sub>I 2W</sub> is a Lumens to Watts constant, and can be estimated at 0.00274 Watt/Lumen
- SL = Screen Lumens nominally measured to be 2000 lumens
- Qarray = 2.0 + (0.00274 x 2000) = 7.48 watts, Estimated total power on micromirror Array

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



- T<sub>Ceramic</sub> = 55°C, assumed system measurement
- T<sub>Arrav</sub>(micromirror active array temperature) = 55°C + (7.48 watts x 0.6 °C/watt) = 59.5°C

For additional explanation of DMD Mechanical and Thermal calculations and considerations please refer to *DLP Series-450 DMD and System Mounting Concepts* (DLPA015).

## 7.7 Micromirror Landed-on/Landed-Off Duty Cycle

### 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the amount of time (as a percentage) that an individual micromirror is landed in the On – state versus the amount of time the same micromirror is landed in the Off – state.

As an example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the On-state 100% of the time (and in the Off-state 0% of the time); whereas 0/100 would indicate that the pixel is in the Off-state 100% of the time. Likewise, 50/50 indicates that the pixel is On 50% of the time and Off 50% of the time.

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (On or Off), the two numbers (percentages) always add to 100.

### 7.7.2 Landed Duty Cycle and Useful Life of the DMD

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD's micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD's usable life.

Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

## 7.7.3 Landed Duty Cycle and Operational DMD Temperature

Operational DMD Temperature and Landed Duty Cycle interact to affect the DMD's usable life, and this interaction can be exploited to reduce the impact that an asymmetrical Landed Duty Cycle has on the DMD's usable life. This is quantified in the de-rating curve shown in 86-1. The importance of this curve is that:

- · All points along this curve represent the same usable life.
- All points above this curve represent lower usable life (and the further away from the curve, the lower the usable life).
- All points below this curve represent higher usable life (and the further away from the curve, the higher the usable life).

In practice, this curve specifies the Maximum Operating DMD Temperature that the DMD should be operated at for a give long-term average Landed Duty Cycle.

### 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application

During a given period of time, the Landed Duty Cycle of a given pixel follows from the image content being displayed by that pixel.

For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel will experience a 100/0 Landed Duty Cycle during that time period. Likewise, when displaying pure-black, the pixel will experience a 0/100 Landed Duty Cycle.

Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the Landed Duty Cycle tracks one-to-one with the gray scale value, as shown in  $\frac{1}{8}$  7-1.

Copyright © 2024 Texas Instruments Incorporated
Product Folder Links: *DLP5500* 

表 7-1. Grayscale Value and Landed Duty Cycle

| GRAYSCALE VALUE | LANDED DUTY CYCLE |
|-----------------|-------------------|
| 0%              | 0/100             |
| 10%             | 10/90             |
| 20%             | 20/80             |
| 30%             | 30/70             |
| 40%             | 40/60             |
| 50%             | 50/50             |
| 60%             | 60/40             |
| 70%             | 70/30             |
| 80%             | 80/20             |
| 90%             | 90/10             |
| 100%            | 100/0             |

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

During a given period of time, the landed duty cycle of a given pixel can be calculated as follows:

#### where

• Red\_Cycle\_%, Green\_Cycle\_%, and Blue\_Cycle\_%, represent the percentage of the frame time that Red, Green, and Blue are displayed (respectively) to achieve the desired white point.

For example, assume that the red, green and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the Landed Duty Cycle for various combinations of red, green, blue color intensities would be as shown in  $\frac{1}{8}$  7-2.

表 7-2. Example Landed Duty Cycle for Full-Color

|                          | AC : II IMAIII PIO II III II II | <b>Sury</b> Cycle 101 1 am Color |                   |
|--------------------------|---------------------------------|----------------------------------|-------------------|
| Red Cycle Percentage 50% | Green Cycle Percentage 20%      | Blue Cycle Percentage 30%        | Landed Duty Cycle |
| Red Scale Value          | Green Scale Value               | Blue Scale Value                 |                   |
| 0%                       | 0%                              | 0%                               | 0/100             |
| 100%                     | 0%                              | 0%                               | 50/50             |
| 0%                       | 100%                            | 0%                               | 20/80             |
| 0%                       | 0%                              | 100%                             | 30/70             |
| 12%                      | 0%                              | 0%                               | 6/94              |
| 0%                       | 35%                             | 0%                               | 7/93              |
| 0%                       | 0%                              | 60%                              | 18/82             |
| 100%                     | 100%                            | 0%                               | 70/30             |
| 0%                       | 100%                            | 100%                             | 50/50             |
| 100%                     | 0%                              | 100%                             | 80/20             |
| 12%                      | 35%                             | 0%                               | 13/87             |
| 0%                       | 35%                             | 60%                              | 25/75             |
| 12%                      | 0%                              | 60%                              | 24/76             |
| 100%                     | 100%                            | 100%                             | 100/0             |

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈



## 8 Application and Implementation

## 备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## **8.1 Application Information**

The DLP5500 (0.55-inch XGA DMD) is controlled by the DLPC200 contoller in conjunction with the DLPA200 driver. This combination can be used for a number of applications from 3D printers to microscopes.

The most common application is for 3D structured light measurement applications. In this application, patterns (binary, grayscale, or even full color) are projected onto the target and the distortion of the patterns are recorded by an imaging device to extract 3D (x, y, z) surface information.

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: DLP5500

## 8.2 Typical Application

A schematic is shown in <a>8.1</a> for projecting RGB and IR structured light patterns onto a measurement target. Typically, an imaging device is triggered through one of the three syncs to record the data as each pattern is displayed.



图 8-1. Typical RGB + IR Structured Light Application

Product Folder Links: DLP5500



### 8.2.1 Design Requirements

All applications using the DLP 0.55-inch XGA chipset require the DLPC200 controller, the DLPA200 driver, and the DLP5500 DMD for correct operation. The system also requires user supplied SRAM and a configuration PROM programmed with the DLPR200F program file and a 50MHz oscillator is for operation. For further details, refer to the DLPC200 controller data sheet (DLPS014) and the DLPA200 analog driver data sheet (DLPS015).

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 DLP5500 System Interface

Images are displayed on the DLP5500 via the DLPC200 controller and the DLPA200 driver. The DLP5500 interface consists of a 200MHz (nominal) half-bus DDR input-only interface with LVDS signaling. The serial communications port (SCP), 125kHz nominal, is used by the DLPC200 to read or write control data to both the DLP5500 and the DLPA200. The following listed signals support data transfer to the DLP5500 and DLPA200.

- DMD, 200MHz
  - DMD CLK AP, DMD CLK AN DMD clock for A
  - DMD CLK BP, DMD CLK BN DMD clock for B
  - DMD\_DAT\_AP, DMD\_DAT\_AN(1, 3, 5, 7, 9, 11, 13, 15)
     Data bus A (odd-numbered pins are used for half-bus)
  - DMD\_DAT\_BP, DMD\_DAT\_BN(1, 3, 5, 7, 9, 11, 13, 15)
     Data bus B (odd-numbered pins are used for half-bus)
  - DMD SCRTL AP, DMD SCRTL AN S-control for A
  - DMD\_SCRTL\_BP, DMD\_SCRTL\_BN S-control for B
- DLPA200, 125kHz
  - SCP\_DMD\_RST\_CLK SCP clock
  - SCP DMD EN Enable DMD communication
  - SCP RST EN Enable DLPA200 communication
  - SCP DMD RST DI Input data
  - SCP\_DMD\_RST\_DO Output data

Copyright © 2024 Texas Instruments Incorporated



# 9 Power Supply Recommendations

## 9.1 DMD Power-Up and Power-Down Procedures

The DLP5500 power-up and power-down procedures are defined by the DLPC200 data sheet (DLPS012) and the 0.55 XGA Chipset data sheet (DLPZ004). These procedures must be followed to ensure reliable operation of the device.

小心

Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability.

Product Folder Links: DLP5500



## 10 Layout

## 10.1 Layout Guidelines

The DLP5500 is part of a chipset that is controlled by the DLPC200 in conjunction with the DLPA200. These guidelines are targeted at designing a PCB board with these components.

### 10.1.1 Impedance Requirements

Signals should be routed to have a matched impedance of  $50\,\Omega$  ±10% except for LVDS differential pairs (DMD\_DAT\_Xnn, DMD\_DCKL\_Xn, and DMD\_SCTRL\_Xn) and DDR2 differential clock pairs (MEM\_CLK\_nn), which should be matched to  $100\,\Omega$  ±10% across each pair.

### 10.1.2 PCB Signal Routing

When designing a PCB board for the DLP5500 controlled by the DLPC200 in conjunction with the DLPA200, the following are recommended:

Signal trace corners should be no sharper than 45°. Adjacent signal layers should have the predominate traces routed orthogonal to each other. TI recommends that critical signals be hand routed in the following order: DDR2 Memory, DMD (LVDS signals), then DLPA200 signals.

TI does not recommend signal routing on power or ground planes.

TI does not recommend ground plane slots.

High-speed signal traces should not cross over slots in adjacent power and ground planes.

#### 表 10-1. LVDS Trace Constraints

| Signal                                                  | Constraints                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVDS (DMD_DAT_xnn,<br>DMD_DCKL_xn, and<br>DMD_SCTRL_xn) | P-to-N data, clock, and SCTRL: <10mil (0.25mm); Pair-to-pair <10mil (0.25mm); Bundle-to-bundle <2000mil (50mm, for example DMD_DAT_Ann to DMD_DAT_Bnn).  All matching should include internal trace lengths. See # 5 for internal package trace lengths.  Trace width: 4mil (0.1mm)  Trace spacing: In ball field - 4mil (0.11mm); PCB etch - 14mil (0.36mm)  Maximum recommended trace length <6 inches (150mm) |

### 表 10-2. Power and Mirror Clocking Pulse Trace Widths and Spacing

| Signal Name | Minimum Trace Width | Minimum Trace Spacing | Layout Requirements                                 |
|-------------|---------------------|-----------------------|-----------------------------------------------------|
| GND         | Maximize            | 5mil (0.13mm)         | Maximize trace width to connecting pin as a minimum |
| VCC, VCC2   | 20mil (0.51mm)      | 10mil (0.25mm)        |                                                     |
| MBRST[15:0] | 10mil (0.25mm)      | 10mil (0.25mm)        |                                                     |

#### 10.1.3 Fiducials

Fiducials for automatic component insertion should be 0.05-inch copper with a 0.1-inch cutout (antipad). Fiducials for optical auto insertion are placed on three corners of both sides of the PCB.

## 10.2 Layout Example

For LVDS (and other differential signal) pairs and groups, it is important to match trace lengths. In the area of the dashed lines, 🗵 10-1 shows correct matching of signal pair lengths with serpentine sections to maintain the correct impedance.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP5500* 





图 10-1. Mitering LVDS Traces to Match Lengths



## 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Device Nomenclature

The device marking consists of the fields shown in 🗵 11-1.



图 11-1. DMD Marking (Device Top View)

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

The following documents contain additional information related to the use of the DLP5500 device:

- DLP 0.55 XGA Chip-Set data sheet DLPZ004
- DLPC200 Digital Controller data sheet DLPS014
- DLPA200 DMD Analog Reset Driver DLPS015
- DLP Series-450 DMD and System Mounting Concepts DLPA015
- DLPC200 API Reference Manual DLPA024
- DLPC200 API Programmer's Guide DLPA014
- s4xx DMD Cleaning Application Note DLPA025
- s4xx DMD Handling Application Note DLPA019

#### 11.3 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

## **Related Links**

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |
|---------|----------------|--------------|---------------------|---------------------|---------------------|--|--|
| DLPA200 | Click here     | Click here   | Click here          | Click here          | Click here          |  |  |
| DLPC200 | Click here     | Click here   | Click here          | Click here          | Click here          |  |  |
| DLPC900 | Click here     | Click here   | Click here          | Click here          | Click here          |  |  |

### 11.4 支持资源

TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP5500* 

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

### 11.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

is a registered trademark of Texas Instruments.

is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 11.7 术语表

TI术语表

本术语表列出并解释了术语、首字母缩略词和定义。

## 12 Revision History

| Changes from Revision G (January 2019) to Revision H (December 2024)                           |      |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|--|
| <ul> <li>为 DLPC900 控制器添加了图形速率</li> </ul>                                                       | 1    |  |  |  |  |  |  |  |
| • Added hyperlink to the TI DLP® System Design: Optical Module Specifications application note | 18   |  |  |  |  |  |  |  |
| Added DLPC900 related documents                                                                | 36   |  |  |  |  |  |  |  |
| Changes from Revision F (May 2015) to Revision G (December 2018)                               | Page |  |  |  |  |  |  |  |
| Changed DMD Marking Image Object for      11-1                                                 |      |  |  |  |  |  |  |  |
|                                                                                                |      |  |  |  |  |  |  |  |

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

提交文档反馈

www.ti.com 8-Nov-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/ Op temp (°C) Peak reflow |           | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|--------------------------------------|-----------|------------------|
| DLP5500BFYA           | Active | Production    | CPGA (FYA)   149 | 5   JEDEC TRAY (5+1)  | Yes  | NIPDAU                        | N/A for Pkg Type                     | -20 to 90 |                  |
| DLP5500BFYA.B         | Active | Production    | CPGA (FYA)   149 | 5   JEDEC TRAY (5+1)  | Yes  | NIPDAU                        | N/A for Pkg Type                     | -20 to 90 |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 23-May-2025

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| 7 III dilitorio di C Homilia |                 |                 |      |     |                      |                            |        |           |            |            |            |            |
|------------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| Device                       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
| DLP5500BFYA                  | FYA             | CPGA            | 149  | 5   | 3 x 11               | 150                        | 315    | 135.9     | 12190      | 27.5       | 20         | 27.45      |
| DLP5500BFYA.B                | FYA             | CPGA            | 149  | 5   | 3 x 11               | 150                        | 315    | 135.9     | 12190      | 27.5       | 20         | 27.45      |









## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月