## 16-BIT, QUAD CHANNEL, ULTRA-LOW GLITCH, VOLTAGE OUTPUT DIGITAL-TO-ANALOG CONVERTER

## FEATURES

- Relative Accuracy: 4LSB
- Glitch Energy: 0.15nV-s
- *Micro*Power Operation: 150µA per Channel at 2.7V
- Power-On Reset to Zero-Scale or Midscale

**Burr-Brown Products** 

from Texas Instruments

- Power Supply: +2.7V to +5.5V
- 16-Bit Monotonic Over Temperature
- Settling Time: 10 $\mu$ s to  $\pm$ 0.003% FSR
- Ultra-Low AC Crosstalk: -100dB Typ
- Low-Power SPI<sup>™</sup>-Compatible Serial Interface with Schmitt-Triggered Inputs: Up to 50MHz
- On-Chip Output Buffer Amplifier with Rail-to-Rail Operation
- Double Buffered Input Architecture
- Simultaneous or Sequential Output Update and Power-Down
- Binary and 2's Complement Capability
- Asynchronous Clear to Zero-Scale and Midscale
- 1.8V to 5.5V Logic Compatibility
- Available in a TSSOP-16 Package

## APPLICATIONS

- Portable Instrumentation
- Closed-Loop Servo-Control
- Process Control
- Data Acquisition Systems
- Programmable Attenuation
- PC Peripherals

## DESCRIPTION

The DAC8555 is a 16-bit, quad channel, voltage output digital-to-analog converter (DAC) offering low-power operation and a flexible serial host interface. It offers monotonicity, good linearity, and exceptionally low glitch. Each on-chip precision output amplifier allows rail-to-rail output swing to be achieved over the supply range of 2.7V to 5.5V. The device supports a standard 3-wire serial interface capable of operating with input data clock frequencies up to 50MHz for IOV<sub>DD</sub> = 5V.

The DAC8555 requires an external reference voltage to set the output range of each DAC channel. Also incorporated into the device is a power-on reset circuit, which can be programmed to ensure that the DAC outputs power up at zero-scale or midscale and remain there until a valid write takes place. The device also has the capability to function in both binary and 2's complement mode. The DAC8555 provides a per channel power-down feature, accessed over the serial interface, that reduces the current consumption to 175nA per channel at 5V.

The low-power consumption of this device in normal operation makes it ideally suited to portable battery-operated equipment and other low-power applications. The power consumption is 5mW at 5V, reducing to  $4\mu$ W in power-down mode.

The DAC8555 is available in a TSSOP-16 package with a specified operating temperature range of  $-40^{\circ}$ C to  $+105^{\circ}$ C.

### FUNCTIONAL BLOCK DIAGRAM



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI, QSPI are trademarks of Motorola, Inc.

Microwire is a trademark of National Semiconductor. All other trademarks are the property of their respective owners.





## DAC8555



#### SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGING/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | MAXIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|---------|------------------------------------------|--------------------------------------------------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| DAC8555 | +12                                      | ±1                                               | TSSOP-16         | PW                    | –40°C to +105°C                   | D8555              | DAC8555IPW         | Tube, 90                     |
| DAC6000 | ±12                                      | ΞI                                               | 1330P-16         | FVV                   | -40 C 10 + 105°C                  | 00000              | DAC8555IPWR        | Tape and Reel, 2000          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                                                 | UNIT                              |
|-------------------------------------------------|-----------------------------------|
| AV <sub>DD</sub> , IOV <sub>DD</sub> to GND     | -0.3V to 6V                       |
| Digital input voltage to GND                    | -0.3V to +AV <sub>DD</sub> + 0.3V |
| $V_{O(A)}$ to $V_{O(D)}$ to GND                 | -0.3V to +AV <sub>DD</sub> + 0.3V |
| Operating temperature range                     | -40°C to +105°C                   |
| Storage temperature range                       | −65°C to +150°C                   |
| Junction temperature range (T <sub>J</sub> max) | +150°C                            |
| Power dissipation                               | $(T_J max - T_A)/\theta_{JA}$     |
| θ <sub>JA</sub> Thermal impedance               | 118°C/W                           |
| $\theta_{JC}$ Thermal impedance                 | 29°C/W                            |

(1) Stresses above those listed under *absolute maximum ratings* may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 2.7V to 5.5V, all specifications –40°C to +105°C (unless otherwise noted).

| PARAMETER                             | TEST CONDITIONS                                                           | MIN TYP | MAX        | UNIT             |
|---------------------------------------|---------------------------------------------------------------------------|---------|------------|------------------|
| STATIC PERFORMANCE <sup>(1)</sup>     | · · · · · · · · · · · · · · · · · · ·                                     |         |            |                  |
| Resolution                            |                                                                           | 16      |            | Bits             |
| Relative accuracy                     | Measured by line passing through codes 485 and 64741                      | ±4      | ±12        | LSB              |
| Differential nonlinearity             | 16-bit Monotonic                                                          | ±0.25   | ±1         | LSB              |
| Zero-scale error                      | Measured by line passing through codes 485 and 64741                      | ±2      | ±12        | mV               |
| Zero-scale error drift                |                                                                           | ±5      |            | μV/°C            |
| Full-scale error                      | Measured by line passing through codes 485 and 64741,                     | ±0.3    | ±0.5       | % of FSR         |
| Gain error                            | $(AV_{DD} = 5V, V_{REF} = 4.99V)$ and $(AV_{DD} = 2.7V, V_{REF} = 2.69V)$ | ±0.05   | ±0.15      | % of FSR         |
| Gain temperature coefficient          |                                                                           | ±1      |            | ppm of<br>FSR/°C |
| PSRR Power-Supply Rejection Ratio     | $R_L = 2k\Omega, C_L = 200pF$                                             | 0.75    |            | mV/V             |
| OUTPUT CHARACTERISTICS <sup>(2)</sup> | · · · · · · · · · · · · · · · · · · ·                                     |         |            |                  |
| Output voltage range                  |                                                                           | 0       | $V_{REF}H$ | V                |
| Output voltage settling time          | To ±0.003% FSR, 0200h to FD00h, $R_L = 2k\Omega$ , 0pF < $C_L$ < 200pF    | 8       | 10         | μs               |
|                                       | $R_L = 2k\Omega, C_L = 500pF$                                             | 12      |            | μs               |
| Slew rate                             |                                                                           | 1.8     |            | V/µs             |
|                                       | $R_L = \infty$                                                            | 470     |            | pF               |
| Capacitive load stability             | $R_L = 2k\Omega$                                                          | 1000    |            | pF               |

(1) Linearity calculated using a reduced code range of 485 to 64741; output unloaded.

(2) Ensured by design and characterization; not production tested.

## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{\text{DD}}$  = 2.7V to 5.5V, all specifications –40°C to +105°C (unless otherwise noted).

| PARAMETER                         |                                                                        | TEST CONDITIONS                                                                                                | MIN                                 | TYP  | MAX                   | UNIT |  |
|-----------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------|------|-----------------------|------|--|
| Code cha                          | ange glitch impulse                                                    | 1LSB change around major carry                                                                                 |                                     | 0.15 |                       |      |  |
| Digital fe                        | edthrough                                                              |                                                                                                                |                                     | 0.15 |                       | nV-s |  |
| DC cross                          | stalk                                                                  | Full-scale swing on adjacent channel. $AV_{DD} = 5V$ , $V_{REF} = 4.096V$                                      |                                     | 0.25 |                       | LSB  |  |
| AC cross                          | stalk                                                                  | 1kHz sine wave                                                                                                 |                                     | -100 |                       | dB   |  |
| DC outpu                          | ut impedance                                                           | At mid-point input                                                                                             |                                     | 1    |                       | Ω    |  |
| <b>.</b>                          |                                                                        | AV <sub>DD</sub> = 5V                                                                                          |                                     | 50   |                       |      |  |
| Short-cire                        | cuit current                                                           | $AV_{DD} = 3V$                                                                                                 |                                     | 20   |                       | mA   |  |
| -                                 |                                                                        | Coming out of power-down mode, AV <sub>DD</sub> = 5V                                                           |                                     | 2.5  |                       |      |  |
| Power-up time                     |                                                                        | Coming out of power-down mode, AV <sub>DD</sub> = 3V                                                           |                                     | 5    |                       | μs   |  |
| AC PER                            | FORMANCE                                                               |                                                                                                                |                                     |      |                       |      |  |
| SNR                               |                                                                        |                                                                                                                |                                     | 95   |                       |      |  |
| THD                               |                                                                        | $BW = 20kHz, AV_{DD} = 5V, f_{OUT} = 1kHz,$                                                                    |                                     | -85  |                       |      |  |
| SFDR                              |                                                                        | 1st 19 harmonics removed for SNR calculation                                                                   |                                     | 87   |                       | dB   |  |
| SINAD                             |                                                                        |                                                                                                                | 84                                  |      |                       |      |  |
| REFERE                            |                                                                        |                                                                                                                |                                     |      |                       |      |  |
| V <sub>REF</sub> H V              | oltage                                                                 | $V_{REF}L < V_{REF}H$ , $AV_{DD}$ - ( $V_{REF}H + V_{REF}L$ ) /2 > 1.2V                                        | 0                                   |      | AV <sub>DD</sub>      | V    |  |
| V <sub>REF</sub> L Voltage        |                                                                        | $V_{\text{REF}}$ < $V_{\text{REF}}$ H, $AV_{\text{DD}}$ - ( $V_{\text{REF}}$ H + $V_{\text{REF}}$ L) /2 > 1.2V | 0                                   |      | AV <sub>DD</sub> /2   | V    |  |
| - NEI                             |                                                                        | $V_{\text{REF}}L = \text{GND}, V_{\text{REF}}H = \text{AV}_{\text{DD}} = 5\text{V}$                            |                                     | 180  | 250                   | μA   |  |
| Reference input current           |                                                                        | $V_{\text{REF}}L = \text{GND}, V_{\text{REF}}H = \text{AV}_{\text{DD}} = 3\text{V}$                            |                                     | 120  | 200                   | μΑ   |  |
| Referenc                          | ce input impedance                                                     | V <sub>REF</sub> L < V <sub>REF</sub> H                                                                        |                                     | 31   |                       | kΩ   |  |
|                                   | NPUTS <sup>(3)</sup>                                                   |                                                                                                                |                                     |      |                       |      |  |
|                                   |                                                                        | $2.7V \le IOV_{DD} \le 5.5V$                                                                                   | $0.3 \times \text{IOV}_{\text{DD}}$ |      |                       |      |  |
| V <sub>IL</sub>                   | Logic input LOW voltage                                                | $1.8V \le IOV_{DD} \le 2.7V$                                                                                   |                                     |      | $0.1 \times IOV_{DD}$ | V    |  |
|                                   |                                                                        | $2.7 \le IOV_{DD} \le 5.5V$                                                                                    | $0.7 \times IOV_{DD}$               |      | 55                    |      |  |
| VIH                               | Logic input HIGH voltage                                               | 1.8 ≤ IOV <sub>DD</sub> < 2.7V                                                                                 | $0.95 \times IOV_{DD}$              |      |                       | V    |  |
| Pin capa                          | citance                                                                |                                                                                                                |                                     |      | 3                     | pF   |  |
|                                   | REQUIREMENTS                                                           |                                                                                                                |                                     |      |                       |      |  |
|                                   | AV <sub>DD</sub>                                                       |                                                                                                                | 2.7                                 |      | 5.5                   |      |  |
|                                   | IOV <sub>DD</sub>                                                      |                                                                                                                | 1.8                                 |      | 5.5                   | V    |  |
| Ipp (norm                         | nal mode)                                                              | Input code = 32768, no load, reference current not included                                                    |                                     |      |                       |      |  |
| 50 (                              | IOI <sub>DD</sub>                                                      |                                                                                                                |                                     | 10   | 20                    | μA   |  |
|                                   | AV <sub>DD</sub> = 3.6V to 5.5V                                        | $V_{IH} = IOV_{DD}$ and $V_{II} = GND$                                                                         |                                     | 0.65 | 0.95                  |      |  |
|                                   | $AV_{DD} = 2.7V \text{ to } 3.6V$                                      |                                                                                                                |                                     | 0.6  | 0.9                   | mA   |  |
| loo (all p                        | ower-down modes)                                                       |                                                                                                                |                                     | 0.0  | 0.0                   |      |  |
| יסט עמו אי                        | $AV_{DD} = 3.6V \text{ to } 5.5V$                                      | $V_{IH} = IOV_{DD}$ and $V_{IL} = GND$                                                                         |                                     | 0.7  | 2                     |      |  |
|                                   | $AV_{DD} = 3.07 \text{ to } 3.6V$<br>$AV_{DD} = 2.7V \text{ to } 3.6V$ |                                                                                                                |                                     | 0.4  | 2                     | μΑ   |  |
| POWEP                             | EFFICIENCY                                                             |                                                                                                                |                                     | 0.7  | 2                     |      |  |
|                                   |                                                                        | $h = 2mA  A V_{res} = 5 V_{res}$                                                                               |                                     | 89   |                       | %    |  |
| I <sub>OUT</sub> /I <sub>DD</sub> | RATURE RANGE                                                           | $I_L = 2mA, AV_{DD} = 5V$                                                                                      |                                     | 09   |                       | 70   |  |
|                                   | AT UKE KANGE                                                           |                                                                                                                |                                     |      |                       |      |  |

(3) Ensured by design and characterization; not production tested.

## **PIN CONFIGURATION**



#### **PIN DESCRIPTIONS**

| PIN | NAME               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>OUT</sub> A | Analog output voltage from DAC A.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 2   | V <sub>OUT</sub> B | Analog output voltage from DAC B.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3   | V <sub>REF</sub> H | Positive reference voltage input.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4   | AV <sub>DD</sub>   | Power supply input, 2.7V to 5.5V.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5   | V <sub>REF</sub> L | Negative reference voltage input.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6   | GND                | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7   | V <sub>OUT</sub> C | Analog output voltage DAC C.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8   | V <sub>OUT</sub> D | Analog output voltage DAC D.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9   | SYNC               | Level-triggered control input (active LOW). This is the frame synchronization signal for the input data. When SYNC goes LOW, it enables the input shift register and data is transferred in on the falling edges of the following clocks. The DAC is updated following the 24th clock (unless SYNC is taken HIGH before this edge, in which case the rising edge of SYNC acts as an interrupt and the write sequence is ignored by the DAC8555). Schmitt-Trigger logic input. |
| 10  | SCLK               | Serial clock input. Data can be transferred at rates up to 50MHz. Schmitt-Trigger logic input.                                                                                                                                                                                                                                                                                                                                                                                |
| 11  | D <sub>IN</sub>    | Serial data input. Data is clocked into the 24-bit input shift register on each falling edge of the serial clock input. Schmitt-Trigger logic input.                                                                                                                                                                                                                                                                                                                          |
| 12  | IOV <sub>DD</sub>  | Digital input-output power supply                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13  | RST                | Asynchronous reset. Active low. If $\overline{RST}$ is low, all DAC channels reset either to zero-scale (RSTSEL = 0) or to midscale (RSTSEL = 1).                                                                                                                                                                                                                                                                                                                             |
| 14  | RSTSEL             | Reset select. If RSTSEL is low, input coding is binary; if high = 2's complement.                                                                                                                                                                                                                                                                                                                                                                                             |
| 15  | ENABLE             | Active LOW, ENABLE LOW connects the SPI interface to the serial port.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 16  | LDAC               | Load DACs, rising edge triggered loads all DAC registers.                                                                                                                                                                                                                                                                                                                                                                                                                     |

## SERIAL WRITE OPERATION



## TIMING REQUIREMENTS<sup>(1)(2)</sup>

 $AV_{\text{DD}}$  = 2.7V to 5.5V, all specifications –40°C to +105°C (unless otherwise noted).

|                               | PARAMETER                                        | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|-------------------------------|--------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| + (3)                         | SCI K avala tima                                 | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 40  |     |     | 20   |
| t <sub>1</sub> <sup>(3)</sup> | SCLK cycle time                                  | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 20  |     |     | ns   |
|                               |                                                  | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 20  |     |     |      |
| t <sub>2</sub>                | SCLK HIGH time                                   | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 10  |     |     | ns   |
|                               |                                                  | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 20  |     |     | ~~~  |
| t <sub>3</sub>                | SCLK LOW time                                    | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 10  |     |     | ns   |
|                               | $IOV_{DD} = AV_{DD} = 2.7V \text{ to } 3.6V$     |                                               | 0   |     |     |      |
| t <sub>4</sub>                | SYNC falling edge to SCLK rising edge setup time | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 0   |     |     | ns   |
|                               | Data actua tima                                  | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 5   |     |     |      |
| t <sub>5</sub>                | Data setup time                                  | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 5   |     |     | ns   |
|                               | Data hold time                                   | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 4.5 |     |     | ~~~  |
| t <sub>6</sub>                | Data noid time                                   | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 4.5 |     |     | ns   |
|                               | 24th SCLK folling adds to SVNC rising adds       | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 0   |     |     | ~~~  |
| t <sub>7</sub>                | 24th SCLK falling edge to SYNC rising edge       | $IOV_{DD} = AV_{DD} = 3.6V$ to 5.5V           | 0   |     |     | ns   |
|                               | Minimum SYNC HIGH time                           | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.6V           | 40  |     |     | ~~~  |
| t <sub>8</sub>                |                                                  | $IOV_{DD} = AV_{DD} = 3.6V \text{ to } 5.5V$  |     |     |     | ns   |
| t <sub>9</sub>                | 24th SCLK falling edge to SYNC falling edge      | $IOV_{DD} = AV_{DD} = 2.7V$ to 5.5V           | 130 |     |     | ns   |
|                               | Miniumum DCT lour time                           | $IOV_{DD} = AV_{DD} = 2.7V$ to 3.5V           | 40  |     |     | ~~   |
| t <sub>10</sub>               |                                                  | $\frac{100000}{1000} = 3.6V \text{ to } 5.5V$ |     |     |     | ns   |

(1) All input signals are specified with  $t_R = t_F = 3ns$  (10% to 90% of AV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. (2) See Serial Write Operation timing diagram. (3) Maximum SCLK frequency is 50MHz at IOV<sub>DD</sub> = AV<sub>DD</sub> = 3.6V to 5.5V and 25 MHz at IOV<sub>DD</sub> = AV<sub>DD</sub> = 2.7V to 3.6V.

## TYPICAL CHARACTERISTICS: $V_{DD} = 5V$

At  $T_A = +25^{\circ}C$ , unless otherwise noted.



#### Figure 1.















Figure 2.

LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE





FULL-SCALE ERROR vs TEMPERATURE







## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.





Figure 8.

#### TOTAL HARMONIC DISTORTION vs OUTPUT FREQUENCY





FULL-SCALE SETTLING TIME: 5V FALLING EDGE



Figure 12.



POWER SPECTRAL DENSITY

Figure 9.

FULL-SCALE SETTLING TIME: 5V RISING EDGE



Figure 11.

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V (continued)

#### At $T_A = +25^{\circ}C$ , unless otherwise noted.



HALF-SCALE SETTLING TIME: 5V RISING EDGE

#### Figure 13.

GLITCH ENERGY: 5V, 1LSB STEP, RISING EDGE





#### GLITCH ENERGY: 5V, 16LSB STEP, RISING EDGE



Figure 17.

#### HALF-SCALE SETTLING TIME: 5V FALLING EDGE

TEXAS





#### GLITCH ENERGY: 5V, 1LSB STEP, FALLING EDGE





#### GLITCH ENERGY: 5V, 16LSB STEP, FALLING EDGE







## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V (continued)

#### At $T_A = +25^{\circ}C$ , unless otherwise noted.



#### Figure 19.

#### GLITCH ENERGY: 5V, 256LSB STEP, FALLING EDGE



Figure 20.

#### SIGNAL-TO-NOISE RATIO vs OUTPUT FREQUENCY







CH D

Figure 28.

120

#### SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006



At  $T_{A} = +25^{\circ}$ C, unless otherwise noted.



Figure 27.

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7V (continued)

#### At $T_A = +25^{\circ}C$ , unless otherwise noted.









Figure 31.

HALF-SCALE SETTLING TIME: 2.7V RISING EDGE



Figure 33.



#### FULL-SCALE SETTLING TIME: 2.7V FALLING EDGE





#### HALF-SCALE SETTLING TIME: 2.7V FALLING EDGE



Figure 34.

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 2.7V (continued)

#### At $T_A = +25^{\circ}C$ , unless otherwise noted.







#### GLITCH ENERGY: 2.7V, 16LSB STEP, FALLING EDGE



Figure 38.

#### GLITCH ENERGY: 2.7V, 256LSB STEP, FALLING EDGE







GLITCH ENERGY: 2.7V, 16LSB STEP, RISING EDGE



Figure 37.

#### GLITCH ENERGY: 2.7V, 256LSB STEP, RISING EDGE



## GLITCH ENERGY: 2.7V, 1LSB STEP, FALLING EDGE

Texas TRUMENTS www.ti.com



0

-40

SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006

 $AV_{DD} = V_{REF} = 5V$ 

Figure 42.

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = 5V and 2.7V

At  $T_A = +25^{\circ}C$ , unless otherwise noted.





| Temperature (°C) |
|------------------|
| Figure 43.       |

40

0

4.1

 $AV_{DD}$  (V) Figure 44.

4.45

4.8

5.15

5.5

3.05

3.4

3.75

## THEORY OF OPERATION

## DAC SECTION

The architecture of each channel of the DAC8555 consists of a resistor-string DAC followed by an output buffer amplifier. Figure 45 shows a simplified block diagram of the DAC architecture.



Figure 45. DAC8555 Architecture

The input coding for each device can be 2's complement or unipolar straight binary, so the ideal output voltage is given by:

$$V_{OUT}X = 2 \times V_{REF}L + (V_{REF}H - V_{REF}L) \times \frac{D_{IN}}{65536}$$

where  $D_{IN}$  = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 65535.

## **RESISTOR STRING**

The resistor string section is shown in Figure 46. It is simply a divide-by-2 resistor followed by a string of resistors. The code loaded into the DAC register determines at which node on the string the voltage is tapped off. This voltage is then applied to the output amplifier by closing one of the switches connecting the string to the amplifier.

## **OUTPUT AMPLIFIER**

Each output buffer amplifier is capable of generating rail-to-rail voltages on its output that approaches an output range of 0V to  $AV_{DD}$  (gain and offset errors must be taken into account). Each buffer is capable of driving a load of  $2k\Omega$  in parallel with 1000pF to GND. The source and sink capabilities of the output amplifier can be seen in the Typical Characteristics.

## SERIAL INTERFACE

The DAC8555 uses a 3-wire serial interface (SYNC, SCLK, and  $D_{IN}$ ), which is compatible with SPI, QSPI<sup>TM</sup>, and Microwire<sup>TM</sup> interface standards, as well as most DSPs. See the Serial Write Operation timing diagram for an example of a typical write sequence.



Figure 46. Resistor String

The write sequence begins by bringing the SYNC line LOW. Data from the DIN line are clocked into the 24-bit shift register on each falling edge of SCLK. The serial clock frequency can be as high as 50MHz, making the DAC8555 compatible with high-speed DSPs. On the 24th falling edge of the serial clock, the last data bit is clocked into the shift register and the shift register gets locked. Further clocking does not change the shift register data. Once 24 bits are locked into the shift register, the eight MSBs are used as control bits and the 16 LSBs are used as data. After receiving the 24th falling clock edge, the DAC8555 decodes the eight control bits and 16 data bits to perform the required function, without waiting for a <u>SYNC</u> rising edge. A new SPI sequence starts at the next falling edge of SYNC. A rising edge of SYNC before the 24-bit sequence is complete resets the SPI interface; no data transfer occurs.

After the 24th falling edge of SCLK is received, the SYNC line may be kept LOW or brought HIGH. In either case, the minimum delay time from the 24th falling SCLK edge to the next falling SYNC edge must be met in order to properly begin the next cycle.

To assure the lowest power consumption of the device, care should be taken that the levels are as close to each rail as possible. (Refer to the *Typical Characteristics* section for Figure 41, the *Supply Current vs Logic Input Voltage* transfer characteristic curve.)

## IOV<sub>DD</sub> AND VOLTAGE TRANSLATORS

The IOV<sub>DD</sub> pin powers the the digital input structures of the DAC8555. For single-supply operation, it can be tied to  $AV_{DD}$ . For dual-supply operation, the IOV<sub>DD</sub> pin provides interface flexibility with various CMOS logic families and should be connected to the logic supply of the system. Analog circuits and internal logic of the DAC8555 use  $AV_{DD}$  as the supply voltage. The external logic high inputs get translated to  ${\sf AV}_{\sf DD}$  by level shifters. These level shifters use the  ${\sf IOV}_{\sf DD}$  voltage as a reference to shift the incoming logic HIGH levels to  $AV_{DD}$ .  $IOV_{DD}$  is ensured to operate from 2.7V to 5.5V regardless of the AV<sub>DD</sub> voltage, which ensures compatibility with various logic families. Although specified down to 2.7V, IOV<sub>DD</sub> will operate at as low as 1.8V with degraded timing and temperature performance. For lowest power consumption, logic  $V_{IH}$  levels should be as close as possible to  $IOV_{DD}$ , and logic  $V_{IL}$  levels should be as close as possible to GND voltages.

#### SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006

#### ASYNCHRONOUS CLEAR

The DAC8555 output is asynchronously set to zero-scale voltage or midscale voltage (depending on RSTSEL) immediately after the RST pin is brought low. The RST signal resets all internal registers, and therefore, behaves like the Power-On Reset. The RST pin must be brought back to high before a write sequence is started.

If the RSTSEL pin is high,  $\overline{RST}$  signal going low resets all outputs to midscale. If the RSTSEL pin is low,  $\overline{RST}$  signal going low resets all outputs to zero-scale. RSTSEL should be set at power up.

## **INPUT SHIFT REGISTER**

The input shift register (SR) of the DAC8555 is 24 bits wide, as shown in Figure 47, and is made up of eight control bits (DB23–DB16) and 16 data bits (DB15–DB0). DB23 and DB22 should always be '0'.

LD1 (DB21) and LD0 (DB20) control the updating of each analog output with the specified 16-bit data value or power-down command. Bit DB19 is a *don't care* bit that does not affect the operation of the DAC8555, and can be '1' or '0'. The DAC channel select bits (DB18, DB17) control the destination of the data (or power-down command) from DAC A through DAC D. The final control bit, PD0 (DB16), selects the power-down mode of the DAC8555 channels.

| DB23 |     |     |     |    |              |              |     |     |     |     | DB12 |
|------|-----|-----|-----|----|--------------|--------------|-----|-----|-----|-----|------|
| 0    | 0   | LD1 | LD0 | Х  | DAC Select 1 | DAC Select 0 | PD0 | D15 | D14 | D13 | D12  |
| DB11 |     |     |     |    |              |              |     |     |     |     | DB0  |
| D11  | D10 | D9  | D8  | D7 | D6           | D5           | D4  | D3  | D2  | D1  | D0   |

Figure 47. DAC8555 Data Input Register Format

The DAC8555 also supports a number of different load commands. The load commands can be summarized as follows:

**DB21 = 0 and DB20 = 0: Single-channel store.** The temporary register (data buffer) corresponding to a DAC selected by DB18 and DB17 is updated with the contents of SR data (or power-down).

**DB21 = 0 and DB20 = 1: Single-channel update.** The temporary register and DAC register corresponding to a DAC selected by DB18 and DB17 are updated with the contents of SR data (or power-down).

**DB21 = 1 and DB20 = 0: Simultaneous update.** A channel selected by DB18 and DB17 gets updated with the SR data, and simultaneously, all the other channels get updated with previous stored data (or power-down) from temporary registers.

**DB21 = 1 and DB20 = 1: Broadcast update.** If DB18 = 0, then SR data gets ignored, all channels get updated with previously stored data (or power-down). If DB18 = 1, then SR data (or power-down) updates all channels.

Power-down/data selection is as follows:

DB16 is a power-down flag. If this flag is set, then DB15 and DB14 select one of the four power-down modes of the device as described in Table 1. If DB16 = 1, DB15 and DB14 no longer represent the two MSBs of data, but represent a power-down condition described in Table 1. Similar to data, power-down conditions can be stored at the temporary registers of each DAC. It is possible to update DACs simultaneously either with data, power-down, or a combination of both.

TEXAS STRUMENTS

Refer to Table 2 for more information.

| Table 1. | DAC8555 | <b>Power-Down</b> | Modes |
|----------|---------|-------------------|-------|
|----------|---------|-------------------|-------|

| PD0<br>(DB16) | PD1<br>(DB15) | PD2<br>(DB14) | OPERATING MODE                       |
|---------------|---------------|---------------|--------------------------------------|
| 1             | 0             | 0             | Output high impedance                |
| 1             | 0             | 1             | Output typically $1k\Omega$ to GND   |
| 1             | 1             | 0             | Output typically $100k\Omega$ to GND |
| 1             | 1             | 1             | Output high impedance                |

|      |      |      |      |               |                     |            | e 2. u |      |         |          |                                                                                                                                             |  |  |
|------|------|------|------|---------------|---------------------|------------|--------|------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DB23 | DB22 | DB21 | DB20 | DB19          | DB18                | DB17       | DB16   | DB15 | DB14    | DB13-DB0 |                                                                                                                                             |  |  |
| 0    | 0    | LD 1 | LD 0 | Don't<br>Care | DAC Sel 1           | DAC Sel 0  | PD0    | MSB  | MSB-1   | MSB-2LSB | DESCRIPTION                                                                                                                                 |  |  |
|      |      | 0    | 0    | Х             | 0                   | 0          | 0      |      | Da      | ta       | Write to buffer A with data                                                                                                                 |  |  |
|      |      | 0    | 0    | Х             | 0                   | 1          | 0      |      | Da      | ta       | Write to buffer B with data                                                                                                                 |  |  |
|      |      | 0    | 0    | Х             | 1                   | 0          | 0      |      | Da      | ta       | Write to buffer C with data                                                                                                                 |  |  |
|      |      | 0    | 0    | х             | 1                   | 1          | 0      |      | Da      | ta       | Write to buffer D with data                                                                                                                 |  |  |
|      |      | 0    | 0    | х             | (00, 01,            | 10, or 11) | 1      | See  | Table 1 | 0        | Write to buffer (selected by DB17 and DB18) with<br>power-down command                                                                      |  |  |
|      |      | 0    | 1    | х             | (00, 01, 10, or 11) |            | 0      |      | Da      | ta       | Write to buffer with data and load DAC (selected by DB17 and DB18)                                                                          |  |  |
|      |      | 0    | 1    | х             | (00, 01,            | 10, or 11) | 1      | See  | Table 1 | 0        | Write to buffer with power-down command and load DAC (selected by DB17 and DB18)                                                            |  |  |
|      |      | 1    | 0    | х             | (00, 01,            | 10, or 11) | 0      |      | Da      | ta       | Write to buffer with data (selected by DB17 and DB18)<br>and then load all DACs simultaneously from their<br>corresponding buffers.         |  |  |
|      |      | 1    | 0    | х             | (00, 01,            | 10, or 11) | 1      | See  | Table 1 | 0        | Write to buffer with power-down command (selected by DB17 and DB18) and then load all DACs simultaneously from their corresponding buffers. |  |  |
|      |      |      |      |               | Broadca             | st Modes   |        |      |         |          |                                                                                                                                             |  |  |
| х    | х    | 1    | 1    | х             | 0                   | х          | х      |      | х       |          | Simultaneously update all channels of DAC8555 with data stored in each channels temporary register.                                         |  |  |
| Х    | х    | 1    | 1    | Х             | 1                   | Х          | 0      |      | Da      | ta       | Write to all channels and load all DACs with SR data                                                                                        |  |  |
| х    | х    | 1    | 1    | х             | 1                   | х          | 1      | See  | Table 1 | 0        | Write to all channels and load all DACs with<br>power-down command in SR.                                                                   |  |  |

**Table 2. Control Matrix** 

16

## **SYNC** INTERRUPT

In a normal write sequence, the SYNC line is kept LOW for at least 24 falling edges of SCLK and the addressed DAC register is updated on the 24th falling edge. However, if SYNC is brought HIGH before the 24th falling edge, it acts as an interrupt to the write sequence; the shift register is reset and the write sequence is discarded. Neither an update of the data buffer contents, DAC register contents, nor a change in the operating mode occurs (see Figure 48). SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006

# POWER-ON RESET TO ZERO-SCALE/MIDSCALE

The DAC8555 contains a power-on reset circuit that controls the output voltage during power-up. Depending on RSTSEL signal, on power-up, the DAC registers are reset and the output voltages are set to zero-scale (RSTSEL = 0) or midscale (RSTSEL = 1); they remain that way until a valid write sequence and load command are made to the respective DAC channel. The power-on reset is useful in applications where it is important to know the state of the output of each DAC while the device is in the process of powering up.



Figure 48. Interrupt and Valid SYNC Timing

### **POWER-DOWN MODES**

The DAC8555 uses four modes of operation. These modes are accessed by setting three bits (PD2, PD1, and PD0) in the shift register and performing a *Load* action to the DACs. The DAC8555 offers a very flexible power-down interface based on channel register operation. A channel consists of a single 16-bit DAC with power-down circuitry, a temporary storage register (TR), and a DAC register (DR). TR and DR are both 18 bits wide. Two MSBs represent a power-down condition and 16 LSBs represent data for TR and DR. By adding bits 17 and 18 to TR and DR, a power-down condition can be temporarily stored and used as data. Internal circuits ensure that DB15 and DB14 are transferred to TR17 and TR16 (DR17 and DR16), when DB16 = '1'.

The DAC8555 treats the power-down condition as data; all the operational modes are still valid for power-down. It is possible to broadcast a power-down condition to all the DAC8555s in a system, or it is possible to simultaneously power-down a channel while updating data on other channels.

DB16, DB15, and DB14 = '100' (or '111') represent a power-down condition with Hi-Z output impedance for a selected channel. '101' represents a power-down condition with  $1k\Omega$  output impedance and '110' represents a power-down condition with 100k $\Omega$  output impedance.



Individual channels can be separately powered down, reducing the total power consumption. When all channels are powered down, the DAC8555 power consumption drops below  $2\mu$ A. There is no power-up command. When a channel is updated with data, it automatically exits power-down. All channels exit power-down simultaneously after a broadcast data update. The time to exit power-down is approximately 5 $\mu$ s. See Table 1 and Table 2 for power-down operation details.



Figure 49. Output Stage During Power-Down (High-Impedance)

## **OPERATION EXAMPLES**

## Example 1: Write to Data Buffer A Through Buffer D; Load DAC A Through DAC D Simultaneously

• 1st — Write to data buffer A:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | — | DB1 | DB0 |
|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
| 0    | 0    | 0   | 0   | Х  | 0         | 0         | 0   | D15  | — | D1  | D0  |

• 2nd — Write to data buffer B:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | _ | DB1 | DB0 |
|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
| 0    | 0    | 0   | 0   | Х  | 0         | 1         | 0   | D15  | — | D1  | D0  |

## • 3rd — Write to data buffer C:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | _ | DB1 | DB0 |
|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
| 0    | 0    | 0   | 0   | Х  | 1         | 0         | 0   | D15  | — | D1  | D0  |

## 4th — Write to data buffer D and simultaneously update all DACs:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | — | DB1 | DB0 |
|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
| 0    | 0    | 1   | 0   | Х  | 1         | 1         | 0   | D15  | — | D1  | D0  |

The DAC A, DAC B, DAC C, and DAC D analog outputs simultaneously settle to the specified values upon completion of the 4th write sequence. (The DAC voltages update simultaneously after the 24th SCLK falling edge of the 4th write cycle).

## Example 2: Load New Data to DAC A Through DAC D Sequentially

• 1st — Write to data buffer A and load DAC A: DAC A output settles to specified value upon completion:

| ſ | DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | — | DB1 | DB0 |
|---|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
|   | 0    | 0    | 0   | 1   | Х  | 0         | 0         | 0   | D15  |   | D1  | D0  |

• 2nd — Write to data buffer B and load DAC B: DAC B output settles to specified value upon completion:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | _ | DB1 | DB0 |
|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
| 0    | 0    | 0   | 1   | Х  | 0         | 1         | 0   | D15  |   | D1  | D0  |

## • 3rd — Write to data buffer C and load DAC C: DAC C output settles to specified value upon completion:

| Ī | DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | _ | DB1 | DB0 |
|---|------|------|-----|-----|----|-----------|-----------|-----|------|---|-----|-----|
|   | 0    | 0    | 0   | 1   | Х  | 1         | 0         | 0   | D15  | _ | D1  | D0  |

## • 4th — Write to data buffer D and load DAC D: DAC D output settles to specified value upon completion:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 |  | DB1 | DB0 |
|------|------|-----|-----|----|-----------|-----------|-----|------|--|-----|-----|
| 0    | 0    | 0   | 1   | Х  | 1         | 1         | 0   | D15  |  | D1  | D0  |

After completion of each write cycle, DAC analog output settles to the voltage specified.

# Example 3: Power Down DAC A and DAC B to $1k\Omega$ and Power Down DAC C and DAC D to $100k\Omega$ Simultaneously

#### • Write power-down command to data buffer A: DAC A to 1kΩ.

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | — |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
| 0    | 0    | 0   | 0   | Х  | 0         | 0         | 1   | 0    | 1    | Х    |   |

#### Write power-down command to data buffer B: DAC B to 1kΩ.

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | _ |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
| 0    | 0    | 0   | 0   | Х  | 0         | 1         | 1   | 0    | 1    | Х    | _ |

#### Write power-down command to data buffer C: DAC C to 1kΩ.

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | — |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
| 0    | 0    | 0   | 0   | Х  | 1         | 0         | 1   | 1    | 0    | Х    | — |

• Write power-down command to data buffer D: DAC D to  $100k\Omega$  and simultaneously update all DACs.

| Ī | DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | — |
|---|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
|   | 0    | 0    | 1   | 0   | Х  | 1         | 1         | 1   | 1    | 0    | Х    | — |

The DAC A, DAC B, DAC C, and DAC D analog outputs simultaneously power down to each respective specified mode upon completion of the 4th write sequence.

#### Example 4: Power Down DAC A Through DAC D to High-Impedance Sequentially:

• Write power-down command to data buffer A and load DAC A: DAC A output = Hi-Z:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | — |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
| 0    | 0    | 0   | 1   | Х  | 0         | 0         | 1   | 1    | 1    | Х    | — |

Write power-down command to data buffer B and load DAC B: DAC B output = Hi-Z:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | — |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
| 0    | 0    | 0   | 1   | Х  | 0         | 1         | 1   | 1    | 1    | х    | — |

## • Write power-down command to data buffer C and load DAC C: DAC C output = Hi-Z:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 |  |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|--|
| 0    | 0    | 0   | 1   | Х  | 1         | 0         | 1   | 1    | 1    | Х    |  |

#### • Write power-down command to data buffer D and load DAC D: DAC D output = Hi-Z:

| DB23 | DB22 | LD1 | LD0 | DC | DAC Sel 1 | DAC Sel 0 | PD0 | DB15 | DB14 | DB13 | _ |
|------|------|-----|-----|----|-----------|-----------|-----|------|------|------|---|
| 0    | 0    | 0   | 1   | Х  | 1         | 1         | 1   | 1    | 1    | Х    | _ |

The DAC A, DAC B, DAC C, and DAC D analog outputs sequentially power down to high-impedance upon completion of the 1st, 2nd, 3rd, and 4th write sequences, respectively.

## LDAC FUNCTIONALITY

The DAC8555 offers both a software and hardware simultaneous update function. The DAC8555 double-buffered architecture has been designed so that new data can be entered for each DAC without disturbing the analog outputs. The software simultaneous update capability is controlled by the load 1 (LD1) and load 0 (LD0) control bits. By setting load 1 = 1 all of the DAC registers will be updated on the falling edge of the 24th clock signal. When the new data has been entered into the device, all of the DAC outputs can be updated simultaneously and synchronously with the clock.

DAC8555 data updates are *synchronized* with the falling edge of the 24th SCLK cycle, which follows a falling edge of SYNC. For such *synchronous* updates, the LDAC pin is not required and it must be connected to GND permanently. The LDAC pin is used as a positive edge triggered timing signal for *asynchronous* DAC updates. Data buffers of all

#### SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006

channels must be loaded with desired data before LDAC is triggered. After a low-to-high LDAC transition, all DACs are simultaneously updated with the contents of the corresponding data buffers. If the contents of a data buffer are not changed by the serial interface, the corresponding DAC output will remain unchanged after the LDAC trigger.

### ENABLE PIN

For normal operation, the enable pin must be tied to a logic low. If the enable pin is tied high, the DAC8555 stops listening to the serial port. This feature can be useful for applications that share the same serial port.

## MICROPROCESSOR INTERFACING

#### DAC8555 to 8051 Interface

See Figure 50 for a serial interface between the DAC8555 and a typical 8051-type microcontroller. The setup for the interface is as follows: TXD of the 8051 drives SCLK of the DAC8555, while RXD drives the serial data line of the device. The SYNC signal is derived from a bit-programmable pin on the port of the 8051. In this case, port line P3.3 is used. When data are to be transmitted to the DAC8555, P3.3 is taken LOW. The 8051 transmits data in 8-bit bytes; thus, only eight falling clock edges occur in the transmit cycle. To load data to the DAC. P3.3 is left LOW after the first eight bits are transmitted, then a second and third write cycle are initiated to transmit the remaining data. P3.3 is taken HIGH following the completion of the third write cycle. The 8051 outputs the serial data in a format that presents the LSB first, while the DAC8555 requires data with the MSB as the first bit received. The 8051 transmit routine must therefore take this into account, and mirror the data as needed.



Figure 50. DAC8555 to 80C51/80L51 Interface

### DAC8555 to Microwire Interface

Figure 51 shows an interface between the DAC8555 and any Microwire-compatible device. Serial data are shifted out on the falling edge of the serial clock and is clocked into the DAC8555 on the rising edge of the SK signal.



Figure 51. DAC8555 to Microwire Interface

## DAC8555 to 68HC11 Interface

Figure 52 shows a serial interface between the DAC8555 and the 68HC11 microcontroller. SCK of the 68HC11 drives the SCLK of the DAC8555, while the MOSI output drives the serial data line of the DAC. The SYNC signal is derived from a port line (PC7), similar to the 8051 diagram.

TEXAS TRUMENTS www.ti.com



Figure 52. DAC8555 to 68HC11 Interface

The 68HC11 should be configured so that its CPOL bit is '0' and its CPHA bit is '1'. This configuration causes data appearing on the MOSI output to be valid on the falling edge of SCLK. When data are being transmitted to the DAC, the <u>SYNC</u> line is held LOW (PC7). Serial data from the 68HC11 are transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. (Data are transmitted MSB first.) In order to load data to the DAC8555, PC7 is left LOW after the first eight bits are transferred, then a second and third serial write operation are performed to the DAC. PC7 is taken HIGH at the end of this procedure.

### DAC8555 to TMS320 DSP Interface

Figure 53 shows the connections between the DAC8555 and a TMS320 Digital Signal Processor (DSP). A single DSP can control up to four DAC8555s without any interface logic.



Figure 53. DAC8555 to TMS320 DSP

## **APPLICATION INFORMATION**

## CURRENT CONSUMPTION

The DAC8555 typically consumes  $208\mu$ A at AV<sub>DD</sub> = 5V and  $180\mu$ A at AV<sub>DD</sub> = 3V for each active channel, including reference current consumption. Additional current consumption can occur at the digital inputs if V<sub>IH</sub> << IOV<sub>DD</sub>. For most efficient power operation, CMOS logic levels are recommended at the digital inputs to the DAC.

In power-down mode, typical current consumption is 175nA per channel. A delay time of 10ms to 20ms after a power-down command is issued to the DAC is typically sufficient for the power-down current to drop below  $10\mu$ A.

# DRIVING RESISTIVE AND CAPACITIVE LOADS

The DAC8555 output stage is capable of driving loads of up to 1000pF while remaining stable. Within the offset and gain error margins, the DAC8555 can operate rail-to-rail when driving a capacitive load. Resistive loads of  $2k\Omega$  can be driven by the DAC8555 while achieving good load regulation. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this scenario occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This deterioration only occurs within approximately the top 100mV of the DAC output voltage characteristic. Under resistive loading conditions, good linearity is preserved as long as the output voltage is at least 100mV below the AV<sub>DD</sub> voltage.

## **CROSSTALK AND AC PERFORMANCE**

The DAC8555 architecture uses separate resistor strings for each DAC channel in order to achieve ultra-low crosstalk performance. DC crosstalk seen at one channel during a full-scale change on the neighboring channel is typically less than 0.5LSBs. The AC crosstalk measured (for a full-scale, 1kHz sine wave output generated at one channel, and measured at the remaining output channel) is typically under –100dB.

In addition, the DAC8555 can achieve typical AC performance of 95dB signal-to-noise ratio (SNR) and –85dB total harmonic distortion (THD), making the DAC8555 a solid choice for applications requiring high SNR at output frequencies at or below 10kHz.

## OUTPUT VOLTAGE STABILITY

The DAC8555 exhibits excellent temperature stability of 5ppm/°C typical output voltage drift over the specified temperature range of the device. This stability enables the output voltage of each channel to stay within a  $\pm 25 \mu V$  window for a  $\pm 1^{\circ}C$  ambient temperature change.

Good power-supply rejection ratio (PSRR) performance reduces supply noise present on  $AV_{DD}$  from appearing at the outputs to well below  $10\mu$ V-s. Combined with good dc noise performance and true 16-bit differential linearity, the DAC8555 becomes a perfect choice for closed-loop control applications.

## SETTLING TIME AND OUTPUT GLITCH PERFORMANCE

The DAC8555 settles to  $\pm 0.003\%$  of its full-scale range within 10µs, driving a 200pF 2k $\Omega$  load. For good settling performance, the outputs should not approach the top and bottom rails. Small signal settling time is under 1µs, enabling data update rates exceeding 1MSPS for small code changes.

Many applications are sensitive to undesired transient signals such as glitch. The DAC8555 has a proprietary, ultra-low glitch architecture addressing such applications. Code-to-code glitches rarely exceed 1mV and they last under  $0.3\mu$ s. Typical glitch energy is an outstanding 0.15 nV-s. Theoretical worst-case glitch should occur during a 256LSB step, but it is so low, it cannot be detected.

# DIFFERENTIAL AND INTEGRAL NONLINEARITY

The DAC8555 uses precision thin film resistors to achieve monotonicity and good linearity. Typical linearity error is  $\pm$ 4LSBs, with a  $\pm$ 0.3mV error for a 5V range. Differential linearity is typically  $\pm$ 0.25LSBs, with a  $\pm$ 19 $\mu$ V error for a consecutive code change.

## USING THE REF02 AS A POWER SUPPLY FOR THE DAC8555

Due to the extremely low supply current required by the DAC8555, a possible configuration is to use a REF02 +5V precision voltage reference to supply the required voltage to the DAC8555 supply input as well as the reference input, as shown in Figure 54. This is especially useful if the power supply is quite noisy or if the system supply voltages are at some value other than 5V. The REF02 will output a steady supply voltage for the DAC8555. If the REF02 is used, the current it needs to supply to the DAC8555 is 0.85mA typical for  $AV_{DD} = 5V$ . When a DAC output is loaded, the REF02 also needs to supply the current to the load. The total typical current required (with a 5k $\Omega$  load on a given DAC output) is:

 $0.85mA + (5V/5k\Omega) = 1.85mA$ 



Figure 54. REF02 as a Power Supply to the DAC8555

## **BIPOLAR OPERATION USING THE DAC8555**

TEXAS STRUMENTS

The DAC8555 has been designed for single-supply operation, but a bipolar output range is also possible using the circuit in Figure 55. The circuit shown will give an output voltage range of  $\pm V_{REF}$ . Rail-to-rail operation at the amplifier output is achievable using an amplifier such as the OPA703, as shown in Figure 55.

The output voltage for any input code can be calculated as follows:

$$V_{OUT}X = \left[V_{REF} \times \left(\frac{D}{65536}\right) \times \left(\frac{R_1 + R_2}{R_1}\right) - V_{REF} \times \left(\frac{R_2}{R_1}\right)\right]$$

where D represents the input code in decimal (0–65535).

With  $V_{REF} = 5V$ ,  $R_1 = R_2 = 10k\Omega$ .

$$V_{OUT}X = \left(\frac{10 \times D}{65536}\right) - 5V$$

Using this example, an output voltage range of  $\pm$ 5V with 0000h corresponding to a -5V output and FFFFh corresponding to a 5V output can be achieved. Similarly, using V<sub>REF</sub> = 2.5V, a  $\pm$ 2.5V output voltage range can be achieved.



Figure 55. Bipolar Operation With the DAC8555

## LAYOUT

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The DAC8555 offers single-supply operation, and it will often be used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more digital logic present in the design and the higher the switching speed, the more difficult it is to keep digital noise from appearing at the output.

Due to the single ground pin of the DAC8555, all return currents, including digital and analog return currents for the DAC, must flow through a single point. Ideally, GND would be connected directly to an analog ground plane. This plane would be separate from the ground connection for the digital components until they were connected at the power-entry point of the system.

The power applied to  $AV_{DD}$  should be well-regulated and low-noise. Switching power supplies and DC/DC converters often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

#### SLAS475B-NOVEMBER 2005-REVISED OCTOBER 2006

As with the GND connection,  $AV_{DD}$  should be connected to a positive power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power-entry point. In addition, a 1µF to 10µF capacitor in parallel with a 0.1µF bypass capacitor is strongly recommended. In some situations, additional bypassing may be required, such as a 100µF electrolytic capacitor or even a *Pi* filter made up of inductors and capacitors—all designed to essentially low-pass filter the supply, removing the high-frequency noise.

Up to four DAC8555 devices can be used on a single SPI bus without any glue logic to create a high channel count solution. Special attention is required to avoid digital signal integrity problems when using multiple DAC8555s on the same SPI bus. Signal integrity of SYNC, SCLK, and D<sub>IN</sub> lines will not be an issue as long as the rise times of these digital signals are longer than six times the propagation delay between any two DAC8555 devices. Propagation speed is approximately six inches/ns on standard printed circuit boards (PCBs). Therefore, if the digital signal rise time is 1ns, the distance between any two DAC8555s has to be further apart on the PCB, and the signal rise times should be reduced by placing series resistors at the drivers for SYNC, SCLK, and DIN lines. If the largest distance between any two DAC8555s must be six inches, the rise time should be reduced to 6ns with an RC network formed by the series resistor at the digital driver and the total trace and input capacitance on the PCB.



## **PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
| DAC8555IPW            | Active        | Production        | TSSOP (PW)   16 | 90   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | D8555               |
| DAC8555IPW.A          | Active        | Production        | TSSOP (PW)   16 | 90   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | D8555               |
| DAC8555IPWG4          | Active        | Production        | TSSOP (PW)   16 | 90   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 105   | D8555               |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TEXAS INSTRUMENTS

www.ti.com

23-May-2025

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DAC8555IPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| DAC8555IPW.A | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| DAC8555IPWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# **PW0016A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



## PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated