

Sample &

Buy



DAC3282

SLAS646C - DECEMBER 2009 - REVISED MAY 2015

DAC3282 16-Bit, 625 MSPS, 2x Interpolating, Dual-Channel Digital-to-Analog Converter (DAC)

Technical

Documents

## 1 Features

- Dual, 16-Bit, 625 MSPS DACs
- 8-Bit Input LVDS Data Bus
  - Byte-Wide Interleaved Data Load
  - 8 Sample Input FIFO
  - Optional Data Pattern Checker
- Multi-DAC Synchronization
- Optional 2x Interpolation Filter
- Zero-IF Sinc Correction Filter
- Fs/2 and ± Fs/4 Coarse Mixer
- Digital Offset Adjustment for LO Correction
- Temperature Sensor
- 3- or 4-Wire Serial Control Interface
- On Chip 1.2-V reference
- Differential Scalable Output: 2 to 20 mA
- Low Power: 950 mW at 625 MSPS, 845 mW at 500 MHz, Full Operating Conditions
- Space Saving Package: 48-pin 7×7mm VQFN

## 2 Applications

- Cellular Base Stations
- Diversity Transmit
- Wideband Communications
- Digital Synthesis

## 3 Description

Tools &

Software

The DAC3282 is a dual-channel 16-bit 625 MSPS digital-to-analog converter (DAC) with an 8-bit LVDS input data bus with on-chip termination, optional 2x interpolation filter, and internal voltage reference. The DAC3282 offers superior linearity, noise and crosstalk performance.

Support &

Community

29

Input data can be interpolated by 2x through an onchip interpolating FIR filter with over 85 dB of stopband attenuation. Multiple DAC3282 devices can be fully synchronized.

The DAC3282 allows either a complex or real output. An optional coarse mixer in complex mode provides frequency upconversion and the dual DAC output produces a complex Hilbert Transform pair. The digital offset correction feature allows optimization of LO feed-through of an external quadrature modulator performing the final single sideband RF upconversion.

The DAC3282 is characterized for operation over the entire industrial temperature range of -40°C to 85°C and is available in a 48-pin 7×7mm VQFN package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| DAC3282     | VQFN (48) | 7.00 mm × 7.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Schematic**



# **Table of Contents**

| 1 | Feat | ures 1                                                 |
|---|------|--------------------------------------------------------|
| 2 | Арр  | lications 1                                            |
| 3 | Des  | cription 1                                             |
| 4 | Rev  | ision History 2                                        |
| 5 | Pin  | Configuration and Functions 4                          |
| 6 | Spe  | cifications                                            |
|   | 6.1  | Absolute Maximum Ratings 6                             |
|   | 6.2  | ESD Ratings6                                           |
|   | 6.3  | Recommended Operating Conditions 6                     |
|   | 6.4  | Thermal Information7                                   |
|   | 6.5  | Electrical Characteristics – DC Specifications 7       |
|   | 6.6  | Electrical Characteristics – AC Specifications         |
|   | 6.7  | Electrical Characteristics – Digital Specifications 10 |
|   | 6.8  | Timing Characteristics 11                              |
|   | 6.9  | Typical Characteristics 12                             |
| 7 | Deta | ailed Description 16                                   |
|   | 7.1  | Overview 16                                            |
|   | 7.2  | Functional Block Diagram 16                            |
|   | 7.3  | Feature Description 16                                 |

|    | 7.4   | Device Functional Modes           | 27               |
|----|-------|-----------------------------------|------------------|
|    | 7.5   | Programming                       | 30               |
|    | 7.6   | Register Maps                     | 32               |
| 8  | Appl  | ication and Implementation        | 45               |
|    | 8.1   | Application Information           | 45               |
|    | 8.2   | Typical Application               | <mark>5</mark> 1 |
| 9  | Pow   | er Supply Recommendations         | 53               |
|    | 9.1   | Power-up Sequence                 | 53               |
| 10 | Layo  | out                               | 54               |
|    | 10.1  | Layout Guidelines                 | 54               |
|    | 10.2  | Layout Example                    | 55               |
| 11 | Devi  | ice and Documentation Support     | 56               |
|    | 11.1  | Device Support                    | 56               |
|    | 11.2  | Community Resources               | 57               |
|    | 11.3  | Trademarks                        | 57               |
|    | 11.4  | Electrostatic Discharge Caution   | 57               |
|    | 11.5  | Glossary                          | 57               |
| 12 | Mec   | hanical, Packaging, and Orderable |                  |
|    | Infor | mation                            | 57               |
|    |       |                                   |                  |

# 4 Revision History

## Changes from Revision B (May 2012) to Revision C

| • | Changed data sheet global format to include <i>Device Information</i> and <i>ESD Rating</i> tables, <i>Feature Description</i> section, <i>Device Functional Modes</i> , <i>Application and Implementation</i> section, <i>Power Supply Recommendations</i> section, <i>Layout</i> section, <i>Device and Documentation Support</i> section, and <i>Mechanical, Packaging, and Orderable Information</i> section | 1    |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added design parameters for application example                                                                                                                                                                                                                                                                                                                                                                  | . 51 |

#### Changes from Revision A (February 2010) to Revision B

| • | Added to Description of the PIN FUNCTIONS table pin no.31, FROM: Bi-directional in 3-pin(default). TO: Bi-<br>directional in 3-pin(default) and 4-pin mode.                                                                                           | 5    |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed FIFO block diagram Figure 24                                                                                                                                                                                                                  | . 17 |
| • | Added 4th & 5th paragraphs to the INPUT FIFO section, under Figure 24.                                                                                                                                                                                | . 17 |
| • | Changed Figure 25                                                                                                                                                                                                                                     | . 18 |
| • | Added "CONFIG19 multi_sync_sel" to FIFO MODES OF OPERATION section                                                                                                                                                                                    | . 19 |
| • | Changed Mode descriptions in FIFO Operation Modes, Table 1, from "Enabled" to "Single Sync Source" and added new FIFO Mode, "Dual Sync Sources"                                                                                                       | . 19 |
| • | Changed the "DATA PATTERN CHECKER" section text for clarification                                                                                                                                                                                     | . 19 |
| • | Changed from "SDIO is data in only" to "SDIO is bidirectional" in SERIAL INTERFACE section first paragraph,                                                                                                                                           | . 30 |
| • | Changed FROM: "In 4 pincycle(s)." TO: "In 4 pin configuration, both ALARM_SDO and SDIO are data out from DAC3282." in paragraph under Figure 32                                                                                                       | . 31 |
| • | Changed Bit 5 function to: Allows the FRAME input to reset the FIFO write pointer when asserted. AND changed Bit 4 first sentence to: "Allows the FRAME or OSTR signal to reset the FIFO read pointer when asserted." in CONFIG0 Register description | . 33 |
| • | Changed CONFIG3 Register table from: "CONFIG1, 0x01 to CONFIG3, 0x03" and in Bit 4:2 Function From: "When the FIFOread pointer." TO: "This is the default FIFO read pointer position after the FIFO read pointer has been synchronized."              | . 34 |
| • | Changed CONFIG7 register table, BIt 6 Function description "This alarm indicatesmore detail."                                                                                                                                                         | . 36 |

www.ti.com

Page

Page

Copyright © 2009–2015, Texas Instruments Incorporated



| • | Added text string to CONFIG18 Register table, Bit 1 Function description for clarification. | . 39 |
|---|---------------------------------------------------------------------------------------------|------|
| • | Moved the MULTI-DEVICE SYNCHRONIZATION section to follow "Bypass Mode" section              | . 45 |
| • | Changed the illustration for Figure 74.                                                     | 45   |
| • | Changed the illustration for Figure 76                                                      | 47   |
| • | Changed the POWER-UP-SEQUENCE section for clarification.                                    | 53   |
| • | Deleted SNR definition and added: Noise SpectralNyquist zone.                               | 56   |

#### Changes from Original (December 2009) to Revision A

### Page

| • | Deleted FIFO_OSTRP and FIFO_OSTRN descriptions from Pin Functions table. N/A for this device               |
|---|------------------------------------------------------------------------------------------------------------|
| • | Changed Default from 0x41 to 0x43 for Register name VERSION31 in Table 8 Register Map                      |
| • | Changed Default address from 0x41 to 0x43 for Register name: VERSION31; and Default Value for Bit 5:0 from |
|   | 000001 to 000011                                                                                           |



## 5 Pin Configuration and Functions



**Pin Functions** 

| PIN       |                          | 1/0                       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|--------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO.                      | <sup>1</sup>              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                  |
| AVDD33    | 37, 40, 42,<br>45, 48    | Ι                         | nalog supply voltage. (3.3 V)                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                  |
| ALARM_SDO | 34                       | 0                         | 1.8V CMOS output for ALARM condition. The ALARM output functionality is defined through the CONFIG6 register. Default polarity is active low, but can be changed to active high via CONFIG6 <b>alarm_pol</b> control bit. Optionally, it can be used as the uni-directional data output in 4-pin serial interface mode (CONFIG 23 sif4_ena = '1'). |                                                                                                                                                                                                                                                                                                                                                                                  |
| BIASJ     | 43                       | 0                         | Full-scale output current bias. For 20mA full-scale output current, connect a 960 $\Omega$ resistor to GND.                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                  |
| CLKVDD18  | 1                        | Ι                         | Internal clock buffer supply voltage. (1.8 V)<br>It is recommended to isolate this supply from DACVDD18 and DIGVDD18.                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                  |
| D[70]P    | 9, 11, 13,<br>15, 21, 23 | 9, 11, 13,<br>15, 21, 23, | I                                                                                                                                                                                                                                                                                                                                                  | LVDS positive input data bits 0 through 7. Each positive/negative LVDS pair has an internal 100 $\Omega$ termination resistor. Data format relative to DATACLKP/N clock is Double Data Rate (DDR) with two data transfers per DATACKP/N clock cycle. Dual channel 16-bit data is transferred byte-wide on this single 8-bit data bus using FRAMEP/N as a frame strobe indicator. |
| 2[0].     | 25, 27                   |                           | D7P is most significant data bit (MSB) – pin 9                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                  |
|           |                          |                           | D0P is least significant data bit (LSB) – pin 27                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                  |
|           |                          |                           | The order of the bus can be reversed via CONFIG19 rev bit.                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                  |



## Pin Functions (continued)

| PIN      |                      |     | DECODIDEION                                                                                                                                                                                                                                                                                                                               |  |  |
|----------|----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO.                  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |  |  |
|          | 10 12 14             |     | LVDS negative input data bits 0 through 15. (See D[7:0]P description above)                                                                                                                                                                                                                                                               |  |  |
| D[70]N   | 16, 22, 24,          | I   | D7N is most significant data bit (MSB) – pin 10                                                                                                                                                                                                                                                                                           |  |  |
|          | 26, 28               |     | D0N is least significant data bit (LSB) – pin 28                                                                                                                                                                                                                                                                                          |  |  |
| DACCLKP  | 3                    | I   | Positive external LVPECL clock input for DAC core with a self-bias of approximately CLKVDD18/2.                                                                                                                                                                                                                                           |  |  |
| DACCLKN  | 4                    | I   | Complementary external LVPECL clock input for DAC core. (see the DACCLKP description)                                                                                                                                                                                                                                                     |  |  |
| DACVDD18 | 2, 35                | I   | DAC core supply voltage. (1.8 V)<br>It is recommended to isolate this supply from CLKVDD18 and DIGVDD18.                                                                                                                                                                                                                                  |  |  |
| DATACLKP | 17                   | I   | LVDS positive input data clock. This positive/negative pair has an internal 100 $\Omega$ termination resistor.<br>Input data D[7:0]P/N is latched on both edges of DATACLKP/N (Double Data Rate) with two data transfers input per DATACLKP/N clock cycle.                                                                                |  |  |
| DATACLKN | 18                   | I   | LVDS negative input data clock. (See DATACLKP description)                                                                                                                                                                                                                                                                                |  |  |
| DIGVDD18 | 8, 29                | I   | Digital supply voltage. (1.8V)<br>It is recommended to isolate this supply from CLKVDD18 and DACVDD18.                                                                                                                                                                                                                                    |  |  |
| EXTIO    | 44                   | I/O | Used as external reference input when internal reference is disabled through CONFIG25 <b>extref_ena</b> = '1'. Used as internal reference output when CONFIG25 <b>extref_ena</b> = '0' (default). Requires a 0.1 $\mu$ F decoupling capacitor to AGND when used as reference output.                                                      |  |  |
| FRAMEP   | 19                   | I   | LVDS frame indicator positive input. This positive/negative pair has an internal 100 $\Omega$ termination resistor. This signal is captured with the rising edge of DATACLKP/N and used to indicate the beginning of the frame. It is also used as a reset signal by the FIFO. The FRAMEP/N signal should be edge-aligned with D[7:0]P/N. |  |  |
| FRAMEN   | 20                   | Ι   | VDS frame indicator negative input. (See the FRAMEN description)                                                                                                                                                                                                                                                                          |  |  |
| GND      | 5,<br>Thermal<br>Pad | I   | Pin 5 and the Thermal Pad located on the bottom of the QFN package is ground for all supplies.                                                                                                                                                                                                                                            |  |  |
| IOUTA1   | 38                   | 0   | A-Channel DAC current output. An offset binary data pattern of 0x0000 at the DAC input results in a full scale current sink and the least positive voltage on the IOUTA1 pin. Similarly, a 0xFFFF data input results in a 0 mA current sink and the most positive voltage on the IOUTA1 pin.                                              |  |  |
| IOUTA2   | 39                   | 0   | A-Channel DAC complementary current output. The IOUTA2 has the opposite behavior of the IOUTA1 described above. An input data value of 0x0000 results in a 0 mA sink and the most positive voltage on the IOUTA2 pin.                                                                                                                     |  |  |
| IOUTB1   | 47                   | 0   | B-Channel DAC current output. Refer to IOUTA1 description above.                                                                                                                                                                                                                                                                          |  |  |
| IOUTB2   | 46                   | 0   | B-Channel DAC complementary current output. Refer to IOUTA2 description above.                                                                                                                                                                                                                                                            |  |  |
| OSTRP    | 6                    | I   | LVPECL output strobe positive input. This positive/negative pair is captured with the rising edge of DACCLKP/N. It is used to reset the clock dividers and for multiple DAC synchronization. If unused it can be left floating.                                                                                                           |  |  |
| OSTRN    | 7                    | I   | LVPECL output strobe negative input. (See the OSTRP description)                                                                                                                                                                                                                                                                          |  |  |
| RESETB   | 36                   | Ι   | 1.8V CMOS active low input for chip RESET. Internal pull-up.                                                                                                                                                                                                                                                                              |  |  |
| SCLK     | 32                   | Ι   | 1.8V CMOS serial interface clock. Internal pull-down.                                                                                                                                                                                                                                                                                     |  |  |
| SDENB    | 33                   | I   | 1.8V CMOS active low serial data enable, always an input to the DAC3282. Internal pull-up.                                                                                                                                                                                                                                                |  |  |
| SDIO     | 31                   | I/O | 1.8V CMOS serial interface data. Bi-directional in 3-pin mode (default) and 4-pin mode. Internal pull-<br>down.                                                                                                                                                                                                                           |  |  |
| TXENABLE | 30                   | I   | 1.8V CMOS active high input. TXENABLE must be high for the DATA to the DAC to be enabled. When TXENABLE is low, the digital logic section is forced to all 0, and any input data is ignored. Internal pull-down.                                                                                                                          |  |  |
| VFUSE    | 41                   | I   | Digital supply voltage. (1.8V) This supply pin is also used for factory fuse programming. <b>Connect to DACVDD18 pins for normal operation.</b>                                                                                                                                                                                           |  |  |

#### Specifications 6

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                  |                                                                  | MIN  | MAX            | UNIT |
|------------------|------------------------------------------------------------------|------|----------------|------|
|                  | DACVDD18 <sup>(2)</sup>                                          | -0.5 | 2.3            |      |
|                  | DIGVDD18 <sup>(2)</sup>                                          | -0.5 | 2.3            |      |
| Supply           | CLKVDD18 <sup>(2)</sup>                                          | -0.5 | 2.3            | V    |
| vollago          | VFUSE <sup>(2)</sup>                                             | -0.5 | 2.3            |      |
|                  | AVDD33 <sup>(2)</sup>                                            | -0.5 | 4              |      |
|                  | CLKVDD18 to DIGVDD18                                             | -0.5 | 0.5            |      |
|                  | DACVDD18 to DIGVDD18                                             | -0.5 | 0.5            |      |
|                  | D[70]P ,D[70]N, DATACLKP,DATACLKN, FRAMEP, FRAMEN <sup>(2)</sup> | -0.5 | DIGVDD18 + 0.5 |      |
| Terminal         | DACCLKP, DACCLKN, OSTRP, OSTRN <sup>(2)</sup>                    | -0.5 | CLKVDD18 + 0.5 | V    |
| voltage          | ALARM_SDO, SDIO, SCLK, SDENB, RESETB, TXENABLE <sup>(2)</sup>    | -0.5 | DIGVDD18 + 0.5 |      |
|                  | IOUTA1/B1, IOUTA2/B2 <sup>(2)</sup>                              | -1.0 | AVDD33 + 0.5   |      |
|                  | EXTIO, BIASJ <sup>(2)</sup>                                      | -0.5 | AVDD33 + 0.5   |      |
| Peak inpu        | it current (any input)                                           |      | 20             | mA   |
| Peak total       | l input current (all inputs)                                     |      | -30            | mA   |
| T <sub>A</sub>   | Operating free-air temperature, DAC3282                          | -40  | 85             | °C   |
| T <sub>stg</sub> | Storage temperature                                              | -65  | 150            | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings (1) only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Measured with respect to GND. (2)

#### 6.2 ESD Ratings

|                    |                         |                                                                                       | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                     | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±500  | V    |

(1)

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2)

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|         |                                                      | MIN | NOM | MAX | UNIT |
|---------|------------------------------------------------------|-----|-----|-----|------|
| Voltago | 1.8-V DAC core supply voltage, DACDVDD18             | 1.7 | 1.8 | 1.9 | V    |
|         | 1.8-V digital supply voltage, DIGVDD18               | 1.7 | 1.8 | 1.9 | V    |
| vollage | 1.8-V internal clock buffer supply voltage, CLKVDD18 | 1.7 | 1.8 | 1.9 | V    |
|         | 3.3-V analog supply voltage, AVDD33                  | 3.0 | 3.3 | 3.6 | V    |

## 6.4 Thermal Information

|                       |                                              | DAC3282    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGZ (VQFN) | UNIT |
|                       |                                              | 48 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 26.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 12.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 3.7        | °C/W |
| τυΨ                   | Junction-to-top characterization parameter   | 0.2        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 3.6        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.7        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics – DC Specifications<sup>(1)</sup>

over recommended operating free-air temperature range, nominal supplies, IOUT<sub>FS</sub> = 20 mA (unless otherwise noted)

| PARAMETER          |                                         | TEST CONDITIONS                           | MIN           | TYP   | MAX           | UNIT             |
|--------------------|-----------------------------------------|-------------------------------------------|---------------|-------|---------------|------------------|
| Resolutio          | n                                       |                                           | 16            |       |               | Bits             |
| DC ACCL            | JRACY                                   |                                           |               |       |               |                  |
| DNL                | Differential nonlinearity               | 4 L CD LICUIT /2 <sup>16</sup>            |               | ±2    |               | LSB              |
| INL                | Integral nonlinearity                   | $1 LSB = 1001_{FS}/2^{10}$                |               | ±4    |               | LSB              |
| ANALOG             | OUTPUT                                  |                                           |               |       |               |                  |
|                    | Coarse gain linearity                   |                                           |               | ±0.04 |               | LSB              |
|                    | Offset error                            | Mid code offset                           |               | 0.01  |               | %FSR             |
|                    |                                         | With external reference                   |               | ±2    |               | %FSR             |
|                    | Gain error                              | With internal reference                   |               | ±2    |               | %FSR             |
|                    | Gain mismatch                           | With internal reference                   | -2            |       | 2             | %FSR             |
|                    | Minimum full scale output current       | Nominal full-scale current, $IOUT_{FS} =$ |               | 2     |               | ~ ^              |
|                    | Maximum full scale output current       | 16 × IBIAS current.                       |               | 20    |               | mA               |
|                    | Output compliance range <sup>(2)</sup>  | IOUT <sub>FS</sub> = 20 mA                | AVDD<br>-0.5V |       | AVDD<br>+0.5V | V                |
|                    | Output resistance                       |                                           |               | 300   |               | kΩ               |
|                    | Output capacitance                      |                                           |               | 5     |               | pF               |
| REFERE             | NCE OUTPUT                              |                                           |               |       |               |                  |
| $V_{REF}$          | Reference output voltage                |                                           | 1.14          | 1.2   | 1.26          | V                |
|                    | Reference output current <sup>(3)</sup> |                                           |               | 100   |               | nA               |
| REFERE             | NCE INPUT                               |                                           |               |       |               |                  |
| V <sub>EXTIO</sub> | Input voltage range                     | External Reference Made                   | 0.1           | 1.2   | 1.25          | V                |
|                    | Input resistance                        |                                           |               | 1     |               | MΩ               |
|                    | Small signal bandwidth                  |                                           |               | 472   |               | kHz              |
|                    | Input capacitance                       |                                           |               | 100   |               | pF               |
| TEMPER             | ATURE COEFFICIENTS                      |                                           |               |       |               |                  |
|                    | Offset drift                            |                                           |               | ±1    |               | ppm of<br>FSR/°C |
|                    | Gain drift                              | With external reference                   |               | ±15   |               | ppm of           |
|                    | Gan unit                                | With internal reference                   |               | ±30   |               | FSR/°C           |
|                    | Reference voltage drift                 |                                           |               | ±8    |               | ppm/°C           |

 Measured differential across IOUTA1 and IOUTA2 or IOUTB1 and IOUTB2 with 25 Ω each to AVDD.
 The lower limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, resulting in reduced reliability of the DAC3282 device. The upper limit of the output compliance is determined by the load resistors and full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity.

(3) Use an external buffer amplifier with high impedance input to drive any external load.

EXAS

www.ti.com

# Electrical Characteristics – DC Specifications<sup>(1)</sup> (continued)

over recommended operating free-air temperature range, nominal supplies, IOUT<sub>FS</sub> = 20 mA (unless otherwise noted)

| PARAMETER               |                                           | TEST CONDITIONS                                                                                                                                                                                     | MIN  | TYP | MAX  | UNIT    |
|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|---------|
| POWER SU                | JPPLY                                     |                                                                                                                                                                                                     |      |     |      |         |
|                         | AVDD33                                    |                                                                                                                                                                                                     | 3.0  | 3.3 | 3.6  | V       |
|                         | DACVDD18, DIGVDD18,<br>CLKVDD18           |                                                                                                                                                                                                     | 1.7  | 1.8 | 1.9  | V       |
| I <sub>(AVDD33)</sub>   | Analog supply current                     |                                                                                                                                                                                                     |      | 96  |      | mA      |
| I(DIGVDD18)             | Digital supply current                    | - Mada 1 (balaw)                                                                                                                                                                                    |      | 268 |      | mA      |
| I(DACVDD18)             | DAC supply current                        |                                                                                                                                                                                                     |      | 74  |      | mA      |
| I(CLKVDD18)             | Clock supply current                      |                                                                                                                                                                                                     |      | 10  |      | mA      |
| I <sub>(AVDD33)</sub>   | Power down mode analog supply<br>current  |                                                                                                                                                                                                     |      | 2   |      | mA      |
| I <sub>(DIGVDD18)</sub> | Power down mode digital supply<br>current |                                                                                                                                                                                                     |      | 3   |      | mA      |
| I(DACVDD18)             | Power down mode DAC supply<br>current     |                                                                                                                                                                                                     |      | 0.5 |      | mA      |
| I <sub>(CLKVDD18)</sub> | Power down mode clock supply<br>current   |                                                                                                                                                                                                     |      | 1   |      | mA      |
|                         |                                           | Mode 1: f <sub>DAC</sub> = 625MSPS, 2x<br>interpolation, mixer on,<br>Digital Offset Control on                                                                                                     |      | 950 | 1100 | mW      |
|                         | Power Dissipation                         | Mode 2: $f_{DAC}$ = 491.52MSPS, 2x<br>interpolation, Zero-IF<br>Correction Filter on, mixer off, Digital<br>Offset Control on                                                                       |      | 845 |      | mW      |
| Ρ                       |                                           | Mode 3: Sleep Mode, f <sub>DAC</sub> =<br>625MSPS, 2X interpolation, mixer<br>on,<br>DAC in sleep mode:<br>CONFIG24 <b>sleepa, sleepb</b> set to 1                                                  |      | 575 |      | mW      |
|                         |                                           | Mode 4: Power-Down mode, No<br>clock, static data pattern, DAC in<br>power-down mode:<br>CONFIG23 clkpath_sleep_a,<br>clkpath_sleepb set to 1<br>CONFIG24 clkrecv_sleep, sleepa,<br>sleepb set to 1 |      | 15  |      | mW      |
| PSRR                    | Power Supply Rejection Ratio              | DC tested                                                                                                                                                                                           | -0.4 |     | 0.4  | %/FSR/V |
| т                       | Operating Range                           |                                                                                                                                                                                                     | -40  | 25  | 85   | °C      |



#### 6.6 Electrical Characteristics – AC Specifications

over recommended operating free-air temperature range, nominal supplies, IOUTFS = 20 mA (unless otherwise noted)

|                      |                                                                      | <b>5</b> , <b>1</b> |       |     |     | · · · · / |  |
|----------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|-----|-----|-----------|--|
|                      | PARAMETER                                                            | TEST CONDITIONS                                                                                  | MIN   | TYP | MAX | UNIT      |  |
| ANALOG (             | DUTPUT <sup>(1)</sup>                                                | · · · · ·                                                                                        |       |     |     |           |  |
| 4                    | Movimum output undete rete                                           | 1x Interpolation                                                                                 | 312.5 |     |     | MODO      |  |
| IDAC                 | Maximum output update rate                                           | 2x Interpolation                                                                                 | 625   |     |     | MSPS      |  |
|                      |                                                                      | No interpolation, FIFO off, Offset off,<br>Inverse sinc off                                      |       | 38  |     |           |  |
|                      |                                                                      | 2x Interpolation                                                                                 |       | 59  |     | DAC clock |  |
|                      | Digital Latency                                                      | Zero-IF Sinc Correction Filter                                                                   |       | 16  |     | cycles    |  |
|                      |                                                                      | FIFO                                                                                             |       | 8   |     |           |  |
|                      |                                                                      | Offset                                                                                           |       | 4   |     |           |  |
| AC PERFC             | DRMANCE <sup>(2)</sup>                                               |                                                                                                  |       |     |     |           |  |
|                      |                                                                      | f <sub>DAC</sub> = 625 MSPS, f <sub>OUT</sub> = 10.1 MHz<br>2x Interp, DAC A+B on                |       | 83  |     |           |  |
| SFDR                 | Spurious Free Dynamic Range SFDR (0 to $f_{DAC}/2$ ) Tone at 0 dBFS  | f <sub>DAC</sub> = 625 MSPS, f <sub>OUT</sub> = 20.1 MHz<br>2x Interp, DAC A+B on                |       | 78  |     | dBc       |  |
|                      |                                                                      | f <sub>DAC</sub> = 625 MSPS, f <sub>OUT</sub> = 70.1 MHz<br>2x Interp, DAC A+B on                |       | 64  |     |           |  |
|                      |                                                                      | $f_{DAC}$ = 625 MSPS, $f_{OUT}$ = 30 ± 0.5<br>MHz 2x Interp, DAC A+B on                          |       | 82  |     |           |  |
| IMD3                 | Third-order two-tone intermodulation distortion Each tone at –6 dBFS | $f_{DAC}$ = 625 MSPS, $f_{OUT}$ = 50 ± 0.5<br>MHz 2x Interp, DAC A+B on                          |       | 80  |     | dBc       |  |
|                      |                                                                      | $f_{DAC}$ = 625 MSPS, $f_{OUT}$ = 150 ± 0.5<br>MHz 2x Interp, DAC A+B on,                        |       | 69  |     |           |  |
| NOD                  | Noise Spectral Density Single Tone                                   | f <sub>DAC</sub> = 625 MSPS, f <sub>OUT</sub> = 10.1 MHz<br>2x Interp, DAC A+B on                |       | 161 |     |           |  |
| NSD                  | at 0 dBm                                                             | f <sub>DAC</sub> = 625 MSPS, f <sub>OUT</sub> = 150.1 MHz<br>2x Interp, DAC A+B on               |       | 150 |     | dBC/HZ    |  |
|                      | Adiacent Channel Leakage Ratio.                                      | f <sub>DAC</sub> = 491.52 MSPS, f <sub>OUT</sub> = 30.72<br>MHz 2x Interp, DAC A+B on            |       | 81  |     | i.        |  |
| WCDMA <sup>(3)</sup> | Single Carrier                                                       | f <sub>DAC</sub> = 491.52 MSPS, f <sub>OUT</sub> = 153.6<br>MHz 2x Interp, DAC A+B on            |       | 76  |     | dBc       |  |
|                      | Alternate Channel Leakage Ratio,                                     | f <sub>DAC</sub> = 491.52 MSPS, f <sub>OUT</sub> = 30.72<br>MHz 2x Interp, DAC A+B on            |       | 84  |     | dBc       |  |
|                      | Single Carrier                                                       | f <sub>DAC</sub> = 491.52 MSPS, f <sub>OUT</sub> = 153.6<br>MHz 2x Interp, DAC A+B on            |       | 77  |     | dBc       |  |
|                      | Channel Isolation                                                    | f <sub>DAC</sub> = 625 MSPS, f <sub>OUT</sub> = 10 MHz                                           |       | 84  |     | dBc       |  |

Measured single ended into 50 Ω load.
 4:1 transformer output termination, 50 Ω doubly terminated load.
 Single carrier, W-CDMA with 3.84 MHz BW, 5-MHz spacing, centered at IF, PAR = 12dB. TESTMODEL 1, 10 ms

EXAS STRUMENTS

www.ti.com

#### 6.7 Electrical Characteristics – Digital Specifications

over recommended operating free-air temperature range, nominal supplies,  $IOUT_{FS} = 20$  mA (unless otherwise noted)

|                   | PARAMETER                                       | TEST CONDITIONS                                                                                                                       | MIN         | TYP  | MAX                                   | UNIT |
|-------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------|------|---------------------------------------|------|
| LVDS IN           | TERFACE: D[7:0]P/N, DATACLKP/N, F               | RAMEP/N <sup>(1)</sup>                                                                                                                |             |      |                                       |      |
| f <sub>DATA</sub> | Input data rate                                 | Byte-wide DDR format<br>DATACLK frequency = 625 MHz                                                                                   |             |      | 312.5                                 | MSPS |
| 4                 |                                                 | 1x Interpolation                                                                                                                      |             |      | 1250                                  | MODO |
| BUS               | Byte-wide LVDS data transfer fate               | 2x Interpolation                                                                                                                      |             |      | 1250                                  | M949 |
| $V_{A,B+}$        | Logic high differential input voltage threshold |                                                                                                                                       | 175         | 400  |                                       | mV   |
| V <sub>A,B-</sub> | Logic low differential input voltage threshold  |                                                                                                                                       | -175        | -400 |                                       | mV   |
| V <sub>COM</sub>  | Input Common Mode                               |                                                                                                                                       | 1.0         | 1.2  | 2.0                                   | V    |
| Z <sub>T</sub>    | Internal termination                            |                                                                                                                                       | 85          | 110  | 135                                   | Ω    |
| CL                | LVDS Input capacitance                          |                                                                                                                                       |             | 2    |                                       | pF   |
| CLOCK             | INPUT (DACCLKP/N)                               |                                                                                                                                       |             |      |                                       |      |
|                   | Duty cycle                                      |                                                                                                                                       | 40%         |      | 60%                                   |      |
|                   | Differential voltage <sup>(2)</sup>             |                                                                                                                                       | 0.4         | 1.0  |                                       | V    |
|                   | DACCLKP/N Input Frequency                       |                                                                                                                                       |             |      | 625                                   | MHz  |
| OUTPUT            | STROBE (OSTRP/N)                                |                                                                                                                                       |             |      |                                       |      |
| f <sub>ostr</sub> | Frequency                                       | $f_{OSTR} = f_{DACCLK} / (n \times 8 \times Interp)$<br>where n is any positive integer<br>$f_{DACCLK}$ is DACCLK frequency in<br>MHz |             |      | f <sub>DACCLK</sub> /<br>(8 x interp) | MHz  |
|                   | Duty cycle                                      |                                                                                                                                       | 40%         |      | 60%                                   |      |
|                   | Differential voltage                            |                                                                                                                                       | 0.4         | 1.0  |                                       | V    |
| CMOS IN           | NTERFACE: ALARM_SDO, SDIO, SCL                  | , SDENB, RESETB, TXENABLE                                                                                                             |             |      |                                       |      |
| V <sub>IH</sub>   | High-level input voltage                        |                                                                                                                                       | 1.25        |      |                                       | V    |
| V <sub>IL</sub>   | Low-level input voltage                         |                                                                                                                                       |             |      | 0.54                                  | V    |
| I <sub>IH</sub>   | High-level input current                        |                                                                                                                                       | -40         |      | 40                                    | μA   |
| IIL               | Low-level input current                         |                                                                                                                                       | -40         |      | 40                                    | μA   |
| CI                | CMOS Input capacitance                          |                                                                                                                                       |             | 2    |                                       | pF   |
| V                 | SDO, SDIO                                       | lload = -100 μA                                                                                                                       | DIGVDD18    | -0.2 |                                       | V    |
| VОН               | SDO, SDIO                                       | Iload = $-2 \text{ mA}$                                                                                                               | 0.8 x DIGVI | DD18 |                                       | V    |
| V                 | SDO, SDIO                                       | lload = 100 μA                                                                                                                        |             |      | 0.2                                   | V    |
| VOL               | SDO, SDIO                                       | lload = 2 mA                                                                                                                          |             |      | 0.5                                   | V    |

See LVDS INPUTS section for terminology.
 Driving the clock input with a differential voltage lower than 1 V will result in degraded performance.



## 6.8 Timing Characteristics

over recommended operating free-air temperature range, nominal supplies, IOUTFS = 20 mA (unless otherwise noted)

|                       | PARAMETER                                                                      | TEST CONDITIONS                                                                                                                                                 | MIN                          | TYP MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------|------|
| ANALOG C              | DUTPUT <sup>(1)</sup>                                                          |                                                                                                                                                                 |                              |         |      |
| t <sub>s(DAC)</sub>   | Output settling time to 0.1%                                                   | Transition: Code 0x0000 to 0xFFFF                                                                                                                               |                              | ns      |      |
| t <sub>pd</sub>       | Output propagation delay                                                       | DAC outputs are updated on the falling edge of DAC clock. Does not include Digital Latency (see below).                                                         |                              | ns      |      |
| t <sub>r(IOUT)</sub>  | Output rise time 10% to 90%                                                    |                                                                                                                                                                 |                              | 220     | ps   |
| t <sub>f(IOUT)</sub>  | Output fall time 90% to 10%                                                    |                                                                                                                                                                 |                              | 220     | PS   |
| Power up              | DAC Wake-up Time                                                               | IOUT current settling to 1% of<br>IOUT <sub>FS</sub> . Measured from SDENB<br>rising edge; Register CONFIG24,<br>toggle <b>sleepa</b> from 1 to 0               |                              | 90      | μs   |
| time                  | DAC Sleep Time                                                                 | IOUT current settling to less than<br>1% of IOUT <sub>FS</sub> . Measured from<br>SDENB rising edge; Register<br>CONFIG24, toggle <b>sleepa</b> from 0 to<br>1. | han<br>m<br>90<br>om 0 to    |         | μs   |
| TIMING LV             | DS INPUTS: DATACLKP/N, double e                                                | dge latching – See Figure 25                                                                                                                                    |                              |         |      |
| t <sub>s(DATA)</sub>  | Setup time, D[7:0]P/N and<br>FRAMEP/N, valid to either edge of<br>DATACLKP/N   | FRAMEP/N latched on rising edge of DATACLKP/N only                                                                                                              | 0                            |         | ps   |
| t <sub>h(DATA)</sub>  | Hold time, D[7:0]P/N and<br>FRAMEP/N, valid after either edge<br>of DATACLKP/N | FRAMEP/N latched on rising edge<br>of DATACLKP/N only                                                                                                           | 400                          | ps      |      |
| t <sub>(FRAME)</sub>  | FRAMEP/N pulse width                                                           | f <sub>DATACLK</sub> is DATACLK frequency in MHz                                                                                                                | 1/2f <sub>DATACL</sub><br>K  |         | ns   |
| t_align               | Maximum offset between<br>DATACLKP/N and DACCLKP/N<br>rising edges             | FIFO Bypass Mode only<br>f <sub>DACCLK</sub> is DACCLK frequency in<br>MHz                                                                                      | 1/2f <sub>DACC</sub><br>-0.5 |         | ns   |
| TIMING OS             | TRP/N Input: DACCLKP/N rising edg                                              | le latching                                                                                                                                                     |                              |         |      |
| t <sub>s(OSTR)</sub>  | Setup time, OSTRP/N valid to rising edge of DACCLKP/N                          |                                                                                                                                                                 |                              | 200     | ps   |
| t <sub>h(OSTR)</sub>  | Hold time, OSTRP/N valid after<br>rising edge of DACCLKP/N                     |                                                                                                                                                                 |                              | 200     | ps   |
| SERIAL PC             | DRT TIMING – See Figure 40 and Figu                                            | ıre 41                                                                                                                                                          |                              |         |      |
| t <sub>s(SDENB)</sub> | Setup time, SDENB to rising edge of SCLK                                       |                                                                                                                                                                 | 20                           |         | ns   |
| t <sub>s(SDIO)</sub>  | Setup time, SDIO valid to rising edge of SCLK                                  |                                                                                                                                                                 | 10                           |         | ns   |
| t <sub>h(SDIO)</sub>  | Hold time, SDIO valid to rising edge of SCLK                                   |                                                                                                                                                                 | 5                            |         | ns   |
| t(SCLK)               | Period of SCLK                                                                 | Register CONFIG5 read<br>(temperature sensor read)                                                                                                              | 1                            |         | μs   |
| (002.1)               |                                                                                | All other registers                                                                                                                                             | 100                          |         | ns   |
| t <sub>(SCLKH)</sub>  | High time of SCLK                                                              | Register CONFIG5 read<br>(temperature sensor read)                                                                                                              | 0.4                          |         | μs   |
| (OOLINI)              | C .                                                                            | All other registers                                                                                                                                             | 40                           |         | ns   |
| t(SCLKL)              | Low time of SCLK                                                               | Register CONFIG5 read<br>(temperature sensor read)                                                                                                              | 0.4                          |         | μs   |
|                       |                                                                                | All other registers                                                                                                                                             | 40                           |         | ns   |
| t <sub>d(Data)</sub>  | Data output delay after falling edge of SCLK                                   |                                                                                                                                                                 |                              | 10      | ns   |
| t <sub>RESET</sub>    | Minimum RESETB pulsewidth                                                      |                                                                                                                                                                 |                              | 25      | ns   |

(1) Measured single ended into 50  $\Omega$  load.

DAC3282 SLAS646C – DECEMBER 2009 – REVISED MAY 2015



www.ti.com

### 6.9 Typical Characteristics





#### **Typical Characteristics (continued)**



DAC3282 SLAS646C – DECEMBER 2009 – REVISED MAY 2015



www.ti.com

#### **Typical Characteristics (continued)**



Copyright © 2009–2015, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The DAC3282 is a dual-channel 16-bit 800 MSPS digital-to-analog converter (DAC) with an 8-bit LVDS input data bus with on-chip termination, optional 2x-4x interpolation filters, digital IQ compensation and internal voltage reference. Input data can be interpolated by 2x or 4x through on-chip interpolating FIR filters with over 85 dB of stop-band attenuation. Multiple DAC3282 devices can be fully synchronized. The DAC3282 allows either a complex or real output. An optional coarse mixer in complex mode provides frequency upconversion and the dual DAC output produces a complex Hilbert Transform pair. The digital IQ compensation feature allows optimization of phase, gain and offset to maximize sideband rejection and minimize LO feed-through of an external quadrature modulator performing the final single sideband RF up-conversion.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Input FIFO

The DAC3282 includes a 2-channel, 16-bits wide and 8-samples deep input FIFO which acts as an elastic buffer. The purpose of the FIFO is to absorb any timing variations between the input data and the internal DAC data rate clock such as the ones resulting from clock-to-data variations from the data source.

Figure 24 shows the block diagram of the FIFO.



### Feature Description (continued)



Figure 24. DAC3282 FIFO Block Diagram

Data is written to the device 8-bits at a time on the rising and falling edges of DATACLK. In order to form a complete 32-bit wide sample (16-bit I-data and 16-bit Q-data) two DATACLK periods are required as shown in Figure 25. Each 32-bit wide sample is written into the FIFO at the address indicated by the write pointer. Similarly, data from the FIFO is read by the FIFO Out Clock 32-bits at a time from the address indicated by the read pointer. The FIFO Out Clock is generated internally from the DACCLK signal and its rate is equal to DACCLK/Interpolation. Each time a FIFO write or FIFO read is done the corresponding pointer moves to the next address.

The reset position for the FIFO read and write pointers is set by default to addresses 0 and 4 as shown in Figure 24. This offset gives optimal margin within the FIFO. The default read pointer location can be set to another value using fifo\_offset(2:0) in register CONFIG3. Under normal conditions data is written-to and read-from the FIFO at the same rate and consequently the write and read pointer gap remains constant. If the FIFO write and read rates are different, the corresponding pointers will be cycling at different speeds which could result in pointer collision. Under this condition the FIFO attempts to read and write data from the same address at the same time which will result in errors and thus must be avoided.

The FRAME signal besides acting as a frame indicator can also used to reset the FIFO pointers to their initial location. Unlike Data, the FRAME signal is latched only on the rising edges of DATACLK. When a rising edge occurs on FRAME, the pointers will return to their original position. The write pointer is always set back to position 0 upon reset. The read pointer reset position is determined by fifo\_offset (address 4 by default).

Similarly, the read pointer sync source is selected by multi\_sync\_sel (CONFIG19). Either the FRAME or OSTR signal can be set to reset the read pointer. If FRAME is used to reset the read pointer, the FIFO Out Clock will recapture the FRAME signal to reset the read pointer. This clock domain transfer (DATACLK to FIFO Out Clock) results in phase ambiguity of the reset signal. This limits the precise control of the output timing and makes full synchronization of multiple devices difficult.



#### **Feature Description (continued)**

To alleviate this, the device offers the alternative of resetting the FIFO read pointer independently of the write pointer by using the OSTR signal. The OSTR signal is sampled by DACCLK and must satisfy the timing requirements in the specification table. In order to minimize the skew it is recommended to use the same clock distribution device such as Texas Instruments CDCE62005 to provide the DACCLK and OSTR signals to all the DAC3282 devices in the system. Swapping the polarity of the DACCLK output with respect to the OSTR output establishes proper phase relationship.

The FIFO pointers reset procedure can be done periodically or only once during initialization as the pointers automatically return to the initial position when the FIFO has been filled. To reset the FIFO periodically, it is necessary to have FRAME and OSTR signals to repeat at multiple of 8 FIFO samples. To disable FIFO reset, set fifo\_reset\_ena and multi\_sync\_ena (CONFIG0) to 0.

The frequency limitation for the FRAME signal is the following

 $f_{SYNC} = f_{DATACLK}/(n \times 16)$  where n = 1, 2,...

The frequency limitation for the OSTR signal is the following:

 $f_{OSTR} = f_{DAC}/(n x \text{ interpolation } x 8)$  where n = 1, 2, ...

The frequencies above are at maximum when n = 1. This is when FRAME and OSTR have a rising edge transition every 8 FIFO samples. The occurrence can be made less frequent by setting n > 1, for example, every  $n \ge 8$  FIFO samples.



Figure 25. FIFO Write Description

#### 7.3.2 FIFO Alarms

The FIFO only operates correctly when the write and read pointers are positioned properly. If either pointer over or under runs the other, samples will be duplicated or skipped. To prevent this, register CONFIG7 can be used to track three FIFO related alarms:

- alarm\_fifo\_2away. Occurs when the pointers are within two addresses of each other.
- alarm\_fifo\_1away. Occurs when the pointers are within one address of each other.
- alarm\_fifo\_collision. Occurs when the pointers are equal to each other.

These three alarm events are generated asynchronously with respect to the clocks and can be accessed either through CONFIG7 or through the ALARM\_SDO pin.

#### Feature Description (continued)

#### 7.3.3 FIFO Modes of Operation

The DAC3282 input FIFO can be completely bypassed through registers *config0* and *config19*. The register configuration for each mode is described in Table 1.

#### Register Control Bits

CONFIG0 fifo\_ena, fifo\_reset\_ena, multi\_sync\_ena CONFIG19 multi\_sync\_sel

#### Table 1. FIFO Operation Modes

|                    |          | Config19       |                |                |
|--------------------|----------|----------------|----------------|----------------|
| FIFO Mode          | fifo_ena | fifo_reset_ena | multi_sync_ena | multi_sync_sel |
| Dual Sync Sources  | 1        | 1              | 1              | 0              |
| Single Sync Source | 1        | 1              | 1              | 1              |
| Bypass             | 0        | Х              | Х              | Х              |

#### 7.3.4 Dual Sync Sources Mode

This is the recommended mode of operation for those applications that require precise control of the output timing. In Dual Sync Sources mode, the FIFO write and read pointers are reset independently. The FIFO write pointer is reset using the LVDS FRAME signal, and the FIFO read pointer is reset using the LVPECL OSTR signal. This allows LVPECL OSTR signal to control the phase of the output for either a single chip or multiple chips. Multiple devices can be fully synchronized in this mode.

#### 7.3.5 Single Sync Source Mode

In Single Sync Source mode, the FIFO write and read pointers are reset from the same LVDS FRAME signal. This mode has a possibility of up to 2 DAC clocks offset between the outputs of multiple devices (the DAC outputs of the same device maintain the phase phase). Applications requiring exact output timing control will need Dual Sync Sources mode instead of Single Sync Source Mode. A rising edge for FIFO and clock divider sync is recommended. Periodic sync signal is not recommended due to non-deterministic latency of the sync signal through the clock domain transfer.

#### 7.3.6 Bypass Mode

In FIFO bypass mode, the FIFO block is not used. As a result the input data is handed off from the DATACLK to the DACCLK domain without any compensation. In this mode the relationship between DATACLK and DACCLK  $t_{(align)}$  is critical and used as a synchronizing mechanism for the internal logic. Due to the  $t_{(align)}$  constraint it is highly recommended that a clock synchronizer such as Texas Instruments' CDCM7005 or CDCE62005 is used to provide both clock inputs. In bypass mode the pointers have no effect on the data path or handoff.

#### 7.3.7 Data Pattern Checker

The DAC3282 incorporates a simple pattern checker test in order to determine errors in the data interface. The main cause of failure is setup/hold timing issues. The test mode is enabled by asserting iotest\_ena in register *config1*. In test mode the analog outputs are deactivated regardless of the state of TXENABLE.

The data pattern key used for the test is 8 words long and is specified by the contents of *iotest\_pattern[0:7]* in registers *config9* through *config16*. The data pattern key can be modified by changing the contents of these registers.

The first word in the test frame is determined by a rising edge transition in FRAME. At this transition, the *pattern0* word should be input to the data pins. Patterns 1 through 7 should follow sequentially on each edge of DATACLK (rising and falling). The sequence should be repeated until the pattern checker test is disabled by setting *iotest\_ena* back to "0". It is not necessary to have a rising FRAME edge aligned with every *pattern0* word, just the first one to mark the beginning of the series.



Figure 26. IO Pattern Checker Data Transmission Format

The test mode determines if the 8-bit LVDS data D[7:0]P/N of all the patterns were received correctly by comparing the received data against the data pattern key. If any of the 8-bit data D[7:0]P/N were received incorrectly, the corresponding bits in *iotest\_results(7:0)* in register *config8* will be set to "1" to indicate bit error location. Furthermore, the error condition will trigger the *alarm\_from\_iotest* bit in register *config7* to indicate a general error in the data interface. When data pattern checker mode is enabled, this alarm in register *config7*, bit 3 is the only valid alarm. Other alarms in register *config7* are not valid and can be disregarded.

For instance, *pattern0* is programmed to the default of 0x7A. If the received Pattern 0 is 0x7B, then bit 0 in *iotest\_results(7:0)* will be set to "1" to indicate an error in bit 0 location. The *alarm\_from\_iotest* will also be set to "1" to report the data transfer error. The user can then narrow down the error from the bit location information and implement the fix accordingly.

The alarms can be cleared by writing 0x00 to *iotest\_results(7:0)* and "0" to *alarm\_from\_iotest* through the serial interface. The serial interface will read back 0s if there are no errors or if the errors are cleared. The corresponding alarm bit will remain a "1" if the errors remain.

It is recommended to enable the pattern checker and then run the pattern sequence for 100 or more complete cycles before clearing the *iotest\_results(7:0)* and *alarm\_from\_iotest*. This will eliminate the possibility of false alarms generated during the setup sequence.





Figure 27. DAC3282 Pattern Check Block Diagram



#### 7.3.8 FIR Filters

The DAC3282 has two FIR filters, a 2x interpolation FIR (FIR0) and a non-interpolating FIR (FIR4) that compensates for the sinc droop of the DAC on zero-IF applications. The correction filter is placed before the interpolating filter and can only be used with both FIRs enabled.

Figure 28 shows the magnitude spectrum response for FIR0, a 59-tap interpolating half-band filter. The transition band is from 0.4 to  $0.6 \times f_{IN}$  (the input data rate for the FIR filter) with < 0.002dB of pass-band ripple and > 85 dB stop-band attenuation. Figure 29 shows the transition band region from 0.36 to 0.46 ×  $f_{IN}$ . Up to 0.45 ×  $f_{IN}$  there is less than 0.5 dB of attenuation.





The DAC sample and hold operation results in the well known  $\sin(x)/x$  or  $\sin(x)$  frequency response shown in Figure 30 (red line). The DAC3282 has a 5-tap inverse sinc filter (FIR4) placed before the 2x interpolation filter to compensate for this effect up to  $0.2 \times f_{DAC}$ . The inverse sinc filter runs at the input data rate and is operational only if the 2x interpolation filter is enabled as well, correspondingly the rate of this filter is always half of the DAC update rate. As a result, the filter cannot completely flatten the frequency response of the sample and hold output as shown in Figure 30.

Figure 31 shows the magnitude spectrum for FIR4 over the correction range. The inverse sinc filter response (Figure 31, black line) has approximately the opposite frequency response to  $\sin(x)/x$  between 0 to 0.2 x  $f_{DAC}$ , resulting in the corrected response in Figure 31 (blue line). Between 0 to 0.2 x  $f_{DAC}$ , the inverse sinc filter compensates for the sample and hold roll-off with less than 0.04-dB error.

The filter taps for all digital filters are listed in Table 2.

| FIR(<br>2x Interpolating H  | )<br>lalf-Band Filter | FIR4<br>Non-Interpolating Zero-IF<br>Sinc Correction Filter |
|-----------------------------|-----------------------|-------------------------------------------------------------|
| 59 Ta                       | ps                    | 5 Taps                                                      |
| 4                           | 4                     | 1                                                           |
| 0                           | 0                     | -5                                                          |
| -12                         | -12                   | <b>264</b> <sup>(1)</sup>                                   |
| 0                           | 0                     | -5                                                          |
| 28                          | 28                    | 1                                                           |
| 0                           | 0                     |                                                             |
| -58                         | -58                   |                                                             |
| 0                           | 0                     |                                                             |
| 108                         | 108                   |                                                             |
| 0                           | 0                     |                                                             |
| -188                        | -188                  |                                                             |
| 0                           | 0                     |                                                             |
| 308                         | 308                   |                                                             |
| 0                           | 0                     |                                                             |
| -483                        | -483                  |                                                             |
| 0                           | 0                     |                                                             |
| 734                         | 734                   |                                                             |
| 0                           | 0                     |                                                             |
| -1091                       | -1091                 |                                                             |
| 0                           | 0                     |                                                             |
| 1607                        | 1607                  |                                                             |
| 0                           | 0                     |                                                             |
| -2392                       | -2392                 |                                                             |
| 0                           | 0                     |                                                             |
| 3732                        | 3732                  |                                                             |
| 0                           | 0                     |                                                             |
| -6681                       | -6681                 |                                                             |
| 0                           | 0                     |                                                             |
| 20768                       | 20768                 |                                                             |
| <b>32768</b> <sup>(1)</sup> |                       |                                                             |

#### Table 2. FIR Filter Coefficients

(1) Center taps are highlighted in BOLD.

DAC3282 SLAS646C-DECEMBER 2009-REVISED MAY 2015

www.ti.com

**STRUMENTS** 

XAS

The zero-IF sinc filter has a gain > 1 at all frequencies. Therefore, the input data must be reduced from full scale to prevent saturation in the filter. The amount of back-off required depends on the signal frequency, and is set such that at the signal frequencies the combination of the input signal and filter response is less than 1 (0 dB). For example, if the signal input to FIR4 is at 0.1 ×  $f_{DAC}$ , the response of FIR4 is 0.1 dB, and the signal must be backed off from full scale by 0.1 dB to avoid saturation.

Note that the loss of signal amplitude may result in lower SNR due to decrease in signal amplitude.

#### 7.3.9 Coarse Mixer

The DAC3282 has a coarse mixer block capable of shifting the input signal spectrum by the fixed mixing frequencies  $f_S/2$  or  $\pm f_S/4$ . The coarse mixing function is built into the interpolation filter and thus FIR0 must be enabled to use it.

Treating channels A and B as a complex vector of the form I(t) + j Q(t), where I(t) = A(t) and Q(t) = B(t), the outputs of the coarse mixer,  $A_{OUT}(t)$  and  $B_{OUT}(t)$  are equivalent to:

$$A_{OUT}(t) = A(t)\cos(2\pi f_{CMIX}t) - B(t)\sin(2\pi f_{CMIX}t)$$

$$B_{OUT}(t) = A(t)\sin(2\pi f_{CMIX}t) + B(t)\cos(2\pi f_{CMIX}t)$$
(1)
(2)

where  $f_{CMIX}$  is the fixed mixing frequency selected by mixer\_func(1:0). For  $f_S/2$ ,  $+f_S/4$  and  $-f_S/4$  the above operations result in the simple mixing sequences shown in Table 3.

| Mode                            | mixer_func(1:0) | Mixing Sequence                                                                   |
|---------------------------------|-----------------|-----------------------------------------------------------------------------------|
| Normal<br>(Low Pass, No Mixing) | 00              | A <sub>OUT</sub> = { +A, +A , +A, +A }<br>B <sub>OUT</sub> = { +B, +B , +B , +B } |
| f <sub>S</sub> /2               | 01              | A <sub>OUT</sub> = { +A, -A , +A, -A }<br>B <sub>OUT</sub> = { +B, -B , +B, -B }  |
| +f <sub>S</sub> /4              | 10              | A <sub>OUT</sub> = { +A, -B , -A, +B }<br>B <sub>OUT</sub> = { +B, +A , -B, -A }  |
| -f <sub>S</sub> /4              | 11              | A <sub>OUT</sub> = { +A, +B , -A, -B }<br>B <sub>OUT</sub> = { +B, -A , -B, +A }  |

#### **Table 3. Coarse Mixer Sequences**





Figure 32. Coarse Mixers Block Diagram

The coarse mixer in the DAC3282 treats the A and B inputs as complex input data and for most mixing frequencies produces a complex output. Only when the mixing frequency is set to  $f_s/2$  the A and B channels can be maintained isolated as shown in Table 3. In this case the two channels are upconverted as independent signals. By setting the mixer to  $f_s/2$  the FIR0 outputs are inverted thus behaving as a high-pass filter.

|           |                                | •                               | •                               |                    |
|-----------|--------------------------------|---------------------------------|---------------------------------|--------------------|
| FIR Mode  | Input Frequency <sup>(1)</sup> | Output Frequency <sup>(1)</sup> | Signal Bandwidth <sup>(1)</sup> | Spectrum Inverted? |
| Low pass  | 0.0 to 0.4 x f <sub>DATA</sub> | 0.0 to 0.4 x f <sub>DATA</sub>  | 0.4 x f <sub>DATA</sub>         | No                 |
| High pass | 0.0 to 0.4 x f <sub>DATA</sub> | 0.6 to 1.0 x f <sub>DATA</sub>  | 0.4 x f <sub>DATA</sub>         | Yes                |

#### **Table 4. Dual-Channel Real Upconversion Options**

(1) f<sub>DATA</sub> is the input data rate of each channel after de-interleaving.

#### 7.3.10 Digital Offset Control

The qmc\_offseta(12:0) and qmc\_offsetb(12:0) values in registers CONFIG20 through CONFIG23 can be used to independently adjust the A and B path DC offsets. Both offset values are in represented in 2s-complement format with a range from -4096 to 4095.

Note that a write to register CONFIG20 is required to load the values of all four qmc\_offset registers (CONFIG20-CONFIG23) into the offset block simultaneously. When updating the offset values CONFIG20 should be written last. Programming any of the other three registers will not affect the offset setting.

The offset value adds a digital offset to the digital data before digital-to-analog conversion. Since the offset is added directly to the data it may be necessary to back off the signal to prevent saturation. Both data and offset values are LSB aligned.





Figure 33. Digital Offset Block Diagram

#### 7.3.11 Temperature Sensor

The DAC3282 incorporates a temperature sensor block which monitors the temperature by measuring the voltage across 2 transistors. The voltage is converted to an 8-bit digital word using a successive-approximation (SAR) analog to digital conversion process. The result is scaled, limited and formatted as a twos complement value representing the temperature in degrees Celsius.

The sampling is controlled by the serial interface signals SDENB and SCLK. If the temperature sensor is enabled (tsense\_ena = 1 in register CONFIG24) a conversion takes place each time the serial port is written or read. The data is only read and sent out by the digital block when the temperature sensor is read in register CONFIG5. The conversion uses the first eight clocks of the serial clock as the capture and conversion clock, the data is valid on the falling eighth SCLK. The data is then clocked out of the chip on the rising edge of the ninth SCLK. No other clocks to the chip are necessary for the temperature sensor operation. As a result the temperature sensor is enabled even when the device is in sleep mode.

In order for the process described above to operate properly, the serial port read from CONFIG5 must be done with an SCLK period of at least 1 µs. If this is not satisfied the temperature sensor accuracy is greatly reduced.

#### 7.3.12 Sleep Modes

The DAC3282 features independent sleep control of each DAC (sleepa and sleepb), their corresponding clock path (clkpath\_sleep\_a and clkpath\_sleep\_b) as well as the clock input receiver of the device (clkrecv\_sleep). The sleep control of each of these components is done through the SIF interface and is enabled by setting a 1 to the corresponding sleep register.

Complete power down of the device is set by setting all of these components to sleep. Under this mode the supply power consumption is reduced to 15mW. Power-up time in this case will be in the milliseconds range. Alternatively for those applications were power-up and power-down times are critical it is recommended to only set the DACs to sleep through the sleepa and sleepb registers. In this case both the sleep and wake-up times are only 90µs.

#### 7.3.13 Reference Operation

The DAC3282 uses a bandgap reference and control amplifier for biasing the full-scale output current. The full-scale output current is set by applying an external resistor  $R_{BIAS}$  to pin BIASJ. The bias current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is defined by the on-chip bandgap reference voltage and control amplifier. The default full-scale output current equals 16 times this bias current and can thus be expressed as:

 $IOUT_{FS} = 16 \times I_{BIAS} = 16 \times V_{EXTIO} / R_{BIAS}$ 

Each DAC has a 4-bit independent coarse gain control via **coarse\_daca(3:0)** and **coarse\_dacb (3:0)** in the CONFIG4 register. Using gain control, the IOUT<sub>FS</sub> can be expressed as:

$$\begin{split} \text{IOUTA}_{\text{FS}} &= (\text{DACA}_{\text{gain}} + 1) \times \text{I}_{\text{BIAS}} = (\text{DACA}_{\text{gain}} + 1) \times \text{V}_{\text{EXTIO}} / \text{R}_{\text{BIAS}} \\ \text{IOUTB}_{\text{FS}} &= (\text{DACB}_{\text{gain}} + 1) \times \text{I}_{\text{BIAS}} = (\text{DACB}_{\text{gain}} + 1) \times \text{V}_{\text{EXTIO}} / \text{R}_{\text{BIAS}} \end{split}$$



Where  $V_{EXTIO}$  is the voltage at terminal EXTIO. The bandgap reference voltage delivers an accurate voltage of 1.2V. This reference is active when **extref\_ena** = '0' in CONFIG25. An external decoupling capacitor  $C_{EXT}$  of 0.1 µF should be connected externally to terminal EXTIO for compensation. The bandgap reference can additionally be used for external reference operation. In that case, an external buffer with high impedance input should be applied in order to limit the bandgap load current to a maximum of 100 nA. The internal reference can be disabled and overridden by an external reference by setting the CONFIG25 extref\_ena control bit. Capacitor  $C_{EXT}$  may hence be omitted. Terminal EXTIO thus serves as either input or output node.

The full-scale output current can be adjusted from 20 mA down to 2 mA by varying resistor  $R_{BIAS}$  or changing the externally applied reference voltage. The internal control amplifier has a wide input range, supporting the full-scale output current range of 20 dB.

#### 7.4 Device Functional Modes

#### 7.4.1 Data Interface

The DAC3282 has a single 8-bit LVDS bus that accepts dual, 16-bit data input in byte-wide format. Data into the DAC3282 is formatted according to the diagram shown in Figure 34 where index 0 is the data LSB and index 15 is the data MSB. The data is sampled by DATACLK, a double data rate (DDR) clock.

The FRAME signal is required to indicate the beginning of a frame. The frame signal can be either a pulse or a periodic signal where the frame period corresponds to 8 samples. The pulse-width ( $t_{(FRAME)}$ ) needs to be at least equal to ½ the DATACLK period. FRAME is sampled by a rising edge in DATACLK.

The setup and hold requirements listed in the specifications tables must be met to ensure proper sampling.



Figure 34. Byte-Wide Data Transmission Format

#### 7.4.2 LVPECL Inputs

Figure 35 shows an equivalent circuit for the DAC input clock (DACCLKP/N) and the FIFO output strobe clock (OSTRP/N).





**NSTRUMENTS** 

**EXAS** 

#### **Device Functional Modes (continued)**

Figure 36 shows the preferred configuration for driving the CLKIN/CLKINC input clock with a differential ECL/PECL source.



#### Figure 36. Preferred Clock Input Configuration With a Differential ECL/PECL Clock Source

#### 7.4.3 LVDS Inputs

The D[7:0]P/N, DATACLKP/N and FRAMEP/N LVDS pairs have the input configuration shown in Figure 37. Figure 38 shows the typical input levels and common-move voltage used to drive these inputs.



#### Figure 37. D[7:0]P/N, DATACLKP/N and FRAMEP/N LVDS Input Configuration



Figure 38. LVDS Data (D[7:0]P/N, DATACLKP/N, FRAMEP/N Pairs) Input Levels

| Applied Voltages |                | oltages        | Resulting Differential<br>Voltage | Resulting<br>Common-Mode<br>Voltage | Logical Bit Binary<br>Equivalent |  |
|------------------|----------------|----------------|-----------------------------------|-------------------------------------|----------------------------------|--|
|                  | V <sub>A</sub> | V <sub>B</sub> | V <sub>A,B</sub>                  | V <sub>COM</sub>                    | -                                |  |
|                  | 1.4 V          | 1.0 V          | 400 mV                            | 1.2.1/                              | 1                                |  |
|                  | 1.0 V          | 1.4 V          | –400 mV                           | 1.2 V                               | 0                                |  |
|                  | 1.2 V          | 0.8 V          | 400 mV                            | 1.0.1/                              | 1                                |  |
|                  | 0.8 V          | 1.2 V          | –400 mV                           | 1.0 V                               | 0                                |  |

Table 5. Example LVDS Data Input Levels

#### 7.4.4 CMOS Digital Inputs

Figure 39 shows a schematic of the equivalent CMOS digital inputs of the DAC3282. SDIO, SCLK and TXENABLE have pull-down resistors while SDENB and RESETB have pull-up resistors internal to the DAC3282. See the specification table for logic thresholds. The pull-up and pull-down circuitry is approximately equivalent to  $100k\Omega$ .



Figure 39. CMOS/TTL Digital Equivalent Input

## 7.4.5 DAC Transfer Function

The CMOS DAC's consist of a segmented array of NMOS current sinks, capable of sinking a full-scale output current up to 20 mA. Differential current switches direct the current to either one of the complementary output nodes IOUT1 or IOUT2. (DACA = IOUTA1 or IOUTA2 and DACB = IOUTB1 or IOUTB2.) Complementary output currents enable differential operation, thus canceling out common mode noise sources (digital feed-through, on-chip and PCB noise), dc offsets, even order distortion components, and increasing signal output power by a factor of two.

The full-scale output current is set using external resistor  $R_{BIAS}$  in combination with an on-chip bandgap voltage reference source (+1.2V) and control amplifier. Current  $I_{BIAS}$  through resistor  $R_{BIAS}$  is mirrored internally to provide a maximum full-scale output current equal to 16 times  $I_{BIAS}$ .

The relation between IOUT1 and IOUT2 can be expressed as:

 $IOUT1 = -IOUT_{FS} - IOUT2$ 

We will denote current flowing into a node as – current and current flowing out of a node as + current. Since the output stage is a current sink the current can only flow from AVDD into the IOUT1 and IOUT2 pins. The output current flow in each pin driving a resistive load can be expressed as:

 $IOUT1 = IOUT_{FS} \times (65535 - CODE) / 65536$  $IOUT2 = IOUT_{FS} \times CODE / 65536$ 

where CODE is the decimal representation of the DAC data input word.

For the case where IOUT1 and IOUT2 drive resistor loads  $R_L$  directly, this translates into single ended voltages at IOUT1 and IOUT2:

 $VOUT1 = AVDD - | IOUT1 | \times R_L$  $VOUT2 = AVDD - | IOUT2 | \times R_L$ 

Assuming that the data is full scale (65536 in offset binary notation) and the R<sub>L</sub> is 25  $\Omega$ , the differential voltage between pins IOUT1 and IOUT2 can be expressed as:

Texas Instruments

www.ti.com

 $VOUT1 = AVDD - |-0mA| \times 25 \Omega = 3.3 V$  $VOUT2 = AVDD - |-20mA| \times 25 \Omega = 2.8 V$ VDIFF = VOUT1 - VOUT2 = 0.5V

Note that care should be taken not to exceed the compliance voltages at node IOUT1 and IOUT2, which would lead to increased signal distortion.

## 7.5 Programming

#### 7.5.1 Serial Interface

The serial port of the DAC3282 is a flexible serial interface which communicates with industry standard microprocessors and microcontrollers. The interface provides read/write access to all registers used to define the operating modes of DAC3282. It is compatible with most synchronous transfer formats and can be configured as a 3 or 4 pin interface by **sif4\_ena** in register **CONFIG23**. In both configurations, SCLK is the serial interface input clock and SDENB is serial interface enable. For 3 pin configuration, SDIO is a bidirectional pin for both data in and data out. For 4 pin configuration, SDIO is bidirectional and ALARM\_SDO is data out only. Data is input into the device with the rising edge of SCLK.

Each read/write operation is framed by signal SDENB (Serial Data Enable Bar) asserted low for 2 to 5 bytes, depending on the data length to be transferred (1–4 bytes). The first frame byte is the instruction cycle which identifies the following data transfer cycle as read or write, how many bytes to transfer, and what address to transfer the data. Table 6 indicates the function of each bit in the instruction cycle and is followed by a detailed description of each bit. Frame bytes 2 to 5 comprise the data transfer cycle.

|             |     |    |    | -  |    |    |    |     |
|-------------|-----|----|----|----|----|----|----|-----|
|             | MSB |    |    |    |    |    |    | LSB |
| Bit         | 7   | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| Description | R/W | N1 | N0 | A4 | A3 | A2 | A1 | A0  |

#### Table 6. Instruction Byte of the Serial Interface

- **R/W** Identifies the following data transfer cycle as a read or write operation. A high indicates a read operation from DAC3282 and a low indicates a write operation to DAC3282.
- [N1 : N0] Identifies the number of data bytes to be transferred per Table 7. Data is transferred MSB first.

| N1 | N0 | Description      |
|----|----|------------------|
| 0  | 0  | Transfer 1 Byte  |
| 0  | 1  | Transfer 2 Bytes |
| 1  | 0  | Transfer 3 Bytes |
| 1  | 1  | Transfer 4 Bytes |

# Table 7. Number of Transferred Bytes Within One Communication Frame

[A4 : A0] Identifies the address of the register to be accessed during the read or write operation. For multibyte transfers, this address is the starting address. Note that the address is written to the DAC3282 MSB first and counts down for each byte.

Figure 40 shows the serial interface timing diagram for a DAC3282 write operation. SCLK is the serial interface clock input to DAC3282. Serial data enable SDENB is an active low input to DAC3282. SDIO is serial data in. Input data to DAC3282 is clocked on the rising edges of SCLK.





Figure 40. Serial Interface Write Timing Diagram

Figure 41 shows the serial interface timing diagram for a DAC3282 read operation. SCLK is the serial interface clock input to DAC3282. Serial data enable SDENB is an active low input to DAC3282. SDIO is serial data in during the instruction cycle. In 3 pin configuration, SDIO is data out from DAC3282 during the data transfer cycle(s), while ALARM\_SDO is in a high-impedance state. In 4 pin configuration, both ALARM\_SDO and SDIO are data out from DAC3282. At the end of the data transfer, ALARM\_SDO will output low on the final falling edge of SCLK until the rising edge of SDENB when it will 3-state.



Figure 41. Serial Interface Read Timing Diagram

NSTRUMENTS

Texas

# 7.6 Register Maps

| Name      | Address | Default | (MSB)<br>Bit 7 | Bit 6                      | Bit 5                    | Bit 4           | Bit 3               | Bit 2               | Bit 1                | (LSB)<br>Bit 0       |  |  |
|-----------|---------|---------|----------------|----------------------------|--------------------------|-----------------|---------------------|---------------------|----------------------|----------------------|--|--|
| CONFIG0   | 0x00    | 0x70    | qmc_offset_ena | fifo_ena                   | fifo_reset_ena           | multi_sync_ena  | alarm_out_ena       | alarm_pol           | mixer                | _func(1:0)           |  |  |
| CONFIG1   | 0x01    | 0x11    | unused         | unused                     | unused                   | fir_ena         | fir4_ena            | iotest_ena          | unused               | twos                 |  |  |
| CONFIG2   | 0x02    | 0x00    | unused         | unused                     | unused                   | unused          |                     | output_de           | elay(3:0)            |                      |  |  |
| CONFIG3   | 0x03    | 0x10    | 64cnt_ena      | unused                     | unused                   |                 | fifo_offset(2:0)    |                     | alarm_<br>2away_ena  | alarm_<br>1away_ena  |  |  |
| CONFIG4   | 0x04    | 0XFF    |                | coarse                     | _daca(3:0)               |                 |                     | coarse_d            | acb(3:0)             |                      |  |  |
| CONFIG5   | 0x05    | N/A     |                |                            |                          | tempdata(7      | :0)                 |                     |                      |                      |  |  |
| CONFIG6   | 0x06    | 0x00    | unused         |                            |                          | alai            | rm_mask(6:0)        |                     |                      |                      |  |  |
| CONFIG7   | 0x07    | 0x00    | unused         | alarm_from_<br>zerochk     | alarm_fifo_<br>collision | reserved        | alarm_from_ iotest  | unused              | alarm_fifo_<br>2away | alarm_fifo_<br>1away |  |  |
| CONFIG8   | 0x08    | 0x00    |                |                            |                          | iotest_results  | (7:0)               |                     |                      |                      |  |  |
| CONFIG9   | 0x09    | 0x7A    |                |                            |                          | iotest_pattern( | 0(7:0)              |                     |                      |                      |  |  |
| CONFIG10  | 0x0A    | 0xB6    |                |                            |                          | iotest_pattern? | 1(7:0)              |                     |                      |                      |  |  |
| CONFIG11  | 0x0B    | 0xEA    |                |                            |                          | iotest_pattern2 | 2(7:0)              |                     |                      |                      |  |  |
| CONFIG12  | 0x0C    | 0x45    |                |                            |                          | iotest_pattern3 | 3(7:0)              |                     |                      |                      |  |  |
| CONFIG13  | 0x0D    | 0x1A    |                | iotest_pattern4(7:0)       |                          |                 |                     |                     |                      |                      |  |  |
| CONFIG14  | 0x0E    | 0x16    |                | iotest_pattern5(7:0)       |                          |                 |                     |                     |                      |                      |  |  |
| CONFIG15  | 0x0F    | 0xAA    |                |                            |                          | iotest_pattern6 | 6(7:0)              |                     |                      |                      |  |  |
| CONFIG16  | 0x10    | 0xC6    |                |                            |                          | iotest_pattern7 | 7(7:0)              |                     |                      |                      |  |  |
| CONFIG17  | 0x11    | 0x00    | rese           | rved                       | reserved                 | reserved        |                     | reser               | ved                  |                      |  |  |
| CONFIG18  | 0x12    | 0x02    |                | reserved                   |                          | reserved        | daca_<br>complement | dacb_<br>complement | clkdiv_<br>sync_ena  | unused               |  |  |
| CONFIG19  | 0x13    | 0x00    | bequalsa       | aequalsb                   | reserved                 | unused          | unused              | unused              | multi_<br>sync_sel   | rev                  |  |  |
| CONFIG20  | 0x14    | 0x00    |                |                            |                          | qmc_offseta(    | 7:0)                |                     |                      |                      |  |  |
| CONFIG21  | 0x15    | 0x00    |                |                            |                          | qmc_offsetb(    | 7:0)                |                     |                      |                      |  |  |
| CONFIG22  | 0x16    | 0x00    |                |                            | qmc_offseta(12:8         | )               |                     | unused              | unused               | unused               |  |  |
| CONFIG23  | 0x17    | 0x00    |                |                            | qmc_offsetb(12:8         | )               |                     | sif4_ena            | clkpath_<br>sleep_a  | clkpath_<br>sleep_b  |  |  |
| CONFIG24  | 0x18    | 0x83    | tsense_ena     | clkrecv_sleep              | unused                   | reserved        | sleepb              | sleepa              | reserved             | reserved             |  |  |
| CONFIG25  | 0x19    | 0x00    |                |                            | reserved                 |                 |                     | extref_ena          | reserved             | reserved             |  |  |
| CONFIG26  | 0x1A    | 0x00    | unused         | unused                     | unused                   | unused          | unused              |                     | reserved             |                      |  |  |
| CONFIG27  | 0x1B    | 0x00    |                |                            |                          | reserved        |                     |                     |                      |                      |  |  |
| CONFIG28  | 0x1C    | 0x00    |                |                            |                          | reserved        |                     |                     |                      |                      |  |  |
| CONFIG29  | 0x1D    | 0x00    |                |                            |                          | reserved        |                     |                     |                      |                      |  |  |
| CONFIG30  | 0x1E    | 0x00    |                |                            |                          | reserved        |                     |                     |                      |                      |  |  |
| VERSION31 | 0x1F    | 0x43    | device         | deviceid(1:0) version(5:0) |                          |                 |                     |                     |                      |                      |  |  |

## Table 8. Register Descriptions



#### 7.6.1 CONFIG0 (address = 0x00) [reset = 0x70]

#### Figure 42. CONFIG0

| 7              | 6          | 5              | 4              | 3             | 2         | 1     | 0     |
|----------------|------------|----------------|----------------|---------------|-----------|-------|-------|
| qmc_offset_ena | fifoin_ena | fifo_reset_ena | multi_sync_ena | alarm_out_ena | alarm_pol | mixer | _func |
| R/W            | R/W        | R/W            | R/W            | R/W           | R/W       | R/W   | R/W   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 9. CONFIG0 Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                                               |                                                            |  |
|-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| 7   | qmc_offset_ena | R/W  | 0     | When asserted the DAC offset correction is e                                                                              | nabled.                                                    |  |
| 6   | fifo_ena       | R/W  | 1     | When asserted the FIFO is enabled. When the FIFO is bypassed DACCCLKP/N and DATACLKP/N must be aligned to within t align. |                                                            |  |
| 5   | fifo_reset_ena | R/W  | 1     | Allows the FRAME input to reset the FIFO wr                                                                               | ite pointer when asserted                                  |  |
| 4   | multi_sync_ena | R/W  | 1     | Allows the FRAME or OSTR signal to reset th<br>asserted. This selection is determined by mul                              | e FIFO read pointer when ti_sync_sel in register CONFIG19. |  |
| 3   | alarm_out_ena  | R/W  | 0     | When asserted the ALARM_SDO pin become this pin is controlled by the CONFIG6 alarm_r                                      | es an output. The functionality of mask setting.           |  |
| 2   | alarm_pol      | R/W  | 0     | This bit changes the polarity of the ALARM si logic)                                                                      | gnal. (0=negative logic, 1=positive                        |  |
| 1:0 | mixer_func     | R/W  | 00    | Controls the function of the mixer block.                                                                                 |                                                            |  |
|     |                |      |       | Mode                                                                                                                      | mixer_func(1:0)                                            |  |
|     |                |      |       | Normal                                                                                                                    | 00                                                         |  |
|     |                |      |       | High Pass (Fs/2)                                                                                                          | 01                                                         |  |
|     |                |      |       | Fs/4                                                                                                                      | 10                                                         |  |
|     |                |      |       | -Fs/4                                                                                                                     | 11                                                         |  |

#### 7.6.2 CONFIG1 (address = 0x01) [reset = 0x11]

#### Figure 43. CONFIG1

| 7      | 6      | 5      | 4       | 3        | 2          | 1      | 0    |
|--------|--------|--------|---------|----------|------------|--------|------|
| Unused | Unused | Unused | fir_ena | fir4_ena | iotest_ena | Unused | twos |
| R/W    | R/W    | R/W    | R/W     | R/W      | R/W        | R/W    | R/W  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 10. CONFIG1 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                              |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Unused     | R/W  | 0     | Reserved for factory use                                                                                                                 |
| 6   | Unused     | R/W  | 0     | Reserved for factory use.                                                                                                                |
| 5   | Unused     | R/W  | 0     | Reserved for factory use                                                                                                                 |
| 4   | fir_ena    | R/W  | 1     | When asserted the chip does 2X interpolation of the data.                                                                                |
| 3   | fir4_ena   | R/W  | 0     | When asserted, the zero-IF sinc correction filter is enabled. This filter cannot be used unless fir_ena is asserted.                     |
| 2   | iotest_ena | R/W  | 0     | When asserted enables the data pattern checker operation.                                                                                |
| 1   | Unused     | R/W  | 0     | Reserved for factory use.                                                                                                                |
| 0   | twos       | R/W  | 1     | When asserted the inputs are expected to be in 2's complement format. When de-asserted the input format is expected to be offset-binary. |

#### 7.6.3 CONFIG2 (address = 0x02) [reset = 0x00]

#### TEXAS INSTRUMENTS

www.ti.com

#### Figure 44. CONFIG2

| 7      | 6      | 5      | 4      | 3   | 2      | 1      | 0   |
|--------|--------|--------|--------|-----|--------|--------|-----|
| Unused | Unused | Unused | Unused |     | output | _delay |     |
| R/W    | R/W    | R/W    | R/W    | R/W | R/W    | R/W    | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11. CONFIG2 Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                  |
|-----|--------------|------|-------|--------------------------------------------------------------|
| 7   | Unused       | R/W  | 0     | Reserved for factory use.                                    |
| 6   | Unused       | R/W  | 0     | Reserved for factory use.                                    |
| 5   | Unused       | R/W  | 0     | Reserved for factory use.                                    |
| 4   | Unused       | R/W  | 0     | Reserved for factory use.                                    |
| 3:0 | output_delay | R/W  | 0000  | Delays the output to the DACs from 0 to 15 DAC clock cycles. |

#### 7.6.4 CONFIG3 (address = 0x03) [reset = 0x10]

#### Figure 45. CONFIG3

| 7         | 6      | 5      | 4   | 3           | 2   | 1               | 0               |
|-----------|--------|--------|-----|-------------|-----|-----------------|-----------------|
| 64cnt_ena | Unused | Unused |     | fifo_offset |     | alarm_2away_ena | alarm_1away_ena |
| R/W       | R/W    | R/W    | R/W | R/W         | R/W | R/W             | R/W             |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 12. CONFIG3 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                  |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | 64cnt_ena       | R/W  | 0     | This enables resetting the alarms after 64 good samples with the goal of removing unnecessary errors. For instance, when checking setup/hold through the pattern checker test, there may initially be errors. Setting this bit removes the need for a SIF write to clear the alarm register. |
| 6   | Unused          | R/W  | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                    |
| 5   | Unused          | R/W  | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                    |
| 4:2 | fifo_offset     | R/W  | 100   | This is the default FIFO read pointer position after the FIFO read<br>pointer has been synced. With this value the initial difference<br>between write and read pointers can be controlled. This may be<br>helpful in controlling the delay through the device.                              |
| 1   | alarm_2away_ena | R/W  | 0     | When asserted alarms from the FIFO that represent the write and read pointers being 2 away are enabled.                                                                                                                                                                                      |
| 0   | alarm_1away_ena | R/W  | 0     | When asserted alarms from the FIFO that represent the write and read pointers being 1 away are enabled.                                                                                                                                                                                      |



#### 7.6.5 CONFIG4 (address = 0x04) [reset = 0xFF]

#### Figure 46. CONFIG4

| 7   | 6      | 5     | 4   | 3   | 2      | 1     | 0   |
|-----|--------|-------|-----|-----|--------|-------|-----|
|     | coarse | _daca |     |     | coarse | _dach |     |
| R/W | R/W    | R/W   | R/W | R/W | R/W    | R/W   | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 13. CONFIG4 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                         |
|-----|-------------|------|-------|-----------------------------------------------------|
| 7:4 | coarse_daca | R/W  | 1111  | Scales the DACA output current in 16 equal steps.   |
|     |             |      |       | V <sub>EXTIO</sub> × (coarse_daca/b + 1)<br>Rbias → |
| 3:0 | coarse_dach | R/W  | 1111  | Scales the DACB output current in 16 equal steps.   |

#### 7.6.6 CONFIG5 (address = 0x05) READ ONLY

#### Figure 47. CONFIG5

| 7 | 6 | 5             | 4    | 3    | 2 | 1 | 0 |
|---|---|---------------|------|------|---|---|---|
|   |   |               | temp | data |   |   |   |
| R | R | R             | R    | R    | R | R | R |
|   |   | Deed enkinger |      |      |   |   |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 14. CONFIG5 Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                         |
|-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | tempdata | R    | N/A   | This is the output from the chip temperature sensor. The value of this register in two's complement format represents the temperature in degrees Celsius. This register must be read with a minimum SCLK period of 1µs. (Read Only) |

#### 7.6.7 CONFIG6 (address =0x06) [reset = 0x00]

#### Figure 48. CONFIG6

| 7      | 6   | 5   | 4   | 3          | 2   | 1   | 0   |
|--------|-----|-----|-----|------------|-----|-----|-----|
| Unused |     |     |     | alarm_mask |     |     |     |
| R/W    | R/W | R/W | R/W | R/W        | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 15. CONFIG6 Field Descriptions

| Bit | Field      | Туре    | Reset | Description                  |                                                                                                                                                                                                                         |  |  |
|-----|------------|---------|-------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7   | Unused     | R/W     | 0     | Reserved for factory use.    |                                                                                                                                                                                                                         |  |  |
| 6:0 | alarm_mask | R/W 000 |       | R/W 0000000 T<br>n<br>a<br>C | These bits control the masking of the alarm outputs. This means that the ALARM_SDO pin will not be asserted if the appropriate bit is set. The alarm will still show up in the CONFIG7 bits. (0=not masked, 1= masked). |  |  |
|     |            |         |       | alarm_mask                   | Masked Alarm                                                                                                                                                                                                            |  |  |
|     |            |         |       | 6                            | alarm_from_zerochk                                                                                                                                                                                                      |  |  |
|     |            |         |       | 5                            | alarm_fifo_collision                                                                                                                                                                                                    |  |  |
|     |            |         |       | 4                            | reserved                                                                                                                                                                                                                |  |  |
|     |            |         |       | 3                            | alarm_from_iotest                                                                                                                                                                                                       |  |  |
|     |            |         |       | 2                            | not used (expansion)                                                                                                                                                                                                    |  |  |
|     |            |         |       | 1                            | alarm_fifo_2away                                                                                                                                                                                                        |  |  |
|     |            |         |       | 0                            | alarm_fifo_1away                                                                                                                                                                                                        |  |  |

TRUMENTS

## 7.6.8 CONFIG7 (address = 0x07) [reset = 0x00] (WRITE TO CLEAR)

Figure 49. CONFIG7

| 7      | 6                      | 5                        | 4        | 3                     | 2      | 1                    | 0                    |
|--------|------------------------|--------------------------|----------|-----------------------|--------|----------------------|----------------------|
| Unused | alarm_from_<br>zerochk | alarm_fifo_<br>collision | Reserved | alarm_from_<br>iotest | Unused | alarm_fifo_<br>2away | alarm_fifo_<br>1away |
| W      | W                      | W                        | W        | W                     | W      | W                    | W                    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 16. CONFIG7 Field Descriptions

| Bit | Field                | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Unused               | W    | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6   | alarm_from_zerochk   | W    | 0     | This alarm indicates the 8-bit FIFO write pointer address has an all zeros patterns. Due to pointer address being a shift register, this is not a valid address and will cause the write pointer to be stuck until the next sync. This error is typically caused by timing error or improper power start-up sequence. If this alarm is asserted, resynchronization of FIFO is necessary. Refer to the Power-Up Sequence section for more detail. |
| 5   | alarm_fifo_collision | W    | 0     | Alarm occurs when the FIFO pointers over/under run each other.                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | Reserved             | W    | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | alarm_from_iotest    | W    | 0     | This is asserted when the input data pattern does not match the pattern in the iotest_pattern registers.                                                                                                                                                                                                                                                                                                                                         |
| 2   | Unused               | W    | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1   | alarm_fifo_2away     | W    | 0     | Alarm occurs with the read and write pointers of the FIFO are within 2 addresses of each other.                                                                                                                                                                                                                                                                                                                                                  |
| 0   | alarm_fifo_1away     | W    | 0     | Alarm occurs with the read and write pointers of the FIFO are within 1 address of each other.                                                                                                                                                                                                                                                                                                                                                    |

#### 7.6.9 CONFIG8 (address = 0x08) [reset = 0x00] (WRITE TO CLEAR)

#### Figure 50. CONFIG8

| 7   | 6   | 5   | 4       | 3       | 2   | 1   | 0   |
|-----|-----|-----|---------|---------|-----|-----|-----|
|     |     |     | iotest_ | results |     |     |     |
| R/W | R/W | R/W | R/W     | R/W     | R/W | R/W | R/W |
|     |     |     |         |         |     |     |     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 17. CONFIG8 Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                                               |
|-----|----------------|------|-------|-----------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_results | R/W  | 0x00  | The values of these bits tell which bit in the byte-wide LVDS bus failed during the pattern checker test. |

#### 7.6.10 CONFIG9 (address = 0x09) [reset = 0x7A]

#### Figure 51. CONFIG9

| 7   | 6   | 5   | 4        | 3        | 2   | 1   | 0   |
|-----|-----|-----|----------|----------|-----|-----|-----|
|     |     |     | iotest_p | pattern0 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 18. CONFIG9 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern0 | R/W  | 0x7A  | This is dataword0 in the IO test pattern. It is used with the seven other words to test the input data. |



#### 7.6.11 CONFIG10 (address = 0x0A) [reset = 0xB6]

#### Figure 52. CONFIG10

| 7   | 6   | 5   | 4        | 3        | 2   | 1   | 0   |
|-----|-----|-----|----------|----------|-----|-----|-----|
|     |     |     | iotest_p | pattern1 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 19. CONFIG10 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern1 | R/W  | 0xB6  | This is dataword1 in the IO test pattern. It is used with the seven other words to test the input data. |

#### 7.6.12 CONFIG11 (address = 0x0B) [reset = 0xEA]

#### Figure 53. CONFIG11

| 7   | 6   | 5   | 4        | 3        | 2   | 1   | 0   |
|-----|-----|-----|----------|----------|-----|-----|-----|
|     |     |     | iotest_p | pattern2 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 20. CONFIG11 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern2 | R/W  | 0xEA  | This is dataword2 in the IO test pattern. It is used with the seven other words to test the input data. |

#### 7.6.13 CONFIG12 (address =0x0C) [reset = 0x45]

#### Figure 54. CONFIG12

| 7   | 6   | 5   | 4        | 3        | 2   | 1   | 0   |
|-----|-----|-----|----------|----------|-----|-----|-----|
|     |     |     | iotest_p | pattern3 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 21. CONFIG12 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern3 | R/W  | 0x45  | This is dataword3 in the IO test pattern. It is used with the seven other words to test the input data. |

#### 7.6.14 CONFIG13 (address =0x0D) [reset = 0x1A]

#### Figure 55. CONFIG13

| 7   | 6   | 5   | 4        | 3        | 2   | 1   | 0   |
|-----|-----|-----|----------|----------|-----|-----|-----|
|     |     |     | iotest_p | pattern4 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | R/W |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | F   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 22. CONFIG13 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern4 | R/W  | 0x1A  | This is dataword4 in the IO test pattern. It is used with the seven other words to test the input data. |

#### 7 6 5 4

| 7               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----------------|-----|-----|-----|-----|-----|-----|-----|
| iotest_pattern5 |     |     |     |     |     |     |     |
| R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
|                 |     |     |     |     |     |     |     |

3

Figure 56. CONFIG14

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 23. CONFIG14 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern5 | R/W  | 0x16  | This is dataword5 in the IO test pattern. It is used with the seven other words to test the input data. |

#### 7.6.16 CONFIG15 Register Name (address = 0x0F) [reset = 0xAA]

7.6.15 CONFIG14 Register Name (address = 0x0E) [reset = 0x16]

#### Figure 57. CONFIG15

| 7   | 6   | 5   | 4        | 3       | 2   | 1   | 0   |
|-----|-----|-----|----------|---------|-----|-----|-----|
|     |     |     | iotest_p | attern6 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W     | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 24. CONFIG15 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern6 | R/W  | 0xAA  | This is dataword6 in the IO test pattern. It is used with the seven other words to test the input data. |

#### 7.6.17 CONFIG16 (address = 0x10) [reset = 0xC6]

#### Figure 58. CONFIG16

| 7   | 6   | 5   | 4        | 3        | 2   | 1   | 0   |
|-----|-----|-----|----------|----------|-----|-----|-----|
|     |     |     | iotest_p | pattern7 |     |     |     |
| R/W | R/W | R/W | R/W      | R/W      | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 25. CONFIG16 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                             |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------|
| 7:0 | iotest_pattern7 | R/W  | 0xC6  | This is dataword7 in the IO test pattern. It is used with the seven other words to test the input data. |

www.ti.com



#### 7.6.18 CONFIG17 (address = 0x11) [reset = 0x00]

#### Figure 59. CONFIG17

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved |
| R/W      |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 26. CONFIG17 Field Descriptions

| Bit | Field    | Туре | Reset | Description               |
|-----|----------|------|-------|---------------------------|
| 7:6 | Reserved | R/W  | 00    | Reserved for factory use. |
| 5   | Reserved | R/W  | 0     | Reserved for factory use. |
| 4   | Reserved | R/W  | 0     | Reserved for factory use. |
| 3:0 | Reserved | R/W  | 0000  | Reserved for factory use. |

#### 7.6.19 CONFIG18 (address = 0x12) [reset = 0x02]

#### Figure 60. CONFIG18

| 7   | 6        | 5   | 4   | 3               | 2               | 1               | 0      |
|-----|----------|-----|-----|-----------------|-----------------|-----------------|--------|
|     | Reserved |     |     | daca_complement | dacb_complement | clkdiv_sync_ena | Unused |
| R/W | R/W      | R/W | R/W | R/W             | R/W             | R/W             | R/W    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 27. CONFIG18 Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                   |
|-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | Reserved        | R/W  | 000   | Reserved for factory use.                                                                                                                                                                                                                                                                                     |
| 4   | Reserved        | R/W  | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                                     |
| 3   | dacb_complement | R/W  | 0     | When asserted the output to the DACA is complemented. This allows to effectively change the + and – designations of the LVDS data lines.                                                                                                                                                                      |
| 2   | daca_complement | R/W  | 0     | When asserted the output to the DACB is complemented. This allows to effectively change the + and – designations of the LVDS data lines.                                                                                                                                                                      |
| 1   | clkdiv_sync_ena | R/W  | 1     | Enables the syncing of the clock divider using the OSTR signal<br>or the FRAME signal passed through the FIFO. This selection is<br>determined by multi_sync_sel in register CONFIG19. The<br>internal divided-down clocks are phase-aligned after syncing.<br>See Power-Up Sequence section for more detail. |
| 0   | Unused          | R/W  | 0     | Reserved for factory use.                                                                                                                                                                                                                                                                                     |

#### 7.6.20 CONFIG19 (address = 0x13) [reset = 0x00]

www.ti.com

## Figure 61. CONFIG19

| 7        | 6        | 5        | 4      | 3      | 2      | 1              | 0   |
|----------|----------|----------|--------|--------|--------|----------------|-----|
| bequalsa | aequalsb | Reserved | Unused | Unused | Unused | multi_sync_sel | rev |
| R/W      | R/W      | R/W      | R/W    | R/W    | R/W    | R/W            | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 28. CONFIG19 Field Descriptions

| Bit | Field          | Туре | Reset | Description                                                                      |  |  |
|-----|----------------|------|-------|----------------------------------------------------------------------------------|--|--|
| 7   | bequalsa       | R/W  | 0     | When asserted the DACA data is driven onto DACB.                                 |  |  |
| 6   | aequalsb       | R/W  | 0     | When asserted the DACB data is driven onto DACA.                                 |  |  |
| 5   | Reserved       | R/W  | 0     | Reserved for factory use.                                                        |  |  |
| 4   | Unused         | R/W  | 0     | Reserved for factory use.                                                        |  |  |
| 3   | Unused         | R/W  | 0     | Reserved for factory use.                                                        |  |  |
| 2   | Unused         | R/W  | 0     | Reserved for factory use.                                                        |  |  |
| 1   | multi_sync_sel | R/W  | 0     | Selects the signal source for multiple device and clock divider synchronization. |  |  |
|     |                |      |       | multi_sync_sel Sync Source                                                       |  |  |
|     |                |      |       | 0 OSTR                                                                           |  |  |
|     |                |      |       | 1 FRAME through FIFO handoff                                                     |  |  |
| 0   | rev            | R/W  | 0     | Reverse the input bits for the data word. MSB becomes LSB.                       |  |  |

#### 7.6.21 CONFIG20 (address = 0x14) [reset = 0x00] (CAUSES AUTOSYNC)

#### Figure 62. CONFIG20

| 7   | 6   | 5   | 4     | 3       | 2   | 1   | 0   |
|-----|-----|-----|-------|---------|-----|-----|-----|
|     |     |     | qmc_o | offseta |     |     |     |
| R/W | R/W | R/W | R/W   | R/W     | R/W | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 29. CONFIG20 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | qmc_offseta | R/W  | 0x00  | Lower 8 bits of the DAC A offset correction. The offset is<br>measured in DAC LSBs. Writing this register causes an<br>autosync to be generated. This loads the values of all four<br>qmc_offset registers (CONFIG20-CONFIG23) into the offset<br>block at the same time. When updating the offset values<br>CONFIG20 should be written last. Programming any of the<br>other three registers will not affect the offset setting. |

#### 7.6.22 CONFIG21 (address = 0x15) [reset = 0x00]

#### Figure 63. CONFIG21

| 7   | 6   | 5            | 4     | 3       | 2   | 1   | 0   |
|-----|-----|--------------|-------|---------|-----|-----|-----|
|     |     |              | qmc_c | offsetb |     |     |     |
| R/W | R/W | R/W          | R/W   | R/W     | R/W | R/W | R/W |
|     | -   | <b>-</b> · · |       |         |     |     |     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 30. CONFIG21 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                      |
|-----|-------------|------|-------|----------------------------------------------------------------------------------|
| 7:0 | qmc_offsetb | R/W  | 0x00  | Lower 8 bits of the DAC B offset correction. The offset is measured in DAC LSBs. |



#### 7.6.23 CONFIG22 (address = 0x16) [reset = 0x00]

#### Figure 64. CONFIG22

| 7   | 6   | 5           | 4   | 3   | 2      | 1      | 0      |
|-----|-----|-------------|-----|-----|--------|--------|--------|
|     |     | qmc_offseta |     |     | Unused | Unused | Unused |
| R/W | R/W | R/W         | R/W | R/W | R/W    | R/W    | R/W    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 31. CONFIG22 Field Descriptions

| Bit | Field       | Туре | Reset | Description                                  |
|-----|-------------|------|-------|----------------------------------------------|
| 7:3 | qmc_offseta | R/W  | 00000 | Upper 5 bits of the DAC A offset correction. |
| 2   | Unused      | R/W  | 0     | Reserved for factory use.                    |
| 1   | Unused      | R/W  | 0     | Reserved for factory use.                    |
| 0   | Unused      | R/W  | 0     | Reserved for factory use.                    |

#### 7.6.24 CONFIG23 (address = 0x17) [reset = 0x00]

### Figure 65. CONFIG23

| 7   | 6   | 5                 | 4        | 3                   | 2                   | 1   | 0   |
|-----|-----|-------------------|----------|---------------------|---------------------|-----|-----|
|     |     | qmc_offsetb(12:8) | sif4_ena | clkpath_sleep_<br>a | clkpath_sleep_<br>b |     |     |
| R/W | R/W | R/W               | R/W      | R/W                 | R/W                 | R/W | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 32. CONFIG23 Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                       |
|-----|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | qmc_offsetb(12:8) | R/W  | 00000 | Upper 5 bits of the DAC B offset correction.                                                                                                                                                                                                                                                      |
| 2   | sif4_ena          | R/W  | 0     | When asserted the SIF interface becomes a 4 pin interface. The ALARM_SDO pin is turned into a dedicated output for the reading of data.                                                                                                                                                           |
| 1   | clkpath_sleep_a   | R/W  | 0     | When asserted puts the clock path through DAC A to sleep. This is useful for sleeping individual DACs. Even if the DAC is asleep the clock needs to pass through it for the logic to work. However, if the chip is being put into a power down mode, then all parts of the DAC can be turned off. |
| 0   | clkpath_sleep_b   | R/W  | 0     | When asserted puts the clock path through DAC B to sleep.                                                                                                                                                                                                                                         |

#### 7.6.25 CONFIG24 (address = 0x18) [reset = 0x83]

www.ti.com

#### Figure 66. CONFIG24

| 7          | 6             | 5      | 4        | 3      | 2      | 1        | 0        |
|------------|---------------|--------|----------|--------|--------|----------|----------|
| tsense_ena | clkrecv_sleep | Unused | Reserved | sleepb | sleepa | Reserved | Reserved |
| R/W        | R/W           | R/W    | R/W      | R/W    | R/W    | R/W      | R/W      |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 33. CONFIG24 Field Descriptions

| Bit | Field         | Туре | Reset                                                                                                    | Description                                    |
|-----|---------------|------|----------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 7   | tsense_ena    | R/W  | 1                                                                                                        | Turns on the temperature sensor when asserted. |
| 6   | clkrecv_sleep | R/W  | 0 When asserted the clock input receiver gets put into sle<br>mode. This also affects the OSTR receiver. |                                                |
| 5   | Unused        | R/W  | 0                                                                                                        | Reserved for factory use.                      |
| 4   | Reserved      | R/W  | 0                                                                                                        | Reserved for factory use.                      |
| 3   | sleepb        | R/W  | 0                                                                                                        | When asserted DACB is put into sleep mode.     |
| 2   | sleepa        | R/W  | 0                                                                                                        | When asserted DACA is put into sleep mode.     |
| 1   | Reserved      | R/W  | 1                                                                                                        | Reserved for factory use.                      |
| 0   | Reserved      | R/W  | 1                                                                                                        | Reserved for factory use.                      |

#### 7.6.26 CONFIG25 (address = 0x19) [reset = 0x00]

#### Figure 67. CONFIG25

| 7   | 6        | 5   | 4   | 3   | 2   | 1        | 0        |
|-----|----------|-----|-----|-----|-----|----------|----------|
|     | Reserved |     |     |     |     | Reserved | Reserved |
| R/W | R/W      | R/W | R/W | R/W | R/W | R/W      | R/W      |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 34. CONFIG25 Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                        |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------|
| 7:3 | Reserved   | R/W  | 00000 | Reserved for factory use.                                                                          |
| 2   | extref_ena | R/W  | 0     | Allows the device to use an external reference or the internal reference. (0=internal, 1=external) |
| 1   | Reserved   | R/W  | 0     | Reserved for factory use.                                                                          |
| 0   | Reserved   | R/W  | 0     | Reserved for factory use.                                                                          |

#### 7.6.27 CONFIG26 (address = 0x1A) [reset = 0x00]

#### Figure 68. CONFIG26

| 7        | 6        | 5        | 4        | 3      | 2   | 1        | 0   |
|----------|----------|----------|----------|--------|-----|----------|-----|
| Reserved | Reserved | Reserved | Reserved | Unused |     | Reserved |     |
| R/W      | R/W      | R/W      | R/W      | R/W    | R/W | R/W      | R/W |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 35. CONFIG26 Field Descriptions

| Bit | Field    | Туре | Reset | Description               |
|-----|----------|------|-------|---------------------------|
| 7   | Reserved | R/W  | 0     | Reserved for factory use. |
| 6   | Reserved | R/W  | 0     | Reserved for factory use. |
| 5   | Reserved | R/W  | 0     | Reserved for factory use. |
| 5   | Reserved | R/W  | 0     | Reserved for factory use. |
| 3   | Unused   | R/W  | 0     | Reserved for factory use. |
| 2:0 | Reserved | R/W  | 000   | Reserved for factory use. |



#### 7.6.28 CONFIG27 (address =0x1B) [reset = 0x00]

#### Figure 69. CONFIG27

| 7   | 6   | 5   | 4    | 3     | 2   | 1   | 0   |  |
|-----|-----|-----|------|-------|-----|-----|-----|--|
|     |     |     | Rese | erved |     |     |     |  |
| R/W | R/W | R/W | R/W  | R/W   | R/W | R/W | R/W |  |
|     |     |     |      |       |     |     |     |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 36. CONFIG27 Field Descriptions

| Bit | Field    | Туре | Reset | Description               |
|-----|----------|------|-------|---------------------------|
| 7:0 | Reserved | R/W  | 0x00  | Reserved for factory use. |

#### 7.6.29 CONFIG28 (address = 0x1C) [reset = 0x00]

## Figure 70. CONFIG28

| 7   | 6   | 5   | 4        | 3   | 2   | 1   | 0   |
|-----|-----|-----|----------|-----|-----|-----|-----|
|     |     |     | Reserved |     |     |     |     |
| R/W | R/W | R/W | R/W      | R/W | R/W | R/W | R/W |
|     |     |     |          |     |     |     |     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 37. CONFIG28 Field Descriptions

| Bit | Field    | Туре | Reset | Description               |
|-----|----------|------|-------|---------------------------|
| 7:0 | Reserved | R/W  | 0x00  | Reserved for factory use. |

#### 7.6.30 CONFIG29 (address = 0x1D) [reset = 0x00]

#### Figure 71. CONFIG29

| 7        | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|----------|-----|-----|-----|-----|-----|-----|-----|--|
| Reserved |     |     |     |     |     |     |     |  |
| R/W      | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 38. CONFIG29 Field Descriptions

| Bit | Field    | Туре | Reset | Description               |
|-----|----------|------|-------|---------------------------|
| 7:0 | Reserved | R/W  | 0x00  | Reserved for factory use. |

#### 7.6.31 CONFIG30 (address = 0x1E) [reset = 0x00]

# Figure 72. CONFIG30

| 7                                                       | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|
| Reserved                                                |     |     |     |     |     |     |     |  |
| R/W                                                     | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| FOEND DAV Dead Witten D. Dead only n. value after react |     |     |     |     |     |     |     |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 39. CONFIG30 Field Descriptions

| Bit | Field    | Туре | Reset | Description               |
|-----|----------|------|-------|---------------------------|
| 7:0 | Reserved | R/W  | 0x00  | Reserved for factory use. |

#### 7.6.32 VERSION31 (address = 0x1F) [reset = 0x43] (READ ONLY)

#### Figure 73. VERSION31

| 7   | 6      | 5 | 4 | 3   | 2    | 1 | 0 |
|-----|--------|---|---|-----|------|---|---|
| dev | riceid |   |   | ver | sion |   |   |
| R   | R      | R | R | R   | R    | R | R |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 40. VERSION31 Field Descriptions

| Bit | Field         | Туре | Reset  | Description                                                             |
|-----|---------------|------|--------|-------------------------------------------------------------------------|
| 7:0 | deviceid(1:0) | R    | 01     | Returns '01' for DAC3282. (Read Only)                                   |
| 5:0 | version(5:0)  | R    | 000011 | A hardwired register that contains the version of the chip. (Read Only) |

www.ti.com



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DAC3282 is appropriate for a variety of transmitter applications including complex I/Q direct conversion, upconversion using an intermediate frequency (IF) and diversity applications.

#### 8.1.1 Multi-device Synchronization

In various applications, such as multi antenna systems where the various transmit channels information is correlated, it is required that multiple DAC devices are completely synchronized such that their outputs are phase aligned. The DAC3282 architecture supports this mode of operation.

#### 8.1.1.1 Multi-device Synchronization: Dual Sync Sources Mode

For single or multi-device synchronization it is important that delay differences in the data are absorbed by the device so that latency through the device remains the same. Furthermore, to guarantee that the outputs from each DAC are phase aligned it is necessary that data is read from the FIFO of each device simultaneously. In the DAC3282 this is accomplished by operating the multiple devices in Dual Sync Sources mode. In this mode the additional OSTR signal is required by each DAC3282 to be synchronized.

Data into the device is input as LVDS signals from one or multiple baseband ASICs or FPGAs. Data into the multiple DAC devices can experience different delays due to variations in the digital source output paths or board level wiring. These different delays can be effectively absorbed by the DAC3282 FIFO so that all outputs are phase aligned correctly.



Figure 74. Synchronization System in Dual Sync Sources Mode with PLL Bypassed

For correct operation both OSTR and DACCLK must be generated from the same clock domain. The OSTR signal is sampled by DACCLK and must satisfy the timing requirements in the specifications table. If the clock generator does not have the ability to delay the DACCLK to meet the OSTR timing requirement, the polarity of the DACCLK outputs can be swapped with respect to the OSTR ones to create 180 degree phase delay of the DACCLK. This may help establish proper setup and hold time requirement of the OSTR signal.

Copyright © 2009–2015, Texas Instruments Incorporated



#### **Application Information (continued)**

Careful board layout planning must be done to ensure that the DACCLK and OSTR signals are distributed from device to device with the lowest skew possible as this will affect the synchronization process. In order to minimize the skew across devices it is recommended to use the same clock distribution device to provide the DACCLK and OSTR signals to all the DAC devices in the system.



#### Figure 75. Timing Diagram for LVPECL Synchronization Signals

The following steps are required to ensure the devices are fully synchronized. The procedure assumes all the DAC3282 devices have a DACCLK and OSTR signal and must be carried out on each device.

- 1. Start-up the device as described in the power-up sequence. Set the DAC3282 in Dual Sync Sources mode and select OSTR as the FIFO output pointer sync source and clock divider sync source (multi\_sync\_sel in register *config19*).
- 2. Sync the clock divider and FIFO pointers.
- 3. Verify there are no FIFO alarms either through register config7 or through the ALARM\_SDO pin.

After these steps all the DAC3282 outputs will be synchronized.

#### 8.1.1.2 Multi-device Operation: Single Sync Source Mode

In Single Sync Source mode, the FIFO write and read pointers are reset from the same FRAME source. Although the FIFO in this mode can still absorb the data delay differences due to variations in the digital source output paths or board level wiring, it is impossible to guarantee data will be read from the FIFO of different devices simultaneously thus preventing exact phase alignment.

The FIFO read pointer reset is handoff between the two clock domains (DATACLK and FIFO OUT CLOCK) by simply re-sampling the write pointer reset. Since the two clocks are asynchronous there is a small but distinct possibility of a meta-stability during the pointer handoff. This meta-stability can cause the outputs of the multiple devices to slip by up to 2 DAC clock cycles.



## **Application Information (continued)**



Figure 76. Multi-Device Operation in Single Sync Source Mode

#### 8.1.2 Analog Current Outputs

Figure 77 shows a simplified schematic of the current source array output with corresponding switches. Differential switches direct the current of each individual NMOS current source to either the positive output node IOUT1 or its complementary negative output node IOUT2. The output impedance is determined by the stack of the current sources and differential switches, and is typically >300 k $\Omega$  in parallel with an output capacitance of 5 pF.

The external output resistors are referred to an external ground. The minimum output compliance at nodes IOUT1 and IOUT2 is limited to AVDD – 0.5 V, determined by the CMOS process. Beyond this value, transistor breakdown may occur resulting in reduced reliability of the DAC3282 device. The maximum output compliance voltage at nodes IOUT1 and IOUT2 equals AVDD + 0.5 V. Exceeding the minimum output compliance voltage adversely affects distortion performance and integral non-linearity. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUT1 and IOUT2 does not exceed 0.5 V.







#### **Application Information (continued)**

The DAC3282 can be easily configured to drive a doubly terminated 50  $\Omega$  cable using a properly selected RF transformer. Figure 78 and Figure 79 show the 50  $\Omega$  doubly terminated transformer configuration with 1:1 and 4:1 impedance ratio, respectively. Note that the center tap of the primary input of the transformer has to be connected to AVDD to enable a DC current flow. Applying a 20 mA full-scale output current would lead to a 0.5 Vpp for a 1:1 transformer and a 1 Vpp output for a 4:1 transformer. The low dc-impedance between IOUT1 or IOUT2 and the transformer center tap sets the center of the ac-signal at AVDD, so the 1 Vpp output for the 4:1 transformer results in an output between AVDD + 0.5 V and AVDD – 0.5 V.



Figure 78. Driving a Doubly Terminated 50 Ω Cable Using a 1:1 Impedance Ratio Transformer



Figure 79. Driving a Doubly Terminated 50 Ω Cable Using a 4:1 Impedance Ratio Transformer



#### **Application Information (continued)**

#### 8.1.3 Passive Interface to Analog Quadrature Modulators

A common application in communication systems is to interface the DAC to an IQ modulator like the TRF3703 family of modulators from Texas Instruments. The input of the modulator is generally of high impedance and requires a specific common-mode voltage. A simple resistive network can be used to maintain  $50\Omega$  load impedance for the DAC3282 and also provide the necessary common-mode voltages for both the DAC and the modulator.



Figure 80. DAC to Analog Quadrature Modulator Interface

The DAC3282 has a maximum 20mA full-scale output and a voltage compliance range of AVDD  $\pm$  0.5 V. The TRF3703 IQ modulator family can be operated at three common-mode voltages: 1.5V, 1.7V, and 3.3V.

Figure 81 shows the recommended passive network to interface the DAC3282 to the TRF3703-17 which has a common mode voltage of 1.7V. The network generates the 3.3V common mode required by the DAC output and 1.7V at the modulator input, while still maintaining  $50\Omega$  load for the DAC.



Figure 81. DAC3282 to TRF3703-17 Interface

If V1 is set to 5V and V2 is set to -5V, the corresponding resistor values are R1 = 57 $\Omega$ , R2 = 80 $\Omega$ , and R3 = 336 $\Omega$ . The loss developed through R2 is about -1.86 dB. In the case where there is no -5V supply available and V2 is set to 0V, the resistor values are R1 = 66 $\Omega$ , R2 = 101 $\Omega$ , and R3 = 107 $\Omega$ . The loss with these values is -5.76dB.

Figure 82 shows the recommended network for interfacing with the TRF3703-33 which requires a common mode of 3.3V. This is the simplest interface as there is no voltage shift. Because there is no voltage shift there isn't any loss in the network. With V1 = 5V and V2 = 0V, the resistor values are R1 =  $66\Omega$  and R3 =  $208\Omega$ .

Copyright © 2009–2015, Texas Instruments Incorporated



## **Application Information (continued)**



Figure 82. DAC3282 to TRF3703-33 Interface

In most applications a baseband filter is required between the DAC and the modulator to eliminate the DAC images. This filter can be placed after the common-mode biasing network. For the DAC to modulator network shown in Figure 83, R2 and the filter load R4 need to be considered into the DAC impedance. The filter has to be designed for the source impedance created by the resistor combination of R3 // (R2+R1). The effective impedance seen by the DAC is affected by the filter termination resistor resulting in R1 // (R2+R3 // (R4/2)).





Factoring in R4 into the DAC load, a typical interface to the TRF3703-17 with V1 = 5V and V2 = 0V results in the following values: R1 =  $72\Omega$ , R2 =  $116\Omega$ , R3 =  $124\Omega$  and R4 =  $150\Omega$ . This implies that the filter needs to be designed for  $75\Omega$  input and output impedance (single-ended impedance). The common mode levels for the DAC and modulator are maintained at 3.3V and 1.7V and the DAC load is  $50\Omega$ . The added load of the filter termination causes the signal to be attenuated by -10.8 dB.

A filter can be implemented in a similar manner to interface with the TRF3703-33. In this case it is much simpler to balance the loads and common mode voltages due to the absence of R2. An added benefit is that there is no loss in this network. With V1 = 5V and V2 = 0V the network can be designed such that R1 =  $115\Omega$ , R3 =  $681\Omega$ , and R4 =  $200\Omega$ . This results in a filter impedance of R1 // R2= $100\Omega$ , and a DAC load of R1 // R3 // (R4/2) which is equal to  $50\Omega$ . R4 is a differential resistor and does not affect the common mode level created by R1 and R3. The common-mode voltage is set at 3.3 V for a full-scale current of 20mA.

For more information on how to interface the DAC3282 to an analog quadrature modulator please refer to the application reports *Passive Terminations for Current Output DACs* (SLAA399) and *Design of Differential Filters for High-Speed Signal Chains* (SLWA053).



#### 8.2 Typical Application



Figure 84. System Diagram of Direct Conversion Radio

#### 8.2.1 Design Requirements

For this design example of a direct conversion transmitter, use the parameters in Table 41.

| PARAMETER                              | VALUE                                                                        |
|----------------------------------------|------------------------------------------------------------------------------|
| Channel Type                           | 4x W-CDMA Carriers, each with 3.84 MHz bandwidth<br>(20 MHz total bandwidth) |
| Input Data Rate                        | 307.2 MSPS                                                                   |
| Interpolation                          | 2                                                                            |
| NCO Frequency                          | Bypassed                                                                     |
| Output IF                              | None (Complex baseband)                                                      |
| DAC Conversion Rate (DACCLK frequency) | 614.4 MSPS                                                                   |

#### **Table 41. Design Parameters**

#### 8.2.2 Detailed Design Procedure

Refer to Figure 84 for an example Direct Conversion Radio. The DAC3282 receives an interleaved complex I/Q baseband input data stream and increases the sample rate through interpolation by a factor of 2 or 4. By performing digital interpolation on the input data, undesired images of the original signal can be push out of the band of interest and more easily suppressed with analog filters.

For a Zero IF (ZIF) frequency plan, complex mixing of the baseband signal is not required. Alternatively, for a Complex IF frequency plan the input data can be pre-placed at an IF within the bandwidth limitations of the interpolation filters. In addition, complex mixing is available using the coarse mixer block to up-convert the signal. The output of both DAC channels is used to produce a Hilbert transform pair and can be expressed as:

$$A_{OUT}(t) = A(t)\cos(\omega_{c}t) - B(t)\sin(\omega_{c}t) = m(t)$$
  
$$B_{OUT}(t) = A(t)\sin(\omega_{c}t) + B(t)\cos(\omega_{c}t) = m_{h}(t)$$

(3)

(4)

(5)

where m(t) and m<sub>b</sub>(t) connote a Hilbert transform pair and  $\omega_c$  is the mixer frequency. The complex output is input to an analog guadrature modulator (AQM) such as the Texas Instruments TRF3720 for a single side-band (SSB) up conversion to RF. A passive (resistor only) interface to the AQM with an optional LC filter network is recommended. The TRF3720 includes a VCO/PLL to generate the LO frequency. Upper single-sideband upconversion is achieved at the output of the analog quadrature modulator, whose output is expressed as:

 $RF(t) = A(t)cos(\omega_c + \omega_{LO})t - B(t)sin(\omega_c + \omega_{LO})t$ 

Copyright © 2009–2015, Texas Instruments Incorporated



Flexibility is provided to the user by allowing for the selection of negative mixing frequency to produce a lowersideband upconversion. Note that the process of complex mixing translates the signal frequency from 0Hz means that the analog quadrature modulator IQ imbalance produces a sideband that falls outside the signal of interest. DC offset error in DAC and AQM signal path may produce LO feed-through at the RF output which may fall in the band of interest. To suppress the LO feed-through, the DAC3282 provides a digital offset correction capability for both DAC-A and DAC-B paths. In addition phase and gain imbalances in the DAC and AQM result in a lower-sideband product. The DAC3282 offers gain and phase correction capabilities to minimize the sideband product.

The complex IF architecture has several advantages over the real IF architecture:

- Uncalibrated side-band suppression ~ 35dBc compared to 0dBc for real IF architecture.
- Direct DAC to AQM interface no amplifiers required
- DAC 2<sup>nd</sup> Nyquist zone image is offset f<sub>DAC</sub> compared with f<sub>DAC</sub>- 2 x IF for a real IF architecture, reducing the need for filtering at the DAC output.
- Uncalibrated LO feed through for AQM is ~ 35 dBc and calibration can reduce or completely remove the LO feed through.



#### 8.2.3 Application Performance Curves







## 9 Power Supply Recommendations

#### 9.1 Power-up Sequence

The following startup sequence is recommended to power-up the DAC3282:

- 1. Set TXENABLE low.
- Supply all 1.8V voltages (DACVDD, DIGVDD, CLKVDD and VFUSE) and all 3.3V voltages (AVDD). The 1.8V and 3.3V supplies can be powered up simultaneously or in any order. There are no specific requirements on the ramp rate for the supplies.
- 3. Provide all LVPECL inputs: DACCLKP/N and the optional OSTRP/N. These inputs can also be provided after the SIF register programming.
- 4. Toggle the RESETB pin for a minimum of 25ns active low pulse width.
- 5. Program all the SIF registers.
- 6. FIFO configuration needed for synchronization:
  - (a) Program fifo\_reset\_ena (config0, bit<5>) to enable FRAMEP/N as the FIFO input pointer sync source.
  - (b) Program *multi\_sync\_ena* (config0, bit<4>) to enable syncing of the FIFO output pointer.
  - (c) Program *multi\_sync\_sel* (config19, bit<1>) to select the FIFO output pointer and clock divider sync source
- 7. Clock divider configuration needed for synchronization:
  - (a) Program *clkdiv\_sync\_ena* (config18, bit<1>) to "1" to enable clock divider sync.



#### **Power-up Sequence (continued)**

- 8. Provide all LVDS inputs (D[7:0]P/N, DATACLKP/N, and FRAMEP/N) simultaneously. Synchronize the FIFO and clock divider by providing the pulse or periodic signals needed.
  - (a) For Single Sync Source Mode where FRAMEP/N is used to sync the FIFO, a single rising edge for FIFO, FIFO data formatter, and clock divider sync is recommended. Periodic sync signal is not recommended due to the non-deterministic latency of the sync signal through the clock domain transfer.
  - (b) For Dual Sync Sources Mode, both single pulse or periodic sync signals can be used.
- 9. FIFO and clock divider configurations after all the sync signals have provided the initial sync pulses needed for synchronization:
  - (a) For Single Sync Source Mode where the clock divider sync source is FRAMEP/N, clock divider syncing may be disabled after DAC3282 initialization and before the data transmission by setting *clkdiv\_sync\_ena* (config18, bit<1>) to "0". This is to prevent accidental syncing of the clock divider when sending FRAMEP/N pulse to other digital blocks.
  - (b) For Dual Sync Sources Mode, where the clock divider sync source is from the OSTRP/N, the clock divider syncing may be enabled at all time.
  - (c) Optionally, to prevent accidental syncing of the FIFO, disable FIFO syncing by setting *fifo\_reset\_ena* and *multi\_sync\_ena* to "0" after the FIFO input and output pointers are initialized. If the FIFO sync remains enabled after initialization, the FRAMEP/N pulse must occur in ways to not disturb the FIFO operation. Refer to the *Input FIFO* section for detail.
- 10. Enable transmit of data by asserting the TXENABLE pin.
- 11. At all time, if any of the clocks (i.e. DATACLK or DACCLK) is lost or FIFO collision alarm is detected, a complete resynchronization of the DAC is necessary. Please set TXENABLE low and repeat step 6 through 10. Program the FIFO configuration and clock divider configuration per step 6 and 7 appropriately to accept the new sync pulse or pulses for the synchronization.

#### 10 Layout

#### **10.1 Layout Guidelines**

The design of the PCB is critical to achieve the full performance of the DAC3282 device. Defining the PCB stackup should be the first step in the board design. Experience has shown that at least 6 layers are required to adequately route all required signals to and from the device. Each signal routing layer must have an adjacent solid ground plane to control signal return paths to have minimal loop areas and to achieve controlled impedances for microstrip and stripline routing. Power planes must also have adjacent solid ground planes to control supply return paths. Minimizing the spacing between supply and ground planes improves performance by increasing the distributed decoupling.

Although the DAC3282 device consists of both analog and digital circuitry, TI highly recommends solid ground planes that encompass the device and its input and output signal paths. TI does not recommend split ground planes that divide the analog and digital portions of the device. Split ground planes may improve performance if a nearby, noisy, digital device is corrupting the ground reference of the analog signal path. When split ground planes are employed, one must carefully control the supply return paths and keep the paths on top of their respective ground reference planes.

Quality analog output signals and input conversion clock signal path layout is required for full dynamic performance. Symmetry of the differential signal paths and discrete components in the path is mandatory and symmetrical shunt-oriented components should have a common grounding via. The high frequency requirements of the analog output and clock signal paths necessitate using differential routing with controlled impedances and minimizing signal path stubs (including vias) when possible.

Coupling onto or between the clock and output signal paths should be avoided using any isolation techniques available including distance isolation, orientation planning to prevent field coupling of components like inductors and transformers, and providing well coupled reference planes. Via stitching around the clock signal path and the input analog signal path provides a quiet ground reference for the critical signal paths and reduces noise coupling onto these paths. Sensitive signal traces must not cross other signal traces or power routing on adjacent PCB layers, rather a ground plane must separate the traces. If necessary, the traces should cross at 90 ° angles to minimize crosstalk.



#### Layout Guidelines (continued)

The substrate (dielectric) material requirements of the PCB are largely influenced by the speed and length of the high speed serial lanes. Affordable and common FR4 varieties are adequate in most cases.

Coupling of ambient signals into the signal path is reduced by providing quiet, close reference planes and by maintaining signal path symmetry to ensure the coupled noise is common-mode. Faraday caging may be used in very noisy environments and high dynamic range applications to isolate the signal path.

## 10.2 Layout Example



Figure 93. Layout Example



# **11** Device and Documentation Support

## 11.1 Device Support

## 11.1.1 Definition Of Specifications

| Adjacent Carrier Leakage Ratio<br>(ACLR)                          | Defined for a 3.84 Mcps 3GPP W-CDMA input signal measured in a 3.84 MHz bandwidth at a 5MHz offset from the carrier with a 12 dB peak-to-average ratio.                                                              |
|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog and Digital Power Supply<br>Rejection Ratio (APSSR, DPSSR) | Defined as the percentage error in the ratio of the delta IOUT and delta supply voltage normalized with respect to the ideal IOUT current.                                                                           |
| Differential Nonlinearity (DNL)                                   | Defined as the variation in analog output associated with an ideal 1 LSB change in the digital input code.                                                                                                           |
| Gain Drift                                                        | Defined as the maximum change in gain, in terms of ppm of full-scale range (FSR) per °C, from the value at ambient (25°C) to values over the full operating temperature range.                                       |
| Gain Error                                                        | Defined as the percentage error (in FSR%) for the ratio between the measured full-scale output current and the ideal full-scale output current.                                                                      |
| Integral Nonlinearity (INL)                                       | Defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero scale to full scale.                                                               |
| Intermodulation Distortion<br>(IMD3, IMD)                         | The two-tone IMD3 is defined as the ratio (in dBc) of the 3rd-order intermodulation distortion product to either fundamental output tone.                                                                            |
| Noise Spectral Density (NSD)                                      | Defined as the difference of power (in dBc) between the output tone signal power and the noise floor of 1Hz bandwidth within the first Nyquist zone.                                                                 |
| Offset Drift                                                      | Defined as the maximum change in DC offset, in terms of ppm of full-<br>scale range (FSR) per °C, from the value at ambient (25°C) to values<br>over the full operating temperature range.                           |
| Offset Error                                                      | Defined as the percentage error (in FSR%) for the ratio between the measured mid-scale output current and the ideal mid-scale output current.                                                                        |
| Output Compliance Range                                           | Defined as the minimum and maximum allowable voltage at the output of<br>the current-output DAC. Exceeding this limit may result reduced reliability<br>of the device or adversely affecting distortion performance. |
| Reference Voltage Drift                                           | Defined as the maximum change of the reference voltage in ppm per °C from value at ambient (25°C) to values over the full operating temperature range.                                                               |
| Spurious Free Dynamic Range<br>(SFDR)                             | Defined as the difference (in dBc) between the peak amplitude of the output signal and the peak spurious signal.                                                                                                     |
|                                                                   |                                                                                                                                                                                                                      |



#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**DAC3282** 

SLAS646C - DECEMBER 2009 - REVISED MAY 2015



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/      | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material     | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)               | (5)                 |              |              |
| DAC3282IRGZR          | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG | Level-3-260C-168 HR | -40 to 85    | DAC3282I     |
| DAC3282IRGZR.A        | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DAC3282I     |
| DAC3282IRGZT          | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU   NIPDAUAG | Level-3-260C-168 HR | -40 to 85    | DAC3282I     |
| DAC3282IRGZT.A        | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DAC3282I     |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048D**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048D**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048D**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated