CDCDB400 ZHCSOD8A - NOVEMBER 2021 - REVISED MAY 2022 # CDCDB400 适用于第 1 代到第 6 代 PCIe、符合 DB800ZL 标准的 4 输出时钟缓冲 器 ## 1 特性 - 具有可编程集成 85Ω(默认值)或 100Ω 差分输出 终端的 4 个 LP-HCSL 输出 - 4 硬件输出使能端 (OE#) 控制装置 - 使用第 6 代 PCIE 滤波器之后的附加相位抖动: 20fs RMS(最大值) - 使用第 5 代 PCIE 滤波器之后的附加相位抖动: 25fs RMS(最大值) - 使用 DB2000Q 滤波器之后的附加相位抖动:38fs RMS(最大值) - 支持公共时钟 (CC) 和单独基准 (IR) 架构 - 与扩频兼容 - 输出到输出偏斜: < 50ps - 输入到输出延迟: < 3ns - 失效防护输入 - 可编程输出转换率控制 - 3 个可选 SMBus 地址 - 3.3V 内核和 IO 电源电压 - 硬件控制的低功耗模式 (PD#) - 电流消耗:46mA(最大值) - 5mm × 5mm 32 引脚 VQFN 封装 ## 2 应用 - 微服务器和塔式服务器 - 存储区域网络和主机总线适配器卡 - 网络连接存储 - 硬件加速器 - 机架式服务器 - 通信交换机 - 模块化计算机 - CT 和 PET 扫描仪 - 加固型 PC 和笔记本电脑 ## 3 说明 CDCDB400 是一款符合 DB800ZL 标准的 4 输出 LP-HCSL 时钟缓冲器,能够为采用 CC、SRNS 或 SRIS 架构的第 1 代到第 6 代 PCIe、QuickPath Interconnect (QPI)、UPI、SAS 和 SATA 接口分配 基准时钟。使用 SMBus 接口和四输出使能引脚,可 以单独配置和控制所有四个输出。CDCDB400 是一款 DB800ZL 衍生缓冲器,符合或超过 DB800ZL 中的系 统参数规格。该器件还符合或超过了 DB2000Q 规格 中的参数。CDCDB400 采用 5mm × 5mm 32 引脚 VQFN 封装。 ## 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | | | |----------|-------------------|-----------------|--|--| | CDCDB400 | VQFN (32) | 5.00mm × 5.00mm | | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 CDCDB400 系统图 English Data Sheet: SNAS833 ## **Table of Contents** | 1 特性 | . 1 | 8.5 Programming | 13 | |--------------------------------------|-----|-----------------------------------------|------------------| | 2 应用 | | 8.6 Register Maps | | | 3 说明 | | 9 Application and Implementation | | | 4 Revision History | | 9.1 Application Information | 19 | | 5 Pin Configuration and Functions | 3 | 9.2 Typical Application | | | 6 Specifications | 5 | 10 Power Supply Recommendations | 21 | | 6.1 Absolute Maximum Ratings | 5 | 11 Layout | 22 | | 6.2 ESD Ratings | 5 | 11.1 Layout Guidelines | <mark>22</mark> | | 6.3 Recommended Operating Conditions | 5 | 11.2 Layout Examples | <mark>22</mark> | | 6.4 Thermal Information | 5 | 12 Device and Documentation Support | <mark>2</mark> 4 | | 6.5 Electrical Characteristics | 6 | 12.1 Device Support | <mark>2</mark> 4 | | 6.6 Timing Requirements | 8 | 12.2 接收文档更新通知 | 24 | | 6.7 Typical Characteristics | 9 | 12.3 支持资源 | 24 | | 7 Parameter Measurement Information | 10 | 12.4 Trademarks | 24 | | 8 Detailed Description | 11 | 12.5 Electrostatic Discharge Caution | 24 | | 8.1 Overview | 11 | 12.6 术语表 | 24 | | 8.2 Functional Block Diagram | 11 | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | .11 | Information | 24 | | 8.4 Device Functional Modes | 12 | | | 4 Revision History 注:以前版本的页码可能与当前版本的页码不同 | C | hanges from Revision * (November 2021) to Revision A (May 2022) | Page | |---|-----------------------------------------------------------------|------| | • | 更改了数据表标题 | 1 | | • | 在数据表中添加了 PCIe 第 6 代 | 1 | | | Changed the pin description for pin 5 | | # **5 Pin Configuration and Functions** 图 5-1. CDCDB400 RHB Package 32-Pin VQFN Top View 表 5-1. Pin Functions | PIN | | TYPE <sup>(2)</sup> | DESCRIPTION | | | |---------------|---------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I I I PE(-) | DESCRIPTION | | | | INPUT CLOCK | | | | | | | CLKIN_P | 3 | I | LP-HCSL differential clock input. Typically connected directly to the differential | | | | CLKIN_N | 4 | I | output of clock source. | | | | OUTPUT CLOCKS | | | | | | | CK0_P | 13 | 0 | LP-HCSL differential clock output of channel 0. Typically connected directly to PCle | | | | CK0_N | 14 | 0 | differential clock input. If unused, the pins can be left no connect. | | | | CK1_P | 19 | 0 | LP-HCSL differential clock output of channel 1. Typically connected directly to P | | | | CK1_N | 20 | 0 | differential clock input. If unused, the pins can be left no connect. | | | | CK2_P | 22 | 0 | LP-HCSL differential clock output of channel 2. Typically connected directly to PCIe | | | | CK2_N | 23 | 0 | differential clock input. If unused, the pins can be left no connect. | | | | CK3_P | 27 | 0 | LP-HCSL differential clock output of channel 3. Typically connected directly to PCIe | | | | CK3_N | 28 | 0 | differential clock input. If unused, the pins can be left no connect. | | | | MANAGEMENT AN | D CONTROL (1) | | | | | | CKPWRGD_PD# 1 | | I, S, PD | Clock Power Good and Power Down multi-function input pin with internal 180-k $\Omega$ pulldown. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. After PWRGD has been asserted high for the first time, the pin becomes a PD# pin and it controls power-down mode: LOW: Power-down mode, all output channels tri-stated. HIGH: Normal operation mode. | | | ## 表 5-1. Pin Functions (continued) | | PIN | TVDE(2) | DECORPTION | | | |---------------|---------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | TYPE <sup>(2)</sup> | DESCRIPTION | | | | OE0# | 15 | I, S, PD | Output Enable for channel 0 with internal 180-k $\Omega$ pulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 0. HIGH: disable output channel 0. | | | | OE1# | 18 | I, S, PD | Output Enable for channel 1 with internal 180-k $\Omega$ pulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 1. HIGH: disable output channel 1. | | | | OE2# | 24 | I, S, PD | Output Enable for channel 2 with internal 180-k $\Omega$ pulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 2. HIGH: disable output channel 2. | | | | OE3# | 26 | I, S, PD | Output Enable for channel 3, with internal 180-k $\Omega$ pulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 3. HIGH: disable output channel 3. | | | | SMBUS AND SM | BUS ADDRESS | | | | | | SADR0 | 5 | I, S, PU / PD | SMBus address strap bit. This is a 3-level input that is decoded in conjunction with pin B8 to set SMBus address. It has internal $180\text{-}k\Omega$ pullup / pulldown network biasing to GND when no connect. For a high-level input configuration, the pin should be pulled up to 3.3-V VDD through an external pullup resistor from 1k to 5k with 5% tolerance. For a low-level input configuration input, the pin should be pulled down to ground through an external pulldown resistor from 1k to 5k with 5% tolerance. For a mid-level input configuration, the pin should be left floating and not connected to VDD or ground. | | | | SMBDAT | 6 | 1/0 | Data pin of SMBus interface. Typically pulled up to 3.3-V VDD using external pullup resistor. The recommended pullup resistor value is > 8.5k. | | | | SMBCLK | 7 | I | Clock pin of SMBus interface. Typically pulled up to 3.3-V VDD using external pullup resistor. The recommended pullup resistor value is > 8.5k. | | | | SUPPLY VOLTAG | GE AND GROUND | | | | | | VDDR | 2 | Р | Power supply input for input clock receiver. Connect to 3.3-V power supply rail with decoupling capacitor to GND. Place a 0.1-µF capacitor close to each supply pin between power supply and ground. | | | | VDD | 12, 16, 21, 25, 29,<br>31 | Р | 3.3-V power supply for output channels and core voltage. | | | | GND | DAP | G | Ground. Connect ground pad to system ground. | | | | NO CONNECT | | | | | | | NC | 8, 9, 10, 11, 17, 30 | _ | Do not connect pins to GND or VDD. Leave floating. | | | | NC | 32 | _ | Pin may be connected to GND, VDD, or otherwise tied to any potential within the Supply Voltage range stated in the Absolute Maximum Ratings. | | | - (1) The "#" symbol at the end of a pin name indicates that the active state occurs when the signal is at a low voltage level. When "#" is not present, the signal is active high. - (2) The definitions below define the I/O type for each pin. - I = Input - O = Output - I / O = Input / Output - PU / PD = Internal 180-k $\Omega$ Pullup / Pulldown network biasing to VDD/2 - PD = Internal 180-kΩ Pulldown - S = Hardware Configuration Pin - P = Power Supply - G = Ground Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |--------------------|----------------------|------|-----|------| | $V_{DD,}V_{DD\_R}$ | Power supply voltage | -0.3 | 3.6 | V | | V <sub>IN</sub> | IO input voltage | -0.3 | 3.6 | V | | T <sub>J</sub> | Junction temperature | | 125 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|--------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | V | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | | ±3500 | V | | | V(ESD) | | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------|-------------------------|-----|-----|-----|------| | $V_{DD}$ | IO, Core supply voltage | 3 | 3.3 | 3.6 | V | | V <sub>DD_R</sub> | Input supply voltage | 3 | 3.3 | 3.6 | V | | T <sub>A</sub> | Ambient temperature | -40 | | 105 | °C | #### **6.4 Thermal Information** | | | CDCDB400 | | |-----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC(1) | RHB (QFN) | UNIT | | | | 32 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 35.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 27.3 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 16.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 16.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 6.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** VDD, VDD\_R = 3.3 V ± 5 %, −40°C ≤ T<sub>A</sub> ≤ 85°C. Typical values are at VDD = VDD\_R = 3.3 V, 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITION | S | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-----|---------------------------|---------------------| | CURRENT | CONSUMPTION | | | | | | | | | _ | Active mode. CKPWRGD_PD# | = 1 | | | 8.5 | | | I <sub>DD_R</sub> | Core supply current | Power-down mode. CKPWRGI | D_PD# = 0 | | | 2 | mA | | | | All outputs disabled | | | | 18 | | | I <sub>DD</sub> | IO supply current | All outputs active, 100 MHz (pe | r output) | | | 8.5 | mA | | | | Power-down mode. CKPWRGI | )_PD# = 0 | | | 1.5 | | | CLOCK IN | PUT | | | | | | | | f <sub>IN</sub> | Input frequency | | | 50 | 100 | 250 | MHz | | V <sub>IN</sub> | Input voltage swing | Differential voltage between CL CLKIN_N <sup>(1)</sup> | KIN_P and | 200 | | 2300 | mV <sub>Diff-</sub> | | dV/dt | Input voltage edge rate | 20% - 80% of input swing | | 0.7 | | | V/ns | | DV <sub>CROSS</sub> | Total variation of V <sub>CROSS</sub> | Total variation across V <sub>CROSS</sub> | | | 140 | | mV | | DC <sub>IN</sub> | Input duty cycle | | | 40 | | 60 | % | | C <sub>IN</sub> | Input capacitance <sup>(2)</sup> | Differential capacitance between and CLKIN_N pins | n CLKIN_P | | 2.2 | | pF | | CLOCK O | JTPUT | | | | | | | | f <sub>OUT</sub> | Output frequency | | | 50 | 100 | 250 | MHz | | C <sub>OUT</sub> | Output capacitance <sup>(1)</sup> | Differential capacitance between and CKx_N pins | n CKx_P | | 4 | | pF | | V <sub>OH</sub> | Output high voltage | Single-ended <sup>(2) (3)</sup> | | 225 | | 270 | | | V <sub>OL</sub> | Output low voltage | | | 10 | | 150 | | | V <sub>HIGH</sub> | Output high voltage | Measured into an AC load as d DB800ZL | efined in | 660 | | 850 | | | $V_{LOW}$ | Output low voltage | Measured into an AC load as defined in DB800ZL | | -150 | | 150 | | | $V_{MAX}$ | Output Max voltage | Measured into an AC load as d DB800ZL | efined in | | | 1150 | ., | | V <sub>CROSS</sub> | Crossing point voltage | See (3) (4) | | 130 | | 200 | mV | | V <sub>CROSSAC</sub> | Crossing point voltage (AC load) | Measured into an AC load as d DB800ZL | efined in | 250 | | 550 | | | DV <sub>CROSS</sub> | Total variation of V <sub>CROSS</sub> | Variation of V <sub>CROSS</sub> (3) (4) | | | 35 | 140 | | | V <sub>ovs</sub> | Overshoot voltage | See <sup>(3)</sup> | | | | V <sub>OH</sub> +75 | | | V <sub>ovs(AC)</sub> | Overshoot voltage (AC load) | Measured into an AC load as d DB800ZL | efined in | | V | HIGH+30<br>0 | | | V <sub>uds</sub> | Undershoot voltage | See (3) | | | | V <sub>OL</sub> -75 | | | V <sub>uds(AC)</sub> | Undershoot voltage | Measured into an AC load as d DB800ZL | efined in | | | V <sub>LOW</sub> -<br>300 | mV | | $V_{rb}$ | Ringback Voltage | Measured into an AC load as defined in DB800ZL and taken from single-ended waveform. | Measured into an AC load as defined in DB800ZL and taken from single-ended waveform. | -0.2 | | 0.2 | V | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated VDD, VDD\_R = $3.3 \text{ V} \pm 5 \text{ \%}$ , $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ . Typical values are at VDD = VDD\_R = 3.3 V, $25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITION | S | MIN | TYP | MAX | UNIT | |--------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|-------|------------------| | Z <sub>DIFF</sub> | Differential impedance (Default setting, 85 $\Omega$ ) | Measured at V <sub>OL</sub> /V <sub>OH</sub> | | 81 | 85 | 89 | | | <b>∠</b> DIFF | Differential impedance (Output impedance selection bit =1, 100 $\Omega$ ) | Measured at V <sub>OL</sub> /V <sub>OH</sub> | | 95 | 100 | 105 | 0 | | Z <sub>DIFF_CROS</sub> | Differential impedance (Default setting, 85 $\Omega$ ) | Measured at V <sub>CROSS</sub> | | 68 | 85 | 102 | Ω | | S | Differential impedance (Output impedance selection bit = 1, 100 $\Omega$ ) | Measured at V <sub>CROSS</sub> | | 80 | 100 | 120 | | | t <sub>EDGE</sub> | Differential edge rate | Measured (±150 mV) around V | CROSS (7) | 2 | | 4 | V/ns | | Dt <sub>EDGE</sub> | Edge rate matching | Measured (±150 mV) V <sub>CROSS</sub> (7 | 7) | | | 20 | % | | t <sub>STABLE</sub> | Power good assertion to stable clock output | CKPWRGD_PD# pin transitions from 0 to 1, f <sub>IN</sub> = 100 MHz | Measured<br>when<br>positive<br>output<br>reaches<br>0.2 V | | | 1.8 | ms | | t <sub>DRIVE_PD#</sub> | Power good assertion to outputs driven high | CKPWRGD_PD# pin transitions from 0 to 1, f <sub>IN</sub> = 100 MHz | Measured<br>when<br>positive<br>output<br>reaches<br>0.2 V | | | 300 | μs | | t <sub>OE</sub> | Output enable assertion to stable clock output | OEx# pin transitions from 1 to 0 | | | | 10 | | | t <sub>OD</sub> | Output enable de-assertion to no clock output | OEx# pin transitions from 0 to 1 | | | | 10 | CLKIN<br>Periods | | t <sub>PD</sub> | Power-down assertion to no clock output | CKPWRGD_PD# pin transitions from 1 to 0 | | | | 3 | | | t <sub>DCD</sub> | Duty cycle distortion | Differential; f <sub>IN</sub> = 100 MHz, f <sub>IN_E</sub> | oc = 50% | -1 | | 1 | % | | t <sub>DLY</sub> | Propagation delay | See <sup>(5)</sup> | | 0.5 | | 3 | ns | | t <sub>SKEW</sub> | Skew between outputs | See <sup>(6)</sup> | | | | 50 | ps | | t <sub>DELAY(IN-</sub><br>OUT) | Input to output delay variation | Input-to-output delay variation a across voltage and temperature | | -250 | | 250 | ps | | | Additive jitter for DB2000QL | DB2000QL filter, for input of 20 differential swing at 1.5 V/ns | 0-mV | | | 0.038 | | | | Additive jitter for PCle6.0 | PLL BW: 0.5 - 1 MHz; CDR = 10 MHz | Input clock<br>slew rate =<br>2 V/ns | | | 0.02 | | | J <sub>CKx_PCIE</sub> | Additive jitter for PCle5.0 | PCle5.0 filter | | | | 0.025 | ps, RMS | | (7) | Additive jitter for PCIe4.0 | PLL BW = 2 - 5 MHz; CDR = | Input clock<br>slew rate ≥<br>1.8 V/ns | | | 0.06 | • / | | | Additive jitter for PCIe3.0 | 10 MHz | Input clock<br>slew rate ≥<br>0.6 V/ns | | | 0.1 | | | J <sub>CKx</sub> | Additive jitter | f <sub>IN</sub> = 100 MHz; slew rate ≥ 3 V/ns; 12 kHz to 20 MHz integration bandwidth. | | | 100 | 160 | fs, RMS | | NF | Noise floor | f <sub>IN</sub> = 100 MHz; f <sub>Offset</sub> ≥ 10 MHz | Input clock<br>slew rate ≥<br>3 V/ns | | -160 | -155 | dBc/Hz | | SMBUS INT | rerface, Oex#, CKPWRGD_PD# | | - | | | | | | V <sub>IH</sub> | High level input voltage | | | 2.0 | | | V | | V <sub>IL</sub> | Low level input voltage | | | | | 0.8 | v<br> | | | | | GND ≤ V <sub>IN</sub> | | | | | VDD, VDD\_R = $3.3 \text{ V} \pm 5 \text{ %}$ , $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ . Typical values are at VDD = VDD\_R = 3.3 V, $25 ^{\circ}\text{C}$ (unless otherwise noted) | _ | PARAMETER | TEST CONDITION | s | MIN | TYP | MAX | UNIT | |------------------|----------------------------------|--------------------------------------|--------------------------------------------|------|--------------------|-------|------| | I <sub>IL</sub> | Input leakage current | With internal pullup/pulldown | GND ≤ V <sub>IN</sub><br>≤ V <sub>DD</sub> | -30 | | 30 | μА | | I <sub>IH</sub> | Input leakage current | Without internal pullup/<br>pulldown | GND ≤ V <sub>IN</sub><br>≤ V <sub>DD</sub> | -5 | | 5 | μΑ | | I <sub>IL</sub> | Input leakage current | Without internal pullup/<br>pulldown | $GND \le V_{IN}$ $\le V_{DD}$ | -5 | | 5 | μΑ | | C <sub>IN</sub> | Input capacitance | | | | 4.5 | | pF | | C <sub>OUT</sub> | Output capacitance | | | | 4.5 | | pF | | 3-LEVEL DI | GITAL INTERFACE (SADR0) | | | | | | | | V <sub>IH</sub> | High level input voltage | | | 2.3 | | | | | V <sub>IM</sub> | Mid level input voltage | | | 1.25 | V <sub>DD</sub> /2 | 1.725 | V | | V <sub>IL</sub> | Low level input voltage | | | | | 0.85 | | | I <sub>IH</sub> | Input leakage current | With internal pullup/pulldown | V <sub>IN</sub> = V <sub>DD</sub> | -30 | | 30 | μA | | I <sub>IL</sub> | Input leakage current | With internal pullup/pulldown | V <sub>IN</sub> = GND | -30 | | 30 | μA | | C <sub>IN</sub> | Input capacitance <sup>(1)</sup> | | • | | 4.5 | | pF | - (1) Voltage swing includes overshoot. - (2) Not tested in production. Ensured by design and characterization. - (3) Measured into DC test load. - (4) V<sub>CROSS</sub> is single-ended voltage when CKx\_P = CKx\_N with respect to system ground. Only valid on rising edge of CKx, when CKx\_P is rising. - (5) Measured from rising edge of CLK IN to any CKx output. - (6) Measured from rising edge of any CKx output to any other CKx output. - (7) Measured into AC test load. ### **6.6 Timing Requirements** VDD, VDD\_R = $3.3 \text{ V} \pm 5 \text{ %}$ , $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ . Typical values are at VDD = VDD\_R = 3.3 V, $25 ^{\circ}\text{C}$ (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------------|----------------------------------------|------------------------------------------|-----|-----|------|--------| | SMBUS | COMPATIBLE INTERFACE TIMING | | | | ' | | | f <sub>SMB</sub> | SMBus operating frequency | | 10 | | 400 | kHz | | t <sub>BUF</sub> | Bus free time between STOP and START | | 4.7 | | | | | t <sub>HD_STA</sub> | START condition hold time | SMBCLK low after SMBDAT low | 4 | | | | | t <sub>SU_STA</sub> | START condition setup time | SMBCLK high before SMBDAT low | 4.7 | | | μs | | t <sub>SU_STO</sub> | STOP condition setup time | | 4 | | | | | t <sub>HD_DAT</sub> | SMBDAT hold time | | 300 | | | ns | | t <sub>SU_DAT</sub> | SMBDAT setup time | | 250 | | | 115 | | t <sub>TIMEOUT</sub> | Detect SMBCLK low timeout | In terms of device input clock frequency | 1e6 | | | cycles | | t <sub>LOW</sub> | SMBCLK low period | | 4.7 | | | | | t <sub>HIGH</sub> | SMBCLK high period | | 4 | | 50 | μs | | t <sub>F</sub> | SMBCLK/SMBDAT fall time <sup>(1)</sup> | | | | 300 | ns | | t <sub>R</sub> | SMBCLK/SMBDAT rise time <sup>(2)</sup> | | | | 1000 | HS | - (1) TF = (VIHMIN + 0.15) to (VILMAX 0.15) - (2) TR = (VILMAX 0.15) to (VIHMIN + 0.15) Product Folder Links: CDCDB400 ## **6.7 Typical Characteristics** 8 6-1 shows both the phase noise of the source as well as the output of the DUT (CDCDB400). It can be seen from the phase noise plot that the DUT has a very low phase noise profile with total jitter of 81.5 fs, rms. If we rms subtract the clock reference noise, the additive jitter of CDCDB400 under typical conditions would be lower than 81.5 fs, rms. 图 6-1. CDCDB400 Clock Out (CK0:4) Phase Noise ## 7 Parameter Measurement Information 图 7-1. AC Test Load (Referencing Intel DB2000QL Document) R1 = 47 $\Omega$ and R2 = 147 $\Omega$ . 图 7-2. DC Simulation Load (Referencing Intel DB2000QL Document) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 8 Detailed Description #### 8.1 Overview The CDCDB400 is a low additive-jitter, low propagation delay clock buffer designed to meet the strict performance requirements for PCIe Gen 1-6, QPI, UPI, SAS, and SATA reference clocks in CC, SRNS, or SRIS architectures. The CDCDB400 allows buffering and replication of a single clock source to up to four individual outputs in the LP-HCSL format. The CDCDB400 also includes status and control registers accessible by an SMBus version 2.0 compliant interface. The device integrates a large amount of external passive components to reduce overall system cost. ## 8.2 Functional Block Diagram ## 8.3 Feature Description ### 8.3.1 Fail-Safe Input The CDCDB400 is designed to support fail-safe input operation feature. This feature allows the user to drive the device inputs before $V_{DD}$ is applied without damaging the device. Refer to the *Absolute Maximum Ratings* table for more information on the maximum input supported by the device. #### 8.3.2 Output Enable Control The CDCDB400 uses SMBus and OE# to control the state of the output channels. The OE# pins control the state of the output with the same number. For example, the OE3# pin controls the state of the CK3 output driver. The SMBus registers may enable or disable the output when the corresponding OE# pin is held low. #### 8.3.3 SMBus The CDCDB400 has an SMBus interface that is active only when CKPWRGD\_PD# = 1. The SMBus allows individual enable/disable of each output. When CKPWRGD\_PD# = 0, the SMBus pins are placed in a Hi-Z state, but all register settings are retained. The SMBus register values are only retained while $V_{DD}$ remains inside of the recommended operating voltage. #### 8.3.3.1 SMBus Address Assignment The SMBus address is assigned by configuring the SADR0 pin which is capable of supporting three levels. This configuration allows the CDCDB400 to assume three different SMBus addresses. The SMBus address pin is sampled when PWRGD is set to 1. See 表 8-1 for address pin configuration. The address can only be changed by power cycling the device. | 表 8-1. SMBus Address | <b>Assignment</b> | |----------------------|-------------------| |----------------------|-------------------| | SADR0 | SMBus ADDRESS : WRITE OPERATION (READ/WRITE=0) | SMBus ADDRESS : READ OPERATION (READ/WRITE=1) | |-------|------------------------------------------------|-----------------------------------------------| | L | 0xD8 | 0xD9 | | M | 0xDA | 0xDB | | Н | 0xDE | 0xDF | #### 8.4 Device Functional Modes ## 8.4.1 CKPWRGD\_PD# Function The CKPWRGD\_PD# pin is used to set two state variables inside of the device: PWRGD and PD#. The PWRGD and PD# variables control which functions of the device are active at any time, as well as the state of the input and output pins. The PWRGD and PD# states are multiplexed on the CKPWRGD\_PD# pin. CKPWRGD\_PD# must remain below $V_{OL}$ and not exceed $V_{DDR}$ + 0.3 V until $V_{DD}$ and $V_{DDR}$ are present and within the recommended operating conditions. After CKPWRGD\_PD# is set high, a valid CLKIN must be present to use PD#. The first rising edge of the CKPWRGD\_PD# pin sets PWRGD = 1. After PWRGD is set to 1, the CKPWRGD\_PD# pin is used to assert PD# mode only. PWRGD variable will only be cleared to 0 with the removal of $V_{DD}$ and $V_{DDR}$ . 图 8-1. PWRGD and PD# State Changes Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 8.4.2 OE[3:0]# and SMBus Output Enables Each output channel, 0 to 3, can be individually enabled or disabled by a SMBus control register bit, called SMB enable bits. Additionally, each output channel has a dedicated, corresponding, OE[3:0]# hardware pin. The OE[3:0]# pins are asynchronously asserted-low signals that may enable or disable the output. Refer to 表 8-2 for enabling and disabling outputs through the hardware and software. Note that both the SMB enable bit must be a 1 and the OEx# pin must be an input low voltage 0 for the output channel to be active. | | D 04-4 | | 表 8-2. OE[3:0]<br>「 | | | ND OMD | | | | | | | | | | | | | | | | | | | | |-----------------|--------|----------------------|-------------------------------------------|----------|---------------------|-------------------------|--------------|--------------|--------------|---|--|---|-----------|--|--|--|--|--|--|--|--|--|---|---|-----------| | Control Inputs | | e Variables<br>rnal) | CLKIN | | RDWARE PINS A | | CK[3:0]_P/ | | | | | | | | | | | | | | | | | | | | CKPWRGD_P<br>D# | PWRGD | PD# | CLRIN | OE[3:0]# | OUT_EN_CLK[<br>3:0] | DRIVE_OP_ST<br>ATE_CTRL | CK[3:0]_N | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | Х | X | Х | Х | LOW/LOW | | | | | | | | | | | | | | | | | | | | | | | | X 0 | 0 | 0 | LOW/LOW | | | | | | | | | | | | | | | | | | | | | | | 1 X <sup>(1)</sup> Running <sup>(1)</sup> | X(1) | X(1) | X(1) | <b>X</b> (1) | <b>X</b> (1) | <b>x</b> (1) | 1 | | 1 | TRI-STATE | | | | | | | | | | | | | | 1 | | 1 | | 1 | × | 0 | LOW/LOW | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | ^ | 1 | TRI-STATE | | | | | | 0 | 1 | Х | Running | | | | | | | | | | | | | | | | | | | | 0 | | 0 | X <sup>(2)</sup> | Х | х | 0 | LOW/LOW | | | | | | | | | | | | | | | | | | | | | | 0 (4-) | | | | 1 | TRI-STATE | | | | | | | | | | | | | | | | | | | 表 8-2. OE[3:0]# Functionality #### 8.4.3 Output Slew Rate Control The CDCDB400 provides output slew rate control feature which customer can use to compensate for increased output trace length based on their board design. The slew rate of the 4 outputs, CK0 to CK3, can be changed within a given range by a SMBus control register called CAPTRIM. Refer to 表 8-16 for more information. ## 8.4.4 Output Impedance Control The integrated termination on the CDCDB400 can be programmed either for 85 $\Omega$ or 100 $\Omega$ . This flexibility ensures that the customer can use the same device across various applications irrespective of the characteristic board impedance which is typically either 85 $\Omega$ or 100 $\Omega$ . This termination resistor can be changed for all the outputs as whole using bit 5 of a register called OUTSET. Refer to $\frac{1}{8}$ 8-14 for more information. #### 8.5 Programming The CDCDB400 uses SMBus to program the states of its four output drivers. See *SMBus* for more information on the SMBus programming, and *Register Maps* for information on the registers. 表 8-3. Command Code Definition | BIT | DESCRIPTION | | | | |-------|---------------------------------------------------------------------------------------------------------|--|--|--| | 7 | = Block Read or Block Write operation<br>= Byte Read or Byte Write operation | | | | | (6:0) | Register address for <i>Byte</i> operations, or starting register address for <i>Block</i> , operations | | | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback <sup>(1)</sup> To enter the power-down state, CLKIN must remain active for at least 3 clock cycles after CKPWRGD\_PD# transitions from 1 to 0. <sup>(2)</sup> To enter the powered-up state with active clock outputs, CLKIN must be active before CKPWRGD\_PD# transitions from 0 to 1. 图 8-7. SMBus Timing Diagram Product Folder Links: CDCDB400 ## 8.6 Register Maps #### 8.6.1 CDCDB400 Registers 表 8-4 lists the CDCDB400 registers. All register locations not listed in 表 8-4 should be considered as reserved locations and the register contents should not be modified. 表 8-4. CDCDB400 Registers | Address | Acronym | Register Name | Section | |---------|----------|-----------------------------------|---------| | 0h | RCR1 | Reserved Control Register 1 | Go | | 1h | OECR1 | Output Enable Control 1 | Go | | 2h | OECR2 | Output Enable Control 2 | Go | | 3h | OERDBK | Output Enable# Pin Read Back | Go | | 4h | RCR2 | Reserved Control Register 2 | Go | | 5h | VDRREVID | Vendor/Revision Identification | Go | | 6h | DEVID | Device Identification | Go | | 7h | BTRDCNT | Byte Read Count Control | Go | | 8h | OUTSET | Output Setting Control | Go | | 4Ch | CAPTRIM | Slew Rate Capacitor Cluster 1 & 2 | Go | Complex bit access types are encoded to fit into small table cells. 表 8-5 shows the codes that are used for access types in this section. 表 8-5. CDCDB400 Access Type Codes | Access Type | Code | Description | | | | |------------------|------------------------|----------------------------------------|--|--|--| | Read Type | | | | | | | R | R | Read | | | | | Write Type | Write Type | | | | | | W | W | Write | | | | | Reset or Default | Reset or Default Value | | | | | | -n | | Value after reset or the default value | | | | #### 8.6.1.1 RCR1 Register (Address = 0h) [reset = 47h] RCR1 is shown in 表 8-6. Return to the Summary Table. The RCR1 register contains reserved bits. 表 8-6. RCR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------| | 7-4 | Reserved | R | 4h | Reserved. | | 3-0 | Reserved | R/W | 7h | Writing to these bits will not affect the functionality of the device. | ## 8.6.1.2 OECR1 Register (Address = 1h) [reset = FFh] OECR1 is shown in 表 8-7. Return to the Summary Table. The OECR1 register contains bits that enable or disable individual output clock channels [1:0]. ## 表 8-7. OECR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 6 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 5 | OUT_EN_CLK1 | R/W | 1h | This bit controls the output enable signal for output channel CK1_P/CK1_N. 0h = Output Disabled 1h = Output Enabled | | 4 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 3 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 2 | OUT_EN_CLK0 | R/W | 1h | This bit controls the output enable signal for output channel CK0_P/CK0_N. 0h = Output Disabled 1h = Output Enabled | | 1 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 0 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | ## 8.6.1.3 OECR2 Register (Address = 2h) [reset = 0Fh] OECR2 is shown in 表 8-8. Return to the Summary Table. The OECR2 register contains bits that enable or disable individual output clock channels [3:2]. ## 表 8-8. OECR2 Register Field Descriptions | | | 200. | | jiotor i iola Boodriptiono | |-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7-4 | Reserved | R/W | 0h | Writing to these bits will not affect the functionality of the device. | | 3 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 2 | OUT_EN_CLK3 | R/W | 1h | This bit controls the output enable signal for output channel CK3_P/CK3_N. Oh = Output Disabled 1h = Output Enabled | | 1 | Reserved | R/W | 1h | Writing to this bit will not affect the functionality of the device. | | 0 | OUT_EN_CLK2 | R/W | 1h | This bit controls the output enable signal for output channel CK2_P/CK2_N. Oh = Output Disabled 1h = Output Enabled | ## 8.6.1.4 OERDBK Register (Address = 3h) [reset = 0h] OERDBK is shown in 表 8-9. Return to the Summary Table. The OERDBK register contains bits that report the current state of the OE[3:0]# input pins. 表 8-9. OERDBK Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------| | 7 | RB_OEZ3 | R | 0h | This bit reports the logic level present on the OE3# pin. | | 6 | RB_OEZ2 | R | 0h | This bit reports the logic level present on the OE2# pin. | | 5-4 | Reserved | R | 0h | Reserved. | | 3 | RB_OEZ1 | R | 0h | This bit reports the logic level present on the OE1# pin. | | 2 | Reserved | R | 0h | Reserved. | Product Folder Links: CDCDB400 ## 表 8-9. OERDBK Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------| | 1 | RB_OEZ0 | R | 0h | This bit reports the logic level present on the OE0# pin. | | 0 | Reserved | R | 0h | Reserved. | ## 8.6.1.5 RCR2 Register (Address = 4h) [reset = 0h] RCR2 is shown in 表 8-10. Return to the Summary Table. The RCR2 register contains reserved bits. #### 表 8-10. RCR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------| | 7-0 | Reserved | R | 0h | Reserved. | ## 8.6.1.6 VDRREVID Register (Address = 5h) [reset = 0Ah] VDRREVID is shown in 表 8-11. Return to the Summary Table. The VDRREVID register contains a vendor identification code and silicon revision code. ## 表 8-11. VDRREVID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|----------------------------------------------------------------------------------------------| | 7-4 | REV_ID | R | 0h | Silicon revision code. Silicon revision code bits [3:0] map to register bits [7:4] directly. | | 3-0 | VENDOR_ID | R | Ah | Vendor identification code. Vendor ID bits [3:0] map to register bits [3:0] directly. | #### 8.6.1.7 DEVID Register (Address = 6h) [reset = E7h] DEVID is shown in 表 8-12. Return to the Summary Table. The DEVID register contains a device identification code. ## 表 8-12. DEVID Register Field Descriptions | Bit | it | Field | Туре | Reset | Description | |-----|----|--------|------|-------|-------------------------------------------------------------------------| | 7-0 | 0 | DEV_ID | R | E7h | Device ID code. Device ID bits[7:0] map to register bits[7:0] directly. | Copyright © 2022 Texas Instruments Incorporated #### 8.6.1.8 BTRDCNT Register (Address = 7h) [reset = 8h] BTRDCNT is shown in 表 8-13. Return to the Summary Table. The BTRDCNT register contains bits [4:0] which configure the number of bytes which will be read back. ## 表 8-13. BTRDCNT Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |--------------|--------------|------|-------|------------------------------------------------------------------------|--|--|--|--| | 7 <b>-</b> 5 | Reserved | R/W | 0h | Writing to these bits will not affect the functionality of the device. | | | | | | 4 | BYTE_COUNTER | R/W | 0h | Writing to this register configures how many bytes will be read back. | | | | | | 3-0 | BYTE_COUNTER | R/W | 8h | withing to this register configures flow many bytes will be read back. | | | | | ## 8.6.1.9 OUTSET Register (Address = 8h) [reset = 0h] OUTSET is shown in 表 8-14. Return to the Summary Table. Bit5 of the OUTSET register sets the termination for all the outputs while bit4 can be used to set the power-down state for all outputs. The remaining bits for this register are reserved. 表 8-14. OUTSET Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|-----------------------|------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--| | 7-6 | Reserved | R | 0h | Reserved. | | | | 5 | CH_ZOUT_SEL | R/W | 0h Select between 85 $\Omega$ (0) and 100 $\Omega$ (1) Output impedance | | | | | 4 | d_DRIVE_OP_STATE_CTRL | R/W | Oh | Power-down state of all output clocks. 0: LOW/LOW 1: TRI_STATE | | | | 3-0 | Reserved | R/W | 0h | Register bits can be written to 0. Writing a different value than 0 will affect device functionality. | | | #### 8.6.1.10 CAPTRIM Register (Address = 4Ch) [reset = 66h] CAPTRIM is shown in 表 8-16. Return to the Summary Table. Bits [7:4] of the CAPTRIM register is used to control the slew rate for output channel cluster 2. Bits [3:0] control the slew rate for output channel cluster 1. Refer below for cluster identification. 表 8-15. Cluster Identification | Cluster | Outputs | |---------|----------| | 1 | CK1, CK0 | | 2 | CK3, CK2 | ## 表 8-16. CAPTRIM Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |-----|-------------------|------|-------|-----------------------------------------------------------------------------------------|--|--|--|--| | 7-4 | CLUSTER2_CAP_TRIM | R/W | 6h | Slew Rate Reduction Cap Trim for Cluster 2 Default value of 6h. 0: minimum F: maximum | | | | | | 3-0 | CLUSTER1_CAP_TRIM | R/W | 6h | Slew Rate Reduction Cap Trim for Cluster 1. Default value of 6h. 0: minimum F: maximum | | | | | Product Folder Links: CDCDB400 ## 9 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 #### 9.1 Application Information The CDCDB400 is a fanout buffer that supports PCIe generation 4 and PCIe generation 5 REFCLK distribution. The device is used to distribute up to four copies of a typically 100-MHz clock. ## 9.2 Typical Application ₹ 9-1 shows a CDCDB400 typical application. In this application, a clock generator provides a 100-MHz reference to the CDCDB400 which then distributes that clock to PCIe endpoints. The clock generator may be a discrete clock generator like the CDCI6214 or it may be integrated in a larger component such as a Platform Controller Hub (PCH) or application processor. 图 9-1. Typical Application #### 9.2.1 Design Requirements Consider a typical server motherboard application which must distribute a 100-MHz PCle reference clock from the PCH of a processor chipset to multiple endpoints. An example of clock input and output requirements is: - Clock Input: - 100-MHz LP-HCSL - Clock Output: - 2x 100-MHz to processors, LP-HCSL - 1x 100-MHz to riser/retimer, LP-HCSL - 1x 100-MHz to DDR memory controller, LP-HCSL #### 9.2.2 Detailed Design Procedure The following items must be determined before starting design of a CDCDB400 socket: - · Output Enable Control Method - SMBus address #### 9.2.2.1 Output Enable Control Method The device provides an option to either use SMBus programmed registers (software) to control the outputs or by using the hardware OE# pins. When using software to control the outputs, the hardware OE# pins can be left floating as each of these pins have a pulldown to ground. Refer to 表 8-2 and *Register Maps* for more information on programming the register. When the user wants to control the outputs with the hardware OE# pins, they can connect these pins to a GPIO controller and set the outputs to HIGH/LOW (see 表 5-1). Registers OECR1 (表 8-7) and OECR2 (表 8-8) show the OUT\_EN\_CLK3 to OUT\_EN\_CLK0 bits used to control the outputs. These register bits are set to 1 by default to ensure that the outputs are "software enabled" and their state is therefore set by hardware OE# pins. #### 9.2.2.2 SMBus Address Select a SMBus address from the list of potential addresses in 表 8-1. Place the appropriate pullup or pulldown resistor on the SADR0 pin as indicated in the table. Ensure the SMBus address is not already in use to avoid conflict. #### 9.2.3 Application Curves 图 6-1 in the Typical Characteristics section can be used as both an application curve and a typical characteristics plot in this example. The 图 9-2 and 图 9-3 show characterization data for the Output slew rate for various CAPTRIM codes and across temperature. Customers can use these plots as reference for choosing the appropriate output slew rate based on their system requirement. 图 9-2. Output Slew Rate vs. CAPTRIM Code 图 9-3. Slew Rate Variation Across Temperature for **Different CAPTRIM Code** Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 10 Power Supply Recommendations High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when the jitter and phase noise is critical to applications. Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low impedance path for high-frequency noise and guards the power-supply system against induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and should have low equivalent series resistance (ESR). To properly use the bypass capacitors, place the capacitors very close to the power-supply terminals and lay out with short loops to minimize inductance. TI recommends to insert a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock buffer. These beads prevent the switching noise from leaking into the board supply. It is imperative to choose an appropriate ferrite bead with very low DC resistance to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply terminals that is greater than the minimum voltage required for proper operation. ₹ 10-1 shows the recommended power supply filtering and decoupling method. 图 10-1. Power Supply Decoupling ## 11 Layout ## 11.1 Layout Guidelines The following section provides the layout guidelines to ensure good thermal performance and power supply connections for the CDCDB400. In *Layout Examples*, the CDCDB400 has $85-\Omega$ differential output impedance LP-HCSL format drivers as per register default settings. All transmission lines connected to CKx pins should be $85-\Omega$ differential impedance, $42.5-\Omega$ single-ended impedance to avoid reflections and increased radiated emissions. If $100-\Omega$ output impedance is enabled, the transmission lines connected to CKx pins should be $100-\Omega$ differential impedance, $50-\Omega$ single-ended impedance. Take care to eliminate or reduce stubs on the transmission lines. ## 11.2 Layout Examples 图 11-1. PCB Layout Example for CDCDB400, Top layer 图 11-2. PCB Layout Example for CDCDB400, GND Layer 图 11-3. PCB Layout Example for CDCDB400, Bottom Layer ## 12 Device and Documentation Support ## 12.1 Device Support #### 12.1.1 TICS Pro TICS Pro is an offline software tool for EVM programming and also for register map generation to program a device configuration for a specific application. For TICS Pro, go to https://www.ti.com/tool/TICSPRO-SW. ### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 ## 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 术语表 #### TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: CDCDB400 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | CDCDB400RHBR | Active | Production | VQFN (RHB) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | CDCB400 | | CDCDB400RHBR.A | Active | Production | VQFN (RHB) 32 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | CDCB400 | | CDCDB400RHBT | Active | Production | VQFN (RHB) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | CDCB400 | | CDCDB400RHBT.A | Active | Production | VQFN (RHB) 32 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | CDCB400 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Oct-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CDCDB400RHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | CDCDB400RHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 12-Oct-2024 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | | CDCDB400RHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | | ĺ | CDCDB400RHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要通知和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司