# TEXAS INSTRUMENTS

Data sheet acquired from Harris Semiconductor SCHS250A

# CD54/74AC280, CD54/74ACT280

August 1998 - Revised May 2000

### Features

- Buffered Inputs
- Typical Propagation Delay
  - 10ns at  $V_{CC}$  = 5V,  $T_A$  = 25<sup>o</sup>C,  $C_L$  = 50pF
- Exceeds 2kV ESD Protection per MIL-STD-883, Method 3015
- SCR-Latchup-Resistant CMOS Process and Circuit Design
- Speed of Bipolar FAST™/AS/S with Significantly Reduced Power Consumption
- Balanced Propagation Delays
- AC Types Feature 1.5V to 5.5V Operation and Balanced Noise Immunity at 30% of the Supply
- ±24mA Output Drive Current
  - Fanout to 15 FAST™ ICs
  - Drives 50  $\Omega$  Transmission Lines

### Description

The 'AC280 and 'ACT280 are 9-bit odd/even parity generator/checkers that utilize Advanced CMOS Logic technology. Both even and odd parity outputs are available for checking or generating parity for words up to nine bits long. Even parity is indicated ( $\Sigma$ E output is HIGH) when an even number of





# 9-Bit Odd/Even Parity Generator/Checker

data inputs is HIGH. Odd parity is indicated ( $\Sigma$ O output is HIGH) when an odd number of data inputs is HIGH. Parity checking for words larger than nine bits can be accomplished by tying the  $\Sigma$ E output to any input of an additional 'AC280, 'ACT280 parity checker.

### **Ordering Information**

| PART<br>NUMBER | TEMP.<br>RANGE ( <sup>O</sup> C)                 | PACKAGE      |
|----------------|--------------------------------------------------|--------------|
| CD54AC280F3A   | -55 to 125                                       | 14 Ld CERDIP |
| CD74AC280E     | 0 to 70 <sup>o</sup> C, -40 to 85,<br>-55 to 125 | 14 Ld PDIP   |
| CD74AC280M     | 0 to 70 <sup>0</sup> C, -40 to 85,<br>-55 to 125 | 14 Ld SOIC   |
| CD54ACT280F3A  | -55 to 125                                       | 14 Ld CERDIP |
| CD74ACT280E    | 0 to 70 <sup>o</sup> C, -40 to 85,<br>-55 to 125 | 14 Ld PDIP   |
| CD74ACT280M    | 0 to 70 <sup>o</sup> C, -40 to 85,<br>-55 to 125 | 14 Ld SOIC   |

NOTES:

- 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel.
- 2. Wafer and die for this part number is available which meets all electrical specifications. Please contact your local TI sales office or customer service for ordering information.





CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.

FAST™ is a Trademark of Fairchild Semiconductor.

Copyright © 2000, Texas Instruments Incorporated

### **Absolute Maximum Ratings**

| DC Supply Voltage, V <sub>CC</sub>                                        |
|---------------------------------------------------------------------------|
| DC Input Diode Current, I <sub>IK</sub>                                   |
| For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$ ±20mA                          |
| DC Output Diode Current, I <sub>OK</sub>                                  |
| For $V_0 < -0.5V$ or $V_0 > V_{CC} + 0.5V$                                |
| DC Output Source or Sink Current per Output Pin, IO                       |
| For $V_{O} > -0.5V$ or $V_{O} < V_{CC} + 0.5V$ ±50mA                      |
| DC V <sub>CC</sub> or Ground Current, $I_{CC or} I_{GND}$ (Note 3) ±100mA |
| Operating Conditions                                                      |

| 1 0                                             |
|-------------------------------------------------|
| Temperature Range, T <sub>A</sub> 55°C to 125°C |
| Supply Voltage Range, V <sub>CC</sub> (Note 4)  |
| AC Types                                        |
| ACT Types4.5V to 5.5V                           |
| DC Input or Output Voltage, VI, VO 0V to VCC    |
| Input Rise and Fall Slew Rate, dt/dv            |
| AC Types, 1.5V to 3V 50ns (Max)                 |
| AC Types, 3.6V to 5.5V 20ns (Max)               |
| ACT Types, 4.5V to 5.5V 10ns (Max)              |

### Thermal Information

| Thermal Resistance (Typical, Note 5)           | θ <sub>JA</sub> ( <sup>o</sup> C/W)    |
|------------------------------------------------|----------------------------------------|
| PDIP Package                                   |                                        |
| SOIC Package                                   |                                        |
| Maximum Junction Temperature (Plastic Package) | 150 <sup>0</sup> C                     |
| Maximum Storage Temperature Range6             | 5 <sup>o</sup> C to 150 <sup>o</sup> C |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

3. For up to 4 outputs per device, add  $\pm 25 \text{mA}$  for each additional output.

4. Unless otherwise specified, all voltages are referenced to ground.

5.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

#### **DC Electrical Specifications**

|                           |        | TEST<br>CONDITIONS                 |                     | v <sub>cc</sub> | 25 <sup>0</sup> C |      | -40 <sup>o</sup> C TO<br>85 <sup>o</sup> C |      | -55 <sup>0</sup> C TO<br>125 <sup>0</sup> C |      |       |
|---------------------------|--------|------------------------------------|---------------------|-----------------|-------------------|------|--------------------------------------------|------|---------------------------------------------|------|-------|
| PARAMETER                 | SYMBOL | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (Ÿ)             | MIN               | MAX  | MIN                                        | MAX  | MIN                                         | MAX  | UNITS |
| AC TYPES                  |        |                                    |                     |                 |                   |      |                                            |      |                                             |      |       |
| High Level Input Voltage  | VIH    | -                                  | -                   | 1.5             | 1.2               | -    | 1.2                                        | -    | 1.2                                         | -    | V     |
|                           |        |                                    |                     | 3               | 2.1               | -    | 2.1                                        | -    | 2.1                                         | -    | V     |
|                           |        |                                    |                     | 5.5             | 3.85              | -    | 3.85                                       | -    | 3.85                                        | -    | V     |
| Low Level Input Voltage   | VIL    | -                                  | -                   | 1.5             | -                 | 0.3  | -                                          | 0.3  | -                                           | 0.3  | V     |
|                           |        |                                    |                     | 3               | -                 | 0.9  | -                                          | 0.9  | -                                           | 0.9  | V     |
|                           |        |                                    |                     | 5.5             | -                 | 1.65 | -                                          | 1.65 | -                                           | 1.65 | V     |
| High Level Output Voltage | VOH    | V <sub>IH</sub> or V <sub>IL</sub> | -0.05               | 1.5             | 1.4               | -    | 1.4                                        | -    | 1.4                                         | -    | V     |
|                           |        |                                    | -0.05               | 3               | 2.9               | -    | 2.9                                        | -    | 2.9                                         | -    | V     |
|                           |        |                                    | -0.05               | 4.5             | 4.4               | -    | 4.4                                        | -    | 4.4                                         | -    | V     |
|                           |        |                                    | -4                  | 3               | 2.58              | -    | 2.48                                       | -    | 2.4                                         | -    | V     |
|                           |        |                                    | -24                 | 4.5             | 3.94              | -    | 3.8                                        | -    | 3.7                                         | -    | V     |
|                           |        |                                    | -75<br>(Note 6, 7)  | 5.5             | -                 | -    | 3.85                                       | -    | -                                           | -    | V     |
|                           |        |                                    | -50<br>(Note 6, 7)  | 5.5             | -                 | -    | -                                          | -    | 3.85                                        | -    | V     |

#### DC Electrical Specifications (Continued) TEST -40°C TO -55<sup>0</sup>C TO CONDITIONS 25°C 85<sup>0</sup>C 125°C Vcc PARAMETER SYMBOL V<sub>I</sub> (V) I<sub>O</sub> (mA) (V) MIN MAX MIN MAX MIN MAX UNITS Low Level Output Voltage 0.05 0.1 0.1 1.5 0.1 V VOL VIH or VIL ---0.05 3 0.1 0.1 V -0.1 --0.05 4.5 -0.1 -0.1 -0.1 V 12 3 0.36 0.44 0.5 V ---24 4.5 0.36 0.44 -0.5 V --75 5.5 \_ 1.65 -\_ V \_ \_ (Note 6, 7) 50 5.5 V 1.65 -----(Note 6, 7) Input Leakage Current h. 5.5 ±0.1 ±1 V<sub>CC</sub> or ----±1 μΑ GND **Quiescent Supply Current** V<sub>CC</sub> or 0 5.5 \_ 8 80 \_ 160 μΑ ICC \_ MSI GND ACT TYPES V High Level Input Voltage VIH \_ -4.5 to 2 -2 -2 -5.5 Low Level Input Voltage 4.5 to 0.8 0.8 V $V_{IL}$ 0.8 -----5.5 VIH or VIL V High Level Output Voltage Vон -0.05 4.5 4.4 4.4 4.4 ---24 4.5 3.94 -3.8 -3.7 -V -75 5.5 3.85 V --(Note 6, 7) -50 5.5 3.85 V ---\_ -(Note 6, 7) VOL Low Level Output Voltage 0.05 4.5 0.1 0.1 0.1 V VIH or VIL ---24 4.5 0.36 0.44 -0.5 V --75 5.5 1.65 V \_ --\_ -(Note 6, 7) 50 5.5 1.65 V -----(Note 6, 7) Input Leakage Current Ιį. V<sub>CC</sub> or 5.5 -±0.1 -±1 -±1 μΑ -GND **Quiescent Supply Current** V<sub>CC</sub> or 0 5.5 8 80 \_ 160 ICC -\_ μΑ MSI GND Additional Supply Current per 4.5 to 2.4 2.8 3 ∆lcc Vcc ---mΑ Input Pin TTL Inputs High -2.1 5.5 1 Unit Load

NOTES:

6. Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation.

7. Test verifies a minimum  $50\Omega$  transmission-line-drive capability at  $85^{\circ}$ C,  $75\Omega$  at  $125^{\circ}$ C.

#### **ACT Input Load Table**

| INPUT | UNIT LOAD |
|-------|-----------|
| All   | 1.43      |

NOTE: Unit load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications Table, e.g., 2.4mA max at 25  $^{o}C.$ 

|                                               |                                     |                     | -40 | °C TO 85° | С    | -55 |     |      |    |
|-----------------------------------------------|-------------------------------------|---------------------|-----|-----------|------|-----|-----|------|----|
| PARAMETER                                     | SYMBOL                              | v <sub>cc</sub> (v) | MIN | ТҮР       | MAX  | MIN | TYP | MAX  |    |
| AC TYPES                                      |                                     | •                   |     |           |      |     |     |      |    |
| Propagation Delay,                            | t <sub>PLH</sub> , t <sub>PHL</sub> | 1.5                 | -   | -         | 239  | -   | -   | 263  | ns |
| Any Input to $\Sigma O$                       |                                     | 3.3<br>(Note 9)     | 7.5 | -         | 26   | 7.3 | -   | 29   | ns |
|                                               |                                     | 5<br>(Note 10)      | 5.4 | -         | 19.1 | 5.3 | -   | 21   | ns |
| Propagation Delay,                            | t <sub>PLH</sub> , t <sub>PHL</sub> | 1.5                 | -   | -         | 227  | -   | -   | 250  | ns |
| Any Input to ∑E                               |                                     | 3.3                 | 7.2 | -         | 25   | 7   | -   | 28   | ns |
|                                               |                                     | 5                   | 5.2 | -         | 18.2 | 5   | -   | 20   | ns |
| Input Capacitance                             | Cl                                  | -                   | -   | -         | 10   | -   | -   | 10   | pF |
| Power Dissipation Capacitance                 | C <sub>PD</sub><br>(Note 11)        | -                   | -   | 115       | -    | -   | 115 | -    | pF |
| ACT TYPES                                     |                                     |                     |     |           |      |     |     |      |    |
| Propagation Delay,<br>Any Input to $\Sigma O$ | t <sub>PLH</sub> , t <sub>PHL</sub> | 5<br>(Note 10)      | 5.6 | -         | 19.6 | 5.4 | -   | 21.6 | ns |
| Propagation Delay,<br>Any Input to $\Sigma E$ | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                   | 5.6 | -         | 19.6 | 5.4 | -   | 21.6 | ns |
| Input Capacitance                             | Cl                                  | -                   | -   | -         | 10   | -   | -   | 10   | pF |
| Power Dissipation Capacitance                 | C <sub>PD</sub><br>(Note 11)        | -                   | -   | 115       | -    | -   | 115 | -    | pF |

NOTES:

- 8. Limits tested 100%
- 9. 3.3V Min is at 3.6V, Max is at 3V.
- 10. 5V Min is at 5.5V, Max is at 4.5V.
- 11.  $C_{PD}$  is used to determine the dynamic power consumption per package. AC:  $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ ACT:  $P_D = V_{CC}^2 f_i (C_{PD} + C_L) + V_{CC} \Delta I_{CC}$  where  $f_i$  = input frequency,  $C_L$  = output load capacitance,  $V_{CC}$  = supply voltage.





NOTE: For AC Series Only: When  $V_{CC}$  = 1.5V,  $R_L$  = 1k $\!\Omega.$ 

|                                          | AC                  | ACT                 |
|------------------------------------------|---------------------|---------------------|
| Input Level                              | V <sub>CC</sub>     | 3V                  |
| Input Switching Voltage, V <sub>S</sub>  | 0.5 V <sub>CC</sub> | 1.5V                |
| Output Switching Voltage, V <sub>S</sub> | 0.5 V <sub>CC</sub> | 0.5 V <sub>CC</sub> |

#### FIGURE 1.

#### FIGURE 2. PROPAGATION DELAY TIMES



### **PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow         | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|----------------|-----------------------|--------------------|-------------------------------|------------------------------------|--------------|---------------------|
| CD54AC280F3A          | Active        | Production        | CDIP (J)   14  | 25   TUBE             | No                 | (4)<br>SNPB                   | <sup>(5)</sup><br>N/A for Pkg Type | -55 to 125   | CD54AC280F3A        |
| CD54AC280F3A.A        | Active        | Production        | CDIP (J)   14  | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type                   | -55 to 125   | CD54AC280F3A        |
| CD54ACT280F3A         | Active        | Production        | CDIP (J)   14  | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type                   | -55 to 125   | CD54ACT280F3A       |
| CD54ACT280F3A.A       | Active        | Production        | CDIP (J)   14  | 25   TUBE             | No                 | SNPB                          | N/A for Pkg Type                   | -55 to 125   | CD54ACT280F3A       |
| CD74AC280E            | Active        | Production        | PDIP (N)   14  | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type                   | -55 to 125   | CD74AC280E          |
| CD74AC280E.A          | Active        | Production        | PDIP (N)   14  | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type                   | -55 to 125   | CD74AC280E          |
| CD74AC280M            | Obsolete      | Production        | SOIC (D)   14  | -                     | -                  | Call TI                       | Call TI                            | -55 to 125   | AC280M              |
| CD74AC280M96          | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM                 | -55 to 125   | AC280M              |
| CD74AC280M96.A        | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM                 | -55 to 125   | AC280M              |
| CD74AC280M96G4        | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM                 | -55 to 125   | AC280M              |
| CD74ACT280E           | Active        | Production        | PDIP (N)   14  | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type                   | -55 to 125   | CD74ACT280E         |
| CD74ACT280E.A         | Active        | Production        | PDIP (N)   14  | 25   TUBE             | Yes                | NIPDAU                        | N/A for Pkg Type                   | -55 to 125   | CD74ACT280E         |
| CD74ACT280M           | Obsolete      | Production        | SOIC (D)   14  | -                     | -                  | Call TI                       | Call TI                            | -55 to 125   | ACT280M             |
| CD74ACT280M96         | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM                 | -55 to 125   | ACT280M             |
| CD74ACT280M96.A       | Active        | Production        | SOIC (D)   14  | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM                 | -55 to 125   | ACT280M             |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



### PACKAGE OPTION ADDENDUM

29-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54AC280, CD54ACT280, CD74AC280, CD74ACT280 :

- Catalog : CD74AC280, CD74ACT280
- Military : CD54AC280, CD54ACT280
- NOTE: Qualified Version Definitions:
  - Catalog TI's standard catalog product
  - Military QML certified for Military and Defense Applications



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD74AC280M96                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74ACT280M96               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC280M96  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| CD74ACT280M96 | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |

### TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74AC280E    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC280E    | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC280E.A  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC280E.A  | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT280E   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT280E   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT280E.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74ACT280E.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

# **D0014A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



# **PACKAGE OUTLINE**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



# J0014A

# **EXAMPLE BOARD LAYOUT**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated