











bq40z50 ZHCSBZ1A - DECEMBER 2013 - REVISED DECEMBER 2014

# bq40z50 1 节、2 节、3 节和 4 节串联锂离子电池组管理器

# 特性

- 全集成 1 节、2 节、3 节和 4 节串联锂离子或锂聚 合物电池组管理器及保护
- 下一代已获专利的 Impedance Track™ 技术可准确 测量锂离子和锂聚合物电池中的可用电量
- 高侧 N 通道保护场效应晶体管 (FET) 驱动
- 充电或者静止状态时集成的电池均衡
- 可编程保护特性的完全阵列
  - 电压
  - 电流
  - 温度
  - 充电终止时间
  - CHG/DSG FET
  - 模拟前端 (AFE)
- 精密的充电算法
  - 日本电子与信息技术工业协会 (JEITA)
  - 增强型充电
  - 自适应充电
  - 电池均衡
- 支持 TURBO 升压模式
- 支持电池跳变点 (BTP)
- 诊断寿命数据监视器和黑匣子记录器
- 发光二极管 (LED) 显示
- 支持 2 线制系统管理总线 (SMBus) v1.1 接口
- 安全散列算法 (SHA-1) 认证
- 紧凑封装: 32 导线四方扁平无引线 (QFN) (RSM)

#### 2 应用

- 笔记本/上网本
- 医疗与测试设备
- 便携式仪表

# 3 说明

bq40z50 器件采用已获专利的 Impedance Track™ 技 术,是一款基于电池组的单芯片全集成解决方案,针对 1 节、2 节、3 节和 4 节串联锂离子或锂聚合物电池组 提供电量监测、保护及认证等一些列丰富的功能。

bq40z50 器件利用其集成的高性能模拟外设,测量锂 离子或锂聚合物电池的可用容量、电压、电流、温度和 其他关键参数,保留准确的数据记录,并通过 SMBus v1.1 兼容接口将这些信息报告给系统主机控制器。

# 器件信息<sup>(1)</sup>

| 器件型号    | 封装        | 封装尺寸 (标称值)      |
|---------|-----------|-----------------|
| bq40z50 | VQFN (32) | 4.00mm x 4.00mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

# 简化电路原理图





| 目录 |
|----|
|----|

|        | 4+.14.                                                         |    | 7.23 Electrical Characteristics: PTC, PTCEN                | 4.4  |
|--------|----------------------------------------------------------------|----|------------------------------------------------------------|------|
| !<br>- | 特性                                                             |    | 7.24 Electrical Characteristics: FTC, FTCEN                |      |
| 2      | 应用1                                                            |    |                                                            | . 14 |
| 3      | 说明1                                                            |    | 7.25 Electrical Characteristics: High-Frequency Oscillator | 14   |
| 4      | 修订历史记录 2                                                       |    | 7.26 Electrical Characteristics: Low-Frequency             |      |
| 5      | 说明(续)3                                                         |    | Oscillator                                                 | . 15 |
| 6      | Pin Configuration and Functions 3                              |    | 7.27 Electrical Characteristics: Voltage Reference 1       | . 15 |
| 7      | Specifications7                                                |    | 7.28 Electrical Characteristics: Voltage Reference 2       | . 15 |
|        | 7.1 Absolute Maximum Ratings 7                                 |    | 7.29 Electrical Characteristics: Instruction Flash         | . 15 |
|        | 7.2 ESD Ratings 8                                              |    | 7.30 Electrical Characteristics: Data Flash                | . 15 |
|        | 7.3 Recommended Operating Conditions 8                         |    | 7.31 Electrical Characteristics: OCD, SCC, SCD1, SC        | :D2  |
|        | 7.4 Thermal Information 8                                      |    | Current Protection Thresholds                              |      |
|        | 7.5 Electrical Characteristics: Supply Current9                |    | 7.32 Timing Requirements: OCD, SCC, SCD1, SCD2             |      |
|        | 7.6 Electrical Characteristics: Power Supply Control 9         |    | Current Protection Timing                                  |      |
|        | 7.7 Electrical Characteristics: AFE Power-On Reset 9           |    | 7.33 Timing Requirements: SMBus                            |      |
|        | 7.8 Electrical Characteristics: AFE Watchdog Reset and         |    | 7.34 Timing Requirements: SMBus XL                         |      |
|        | Wake Timer9                                                    | _  | 7.35 Typical Characteristics                               |      |
|        | 7.9 Electrical Characteristics: Current Wake                   | 8  | Detailed Description                                       |      |
|        | Comparator                                                     |    | 8.1 Overview                                               |      |
|        | 7.10 Electrical Characteristics: VC1, VC2, VC3, VC4, BAT, PACK |    | 8.2 Functional Block Diagram                               |      |
|        | 7.11 Electrical Characteristics: SMBD, SMBC                    |    | 8.3 Feature Description                                    |      |
|        | 7.12 Electrical Characteristics: PRES, BTP_INT, DISP           | _  | 8.4 Device Functional Modes                                |      |
|        |                                                                | 9  | Applications and Implementation                            |      |
|        | 7.13 Electrical Characteristics: LEDCNTLA, LEDCNTLB,           |    | 9.1 Application Information                                |      |
|        | LEDCNTLC11                                                     |    | 9.2 Typical Applications                                   |      |
|        | 7.14 Electrical Characteristics: Coulomb Counter 11            | 10 | Power Supply Recommendations                               |      |
|        | 7.15 Electrical Characteristics: CC Digital Filter 11          | 11 | Layout                                                     |      |
|        | 7.16 Electrical Characteristics: ADC 12                        |    | 11.1 Layout Guidelines                                     |      |
|        | 7.17 Electrical Characteristics: ADC Digital Filter 12         |    | 11.2 Layout Example                                        |      |
|        | 7.18 Electrical Characteristics: CHG, DSG FET Drive . 12       | 12 | 器件和文档支持                                                    |      |
|        | 7.19 Electrical Characteristics: PCHG FET Drive 13             |    | 12.1 文档支持                                                  | . 46 |
|        | 7.20 Electrical Characteristics: FUSE Drive                    |    | 12.2 商标                                                    |      |
|        | 7.21 Electrical Characteristics: Internal Temperature          |    | 12.3 静电放电警告                                                |      |
|        | Sensor                                                         |    | 12.4 术语表                                                   |      |
|        | 7.22 Electrical Characteristics: TS1, TS2, TS3, TS4 14         | 13 | 机械封装和可订购信息                                                 | 46   |
|        |                                                                |    |                                                            |      |

# 4 修订历史记录

# Changes from Original (December 2013) to Revision A

Page

| • | 已添加 ESD 额定值表、特性描述部分、器件功能模式部分、应用和实施部分、电源相关建议部分、布局部分、器件和        |   |
|---|---------------------------------------------------------------|---|
|   | 文档支持部分及机械、封装和可订购信息部分                                          | 1 |
| • | 新增特性: 支持 TURBO 升压模式                                           | 1 |
| • | 新增特性: 支持电池跳变点 (BTP)                                           | 1 |
| • | 将一项特性要点从"诊断寿命数据监视器"更改为"诊断寿命数据监视器和黑匣子记录器"                      | 1 |
| • | 更新了"说明"部分的第二段。 添加了文本"bq40z50 器件为主机系统提供最大的功率和电流,从而支持 Turbo 升压模 |   |
|   | 式。"                                                           | 3 |



# 5 说明(续)

bq40z50 器件为主机系统提供最大的功率和电流,从而支持 Turbo 升压模式。 该器件还支持电池跳变点,从而在 预设的充电阈值状态向主机系统发送 BTP 中断信号。

bq40z50 针对过压、欠压、过流、短路电流、过载和过热情况,以及其他电池组和电池相关故障提供基于软件的 1 级和 2 级安全保护。

具有针对认证码密钥的安全内存的 SHA-1 认证能够识别真正的电池组。

这个紧凑的 32 导线 QFN 封装在尽可能地提供电池电量测量应用的功能性和安全性的同时,最大限度地降低解决方案成本和智能电池的尺寸。

# 6 Pin Configuration and Functions

RSM Package 32-Pin VQFN with Exposed Thermal Pad Top View



**Pin Functions** 

| PIN NAME | PIN<br>NUMBER | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                           |
|----------|---------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PBI      | 1             | Р                   | Power supply backup input pin                                                                                                                                         |
| VC4      | 2             | IA                  | Sense voltage input pin for most positive cell, and balance current input for most positive cell                                                                      |
| VC3      | 3             | IA                  | Sense voltage input pin for second most positive cell, balance current input for second most positive cell, and return balance current for most positive cell         |
| VC2      | 4             | IA                  | Sense voltage input pin for third most positive cell, balance current input for third most positive cell, and return balance current for second most positive cell    |
| VC1      | 5             | IA                  | Sense voltage input pin for least positive cell, balance current input for least positive cell, and return balance current for third most positive cell               |
| SRN      | 6             | 1                   | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP and SRN where SRP is the top of the sense resistor. |
| NC       | 7             | _                   | Not internally connected. Connect to VSS.                                                                                                                             |
| SRP      | 8             | 1                   | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP and SRN where SRP is the top of the sense resistor. |
| VSS      | 9             | Р                   | Device ground                                                                                                                                                         |
| TS1      | 10            | IA                  | Temperature sensor 1 thermistor input pin                                                                                                                             |
| TS2      | 11            | IA                  | Temperature sensor 2 thermistor input pin                                                                                                                             |
| TS3      | 12            | IA                  | Temperature sensor 3 thermistor input pin                                                                                                                             |
| TS4      | 13            | IA                  | Temperature sensor 4 thermistor input pin                                                                                                                             |
| NC       | 14            |                     | Not internally connected                                                                                                                                              |
| BTP_INT  | 15            | 0                   | Battery Trip Point (BTP) interrupt output                                                                                                                             |

(1) P = Power Connection, O = Digital Output, AI = Analog Input, I = Digital Input, I/OD = Digital Input/Output



# Pin Functions (continued)

| PIN NAME       | PIN<br>NUMBER | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                               |
|----------------|---------------|---------------------|-----------------------------------------------------------------------------------------------------------|
| PRES or SHUTDN | 16            | 1                   | Host system present input for removable battery pack or emergency system shutdown input for embedded pack |
| DISP           | 17            | _                   | Display control for LEDs                                                                                  |
| SMBD           | 18            | I/OD                | SMBus data pin                                                                                            |
| SMBC           | 19            | I/OD                | SMBus clock pin                                                                                           |
| LEDCNTLA       | 20            | _                   | LED display segment that drives the external LEDs depending on the firmware configuration                 |
| LEDCNTLB       | 21            | _                   | LED display segment that drives the external LEDs depending on the firmware configuration                 |
| LEDCNTLC       | 22            | _                   | LED display segment that drives the external LEDs depending on the firmware configuration                 |
| PTC            | 23            | IA                  | Safety PTC thermistor input pin. To disable, connect both PTC and PTCEN to VSS.                           |
| PTCEN          | 24            | IA                  | Safety PTC thermistor enable input pin. Connect to BAT. To disable, connect both PTC and PTCEN to VSS.    |
| FUSE           | 25            | 0                   | Fuse drive output pin                                                                                     |
| VCC            | 26            | Р                   | Secondary power supply input                                                                              |
| PACK           | 27            | IA                  | Pack sense input pin                                                                                      |
| DSG            | 28            | 0                   | NMOS Discharge FET drive output pin                                                                       |
| NC             | 29            | _                   | Not internally connected                                                                                  |
| PCHG           | 30            | 0                   | PMOS Precharge FET drive output pin                                                                       |
| CHG            | 31            | 0                   | NMOS Charge FET drive output pin                                                                          |
| BAT            | 32            | Р                   | Primary power supply input pin                                                                            |





Figure 1. Pin Equivalent Diagram 1





Figure 2. Pin Equivalent Diagram 2







Figure 3. Pin Equivalent Diagram 3

# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over-operating free-air temperature range (unless otherwise noted)(1)

|                                       |                                                 | MIN       | MAX                                                                                                                                          | UNIT |
|---------------------------------------|-------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------|------|
| Supply voltage range, V <sub>CC</sub> | BAT, VCC, PBI                                   | -0.3      | 30                                                                                                                                           | >    |
|                                       | PACK, SMBC, SMBD, PRES or SHUTDN, BTP_INT, DISP | -0.3      | 30                                                                                                                                           | V    |
|                                       | TS1, TS2, TS3, TS4                              | -0.3      | $V_{REG} + 0.3$                                                                                                                              | V    |
|                                       | PTC, PTCEN, LEDCNTLA, LEDCNTLB, LEDCNTLC        | -0.3      | $V_{BAT} + 0.3$                                                                                                                              | V    |
|                                       | SRP, SRN                                        | -0.3      | 0.3                                                                                                                                          | V    |
| Input voltage range,                  | VC4                                             | VC3 - 0.3 | VC3 + 8.5, or<br>VSS + 30                                                                                                                    | ٧    |
| $V_{IN}$                              | VC3                                             | VC2 - 0.3 | VC2 + 8.5, or<br>VSS + 30                                                                                                                    | ٧    |
|                                       | VC2                                             | VC1 - 0.3 | VC1 + 8.5, or<br>VSS + 30                                                                                                                    | ٧    |
|                                       | VC1                                             | VSS - 0.3 | VSS + 8.5, or<br>VSS + 30                                                                                                                    | >    |
| Output voltage range,                 | CHG, DSG                                        | -0.3      | 32                                                                                                                                           |      |
| Vo                                    | PCHG, FUSE                                      | -0.3      | V <sub>BAT</sub> + 0.3  0.3  VC3 + 8.5, or VSS + 30  VC2 + 8.5, or VSS + 30  VC1 + 8.5, or VSS + 30  VSS + 8.5, or VSS + 30  32  30  50  150 | V    |
| Maximum VSS current, I <sub>SS</sub>  | lum VSS current                                 |           | 50                                                                                                                                           | mA   |
| T <sub>STG</sub>                      | Storage temperature                             | -65       | 150                                                                                                                                          | °C   |
| Lead temperature (solde               | ering, 10 s), T <sub>SOLDER</sub>               |           | 300                                                                                                                                          | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.



#### 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                         |                             |                                                              | MIN       | NOM  | MAX                  | UNIT |
|-------------------------|-----------------------------|--------------------------------------------------------------|-----------|------|----------------------|------|
| V <sub>CC</sub>         | Supply voltage              | BAT, VCC, PBI                                                | 2.2       |      | 26                   | V    |
| V <sub>SHUTDOWN</sub> - | Shutdown voltage            | V <sub>PACK</sub> < V <sub>SHUTDOWN</sub> -                  | 1.8       | 2.0  | 2.2                  | V    |
| V <sub>SHUTDOWN+</sub>  | Start-up voltage            | V <sub>PACK</sub> > V <sub>SHUTDOWN</sub> + V <sub>HYS</sub> | 2.05      | 2.25 | 2.45                 | V    |
| V <sub>HYS</sub>        | Shutdown voltage hysteresis | V <sub>SHUTDOWN+</sub> – V <sub>SHUTDOWN</sub> –             |           | 250  |                      | mV   |
|                         |                             | PACK, SMBC, SMBD, PRES, BTP_IN, DISP                         |           |      | 26                   |      |
|                         | Input voltage range         | TS1, TS2, TS3, TS4                                           |           |      | $V_{REG}$            | V    |
|                         |                             | PTC, PTCEN, LEDCNTLA, LEDCNTLB, LEDCNTLC                     |           |      | $V_{BAT}$            |      |
|                         |                             | SRP, SRN                                                     | -0.2      |      | 0.2                  |      |
| V <sub>IN</sub>         |                             | VC4                                                          | $V_{VC3}$ |      | V <sub>VC3</sub> + 5 |      |
|                         |                             | VC3                                                          | $V_{VC2}$ |      | V <sub>VC2</sub> + 5 |      |
|                         |                             | VC2                                                          | $V_{VC1}$ |      | V <sub>VC1</sub> + 5 |      |
|                         |                             | VC1                                                          | $V_{VSS}$ |      | $V_{VSS} + 5$        |      |
| Vo                      | Output voltage range        | CHG, DSG, PCHG, FUSE                                         |           |      | 26                   | V    |
| C <sub>PBI</sub>        | External PBI capacitor      |                                                              | 2.2       |      |                      | μF   |
| T <sub>OPR</sub>        | Operating temperature       |                                                              | -40       |      | 85                   | °C   |

#### 7.4 Thermal Information

|                           | THERMAL METRIC <sup>(1)</sup>                               | RSM (QFN) | LINUT |
|---------------------------|-------------------------------------------------------------|-----------|-------|
|                           | THERMAL METRIC**                                            | 32 PINS   | UNIT  |
| R <sub>0JA, High K</sub>  | Junction-to-ambient thermal resistance (2)                  | 47.4      |       |
| R <sub>0</sub> JC(top)    | Junction-to-case(top) thermal resistance (3)                | 40.3      |       |
| $R_{\theta JB}$           | Junction-to-board thermal resistance <sup>(4)</sup>         | 14.7      | 0000  |
| ΨЈТ                       | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.8       | °C/W  |
| ΨЈВ                       | Junction-to-board characterization parameter <sup>(6)</sup> | 14.4      |       |
| R <sub>0</sub> JC(bottom) | Junction-to-case(bottom) thermal resistance (7)             | 3.8       |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



# 7.5 Electrical Characteristics: Supply Current

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 20 V (unless otherwise noted)

|                       | PARAMETER     | TEST CONDITIONS                        | MIN | TYP | MAX | UNIT |
|-----------------------|---------------|----------------------------------------|-----|-----|-----|------|
| I <sub>NORMAL</sub>   | NORMAL mode   | CHG on. DSG on, no Flash write         |     | 336 |     | μA   |
|                       | CI EED made   | CHG off, DSG on, no SBS communication  |     | 75  |     | ^    |
| ISLEEP                | SLEEP mode    | CHG off, DSG off, no SBS communication |     | 52  |     | μΑ   |
| I <sub>SHUTDOWN</sub> | SHUTDOWN mode |                                        |     | 1.6 |     | μΑ   |

# 7.6 Electrical Characteristics: Power Supply Control

Typical values stated where  $T_A = 25$ °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PAR                       | AMETER                                                               | TEST CONDITIONS                                               | MIN  | TYP  | MAX  | UNIT |
|---------------------------|----------------------------------------------------------------------|---------------------------------------------------------------|------|------|------|------|
| V <sub>SWITCHOVER</sub> - | BAT to V <sub>CC</sub><br>switchover<br>voltage                      | V <sub>BAT</sub> < V <sub>SWITCHOVER</sub> -                  | 1.95 | 2.1  | 2.2  | V    |
| V <sub>SWITCHOVER+</sub>  | V <sub>CC</sub> to BAT<br>switchover<br>voltage                      | V <sub>BAT</sub> > V <sub>SWITCHOVER</sub> + V <sub>HYS</sub> | 2.9  | 3.1  | 3.25 | V    |
| V <sub>HYS</sub>          | Switchover voltage hysteresis                                        | V <sub>SWITCHOVER+</sub> - V <sub>SWITCHOVER-</sub>           |      | 1000 |      | mV   |
|                           |                                                                      | BAT pin, BAT = 0 V, VCC = 25 V, PACK = 25 V                   |      |      | 1    | μA   |
| $I_{LKG}$                 | Input Leakage                                                        | PACK pin, BAT = 25 V, VCC = 0 V, PACK = 0 V                   |      |      | 1    |      |
| current                   | BAT and PACK terminals, BAT = 0 V, VCC = 0 V, PACK = 0 V, PBI = 25 V |                                                               |      | 1    | μΛ   |      |
| R <sub>PD</sub>           | Internal pulldown resistance                                         | PACK                                                          | 30   | 40   | 50   | kΩ   |

## 7.7 Electrical Characteristics: AFE Power-On Reset

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                    | PARAMETER                    | TEST CONDITIONS                           | MIN  | TYP  | MAX  | UNIT |
|--------------------|------------------------------|-------------------------------------------|------|------|------|------|
| V <sub>REGIT</sub> | Negative-going voltage input | V <sub>REG</sub>                          | 1.51 | 1.55 | 1.59 | V    |
| V <sub>HYS</sub>   | Power-on reset hysteresis    | V <sub>REGIT+</sub> - V <sub>REGIT-</sub> | 70   | 100  | 130  | mV   |
| t <sub>RST</sub>   | Power-on reset time          |                                           | 200  | 300  | 400  | μs   |

## 7.8 Electrical Characteristics: AFE Watchdog Reset and Wake Timer

|                     | PARAMETER                 | TEST CONDITIONS           | MIN  | TYP  | MAX  | UNIT |
|---------------------|---------------------------|---------------------------|------|------|------|------|
|                     |                           | t <sub>WDT</sub> = 500    | 372  | 500  | 628  |      |
| TWOT                | AFE watchdog              | t <sub>WDT</sub> = 1000   | 744  | 1000 | 1256 |      |
|                     | timeout                   | t <sub>WDT</sub> = 2000   | 1488 | 2000 | 2512 | ms   |
|                     |                           | t <sub>WDT</sub> = 4000   | 2976 | 4000 | 5024 |      |
|                     |                           | t <sub>WAKE</sub> = 250   | 186  | 250  | 314  | ms   |
|                     | AFF wales times           | t <sub>WAKE</sub> = 500   | 372  | 500  | 628  |      |
| t <sub>WAKE</sub>   | AFE wake timer            | t <sub>WAKE</sub> = 1000  | 744  | 1000 | 1256 |      |
|                     |                           | t <sub>WAKE</sub> = 512   | 1488 | 2000 | 2512 |      |
| t <sub>FETOFF</sub> | FET off delay after reset | $t_{\text{FETOFF}} = 512$ | 409  | 512  | 614  | ms   |



# 7.9 Electrical Characteristics: Current Wake Comparator

Typical values stated where  $T_A = 25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}$ C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PAI                      | RAMETER                                            | TEST CONDITIONS                   | MIN  | TYP    | MAX  | UNIT |
|--------------------------|----------------------------------------------------|-----------------------------------|------|--------|------|------|
|                          |                                                    | $V_{WAKE} = \pm 0.625 \text{ mV}$ | ±0.3 | ±0.625 | ±0.9 |      |
| V <sub>WAKE</sub>        | Wake voltage                                       | V <sub>WAKE</sub> = ±1.25 mV      | ±0.6 | ±1.25  | ±1.8 | m)/  |
|                          | threshold                                          | $V_{WAKE} = \pm 2.5 \text{ mV}$   | ±1.2 | ±2.5   | ±3.6 | mV   |
|                          |                                                    | $V_{WAKE} = \pm 5 \text{ mV}$     | ±2.4 | ±5.0   | ±7.2 |      |
| V <sub>WAKE(DRIFT)</sub> | Temperature drift of V <sub>WAKE</sub> accuracy    |                                   |      | 0.5%   |      | °C   |
| t <sub>WAKE</sub>        | Time from application of current to wake interrupt |                                   |      |        | 700  | μs   |
| twake(SU)                | Wake comparator startup time                       |                                   |      | 500    | 1000 | μs   |

# 7.10 Electrical Characteristics: VC1, VC2, VC3, VC4, BAT, PACK

Typical values stated where  $T_A = 25$ °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                                                                        | MIN    | TYP    | MAX    | UNIT |
|-------------------------------------|------------------------------------|----------------------------------------------------------------------------------------|--------|--------|--------|------|
|                                     |                                    | VC1-VSS, VC2-VC1, VC3-VC2, VC4-VC3                                                     | 0.1980 | 0.2000 | 0.2020 |      |
| K Scaling factor                    | BAT-VSS, PACK-VSS                  | 0.049                                                                                  | 0.050  | 0.051  | _      |      |
|                                     |                                    | V <sub>REF2</sub>                                                                      | 0.490  | 0.500  | 0.510  |      |
| V <sub>IN</sub> Input voltage range | lanut valtana nana                 | VC1-VSS, VC2-VC1, VC3-VC2, VC4-VC3                                                     | -0.2   |        | 5      | \/   |
|                                     | input voltage range                | BAT-VSS, PACK-VSS                                                                      | -0.2   |        | 20     | V    |
| $I_{LKG}$                           | Input leakage current              | VC1, VC2, VC3, VC4, cell balancing off, cell detach detection off, ADC multiplexer off |        |        | 1      | μΑ   |
| R <sub>CB</sub>                     | Internal cell balance resistance   | R <sub>DS(ON)</sub> for internal FET switch at 2 V < V <sub>DS</sub> < 4 V             |        |        | 200    | Ω    |
| I <sub>CD</sub>                     | Internal cell detach check current | VCx > VSS + 0.8 V                                                                      | 30     | 50     | 70     | μA   |

## 7.11 Electrical Characteristics: SMBD, SMBC

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | PARAMETER             | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT     |
|-----------------|-----------------------|-------------------------------------------------------------------|-----|-----|-----|----------|
| $V_{IH}$        | Input voltage high    | SMBC, SMBD, V <sub>REG</sub> = 1.8 V                              | 1.3 |     |     | <b>V</b> |
| $V_{IL}$        | Input voltage low     | SMBC, SMBD, V <sub>REG</sub> = 1.8 V                              |     |     | 8.0 | <b>V</b> |
| V <sub>OL</sub> | Output low voltage    | SMBC, SMBD, $V_{REG} = 1.8 \text{ V}$ , $I_{OL} = 1.5 \text{ mA}$ |     |     | 0.4 | <b>V</b> |
| C <sub>IN</sub> | Input capacitance     |                                                                   |     | 5   |     | рF       |
| $I_{LKG}$       | Input leakage current |                                                                   |     |     | 1   | μA       |
| R <sub>PD</sub> | Pulldown resistance   |                                                                   | 0.7 | 1.0 | 1.3 | ΜΩ       |

# 7.12 Electrical Characteristics: PRES, BTP\_INT, DISP

|          | PARAMETER               | TEST CONDITIONS                                     | MIN | TYP | MAX  | UNIT |
|----------|-------------------------|-----------------------------------------------------|-----|-----|------|------|
| $V_{IH}$ | High-level input        |                                                     | 1.3 |     |      | V    |
| $V_{IL}$ | Low-level input         |                                                     |     |     | 0.55 | V    |
| .,       | Vou Output voltage high | $V_{BAT} > 5.5 \text{ V}, I_{OH} = -0 \mu A$        | 3.5 |     |      | 1/   |
| VOH      |                         | $V_{BAT} > 5.5 \text{ V}, I_{OH} = -10 \mu\text{A}$ | 1.8 |     |      | V    |



# Electrical Characteristics: PRES, BTP\_INT, DISP (接下页)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                         | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------|-----------------------------------------|-----|-----|-----|------|
| V <sub>OL</sub> | Output voltage low        | I <sub>OL</sub> = 1.5 mA                |     |     | 0.4 | V    |
| C <sub>IN</sub> | Input capacitance         |                                         |     | 5   |     | pF   |
| $I_{LKG}$       | Input leakage current     |                                         |     |     | 1   | μΑ   |
| R <sub>O</sub>  | Output reverse resistance | Between PRES or BTP_INT or DISP and PBI | 8   |     |     | kΩ   |

#### 7.13 Electrical Characteristics: LEDCNTLA, LEDCNTLB, LEDCNTLC

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS                                      | MIN                    | TYP         | MAX   | UNIT |
|-----------------------|--------------------------------------|------------------------------------------------------|------------------------|-------------|-------|------|
| V <sub>IH</sub>       | High-level input                     |                                                      | 1.45                   |             |       | V    |
| V <sub>IL</sub>       | Low-level input                      |                                                      |                        |             | 0.55  | V    |
| V <sub>OH</sub>       | Output voltage high                  | V <sub>BAT</sub> > 3.0 V, I <sub>OH</sub> = -22.5 mA | V <sub>BAT</sub> – 1.6 |             |       | V    |
| V <sub>OL</sub>       | Output voltage low                   | I <sub>OL</sub> = 1.5 mA                             |                        |             | 0.4   | V    |
| I <sub>SC</sub>       | High level output current protection |                                                      | -30                    | <b>–</b> 45 | -6 0  | mA   |
| I <sub>OL</sub>       | Low level output current             | V <sub>BAT</sub> > 3.0 V, V <sub>OH</sub> = 0.4 V    | 15.75                  | 22.5        | 29.25 | mA   |
| I <sub>LEDCNTLx</sub> | Current matching between LEDCNTLx    | V <sub>BAT</sub> = V <sub>LEDCNTLx</sub> + 2.5 V     |                        | ±1%         |       |      |
| C <sub>IN</sub>       | Input capacitance                    |                                                      |                        | 20          |       | pF   |
| I <sub>LKG</sub>      | Input leakage current                |                                                      |                        |             | 1     | μΑ   |
| f <sub>LEDCNTLx</sub> | Frequency of LED pattern             |                                                      |                        | 124         |       | Hz   |

#### 7.14 Electrical Characteristics: Coulomb Counter

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS                           | MIN                    | TYP   | MAX                   | UNIT   |
|--------------------------------------|-------------------------------------------|------------------------|-------|-----------------------|--------|
| Input voltage range                  |                                           | -0.1                   |       | 0.1                   | V      |
| Full scale range                     |                                           | -V <sub>REF1</sub> /10 |       | V <sub>REF1</sub> /10 | V      |
| Integral nonlinearity <sup>(1)</sup> | 16-bit, best fit over input voltage range |                        | ±5.2  | ±22.3                 | LSB    |
| Offset error                         | 16-bit, Post-calibration                  |                        | ±5    | ±10                   | μV     |
| Offset error drift                   | 15-bit + sign, Post-calibration           |                        | 0.2   | 0.3                   | μV/°C  |
| Gain error                           | 15-bit + sign, over input voltage range   |                        | ±0.2% | ±0.8%                 | FSR    |
| Gain error drift                     | 15-bit + sign, over input voltage range   |                        |       | 150                   | PPM/°C |
| Effective input resistance           |                                           | 2.5                    |       |                       | ΜΩ     |

<sup>(1) 1</sup> LSB =  $V_{REF1}/(10 \times 2^N) = 1.215/(10 \times 2^{15}) = 3.71 \,\mu\text{V}$ 

# 7.15 Electrical Characteristics: CC Digital Filter

| PARAMETER            | TEST CONDITIONS   | MIN | TYP MAX | TINU |
|----------------------|-------------------|-----|---------|------|
| Conversion time      | Single conversion |     | 250     | ms   |
| Effective resolution | Single conversion | 15  |         | Bits |



#### 7.16 Electrical Characteristics: ADC

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and  $95^{\circ}C$  a 2.2 V to 26 V (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS                                               | MIN              | TYP   | MAX                    | UNIT   |
|--------------------------------------|---------------------------------------------------------------|------------------|-------|------------------------|--------|
| land deliberation                    | Internal reference (V <sub>REF1</sub> )                       | -0.2             |       | 1                      | V      |
| Input voltage range                  | External reference (V <sub>REG</sub> )                        | -0.2             |       | 0.8 x V <sub>REG</sub> | V      |
| Full scale range                     | $V_{FS} = V_{REF1}$ or $V_{REG}$                              | -V <sub>FS</sub> |       | V <sub>FS</sub>        | V      |
| Integral nonlinearity <sup>(1)</sup> | 16-bit, best fit, -0.1 V to 0.8 x V <sub>REF1</sub>           |                  |       | ±6.6                   | LSB    |
|                                      | 16-bit, best fit, -0.2 V to -0.1 V                            |                  |       | ±13.1                  | LSB    |
| Offset error <sup>(2)</sup>          | 16-bit, Post-calibration, V <sub>FS</sub> = V <sub>REF1</sub> |                  | ±67   | ±157                   | μV     |
| Offset error drift                   | 16-bit, Post-calibration, V <sub>FS</sub> = V <sub>REF1</sub> |                  | 0.6   | 3                      | μV/°C  |
| Gain error                           | 16-bit, -0.1 V to 0.8 x V <sub>FS</sub>                       |                  | ±0.2% | ±0.8%                  | FSR    |
| Gain error drift                     | 16-bit, -0.1 V to 0.8 x V <sub>FS</sub>                       |                  |       | 150                    | PPM/°C |
| Effective input resistance           |                                                               | 8                |       |                        | ΜΩ     |

# 7.17 Electrical Characteristics: ADC Digital Filter

Typical values stated where  $T_A = 25$ °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS                          | MIN | TYP   | MAX | UNIT |
|----------------------|------------------------------------------|-----|-------|-----|------|
|                      | Single conversion                        |     | 31.25 |     |      |
| Conversion time      | Single conversion                        |     | 15.63 |     | ms   |
|                      | Single conversion                        |     | 7.81  |     |      |
|                      | Single conversion                        |     | 1.95  |     |      |
| Resolution           | No missing codes                         | 16  |       |     | Bits |
|                      | With sign, $t_{CONV} = 31.25 \text{ ms}$ | 14  | 15    |     |      |
| C#cative recelution  | With sign, $t_{CONV} = 15.63 \text{ ms}$ | 13  | 14    |     | D:4- |
| Effective resolution | With sign, t <sub>CONV</sub> = 7.81 ms   | 11  | 12    |     | Bits |
|                      | With sign, t <sub>CONV</sub> = 1.95 ms   | 9   | 10    |     |      |

# 7.18 Electrical Characteristics: CHG, DSG FET Drive

| PA                    | RAMETER                                                                                                                          | TEST CONDITIONS                                                                                                                                                                   | MIN   | TYP   | MAX   | UNIT |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                       | Output voltage                                                                                                                   | Ratio DSG = (VDSG - VBAT)/VBAT, 2.2 V < VBAT < 4.92 V, 10 M $\Omega$ between PACK and DSG                                                                                         | 2.133 | 2.333 | 2.433 |      |
|                       | ratio                                                                                                                            | Ratio CHG = (VCHG - VBAT)/VBAT, 2.2 V < VBAT < 4.92 V, 10 M $\Omega$ between BAT and CHG                                                                                          | 2.133 | 2.333 | 2.433 | _    |
| Output voltage,       | $V_{DSG(ON)} = V_{DSG} - V_{BAT}, V_{BAT} \ge 4.92 \text{ V}, 10 \text{ M}\Omega$ between PACK and DSG, $V_{BAT} = 18 \text{ V}$ | 10.5                                                                                                                                                                              | 11.5  | 12    | V     |      |
| V(FETON)              | (FETON) CHG and DSG on                                                                                                           | $V_{\rm CHG(ON)} = V_{\rm CHG} - V_{\rm BAT}, V_{\rm BAT} \ge 4.92$ V, 10 MΩ between BAT and CHG, $V_{\rm BAT} = 18$ V                                                            | 10.5  | 11.5  | 12    | V    |
| V <sub>(FETOFF)</sub> | Output voltage,<br>CHG and DSG off                                                                                               | $V_{DSG(OFF)}$ = $V_{DSG} - V_{PACK},~10~M\Omega$ between PACK and DSG                                                                                                            | -0.4  |       | 0.4   | ٧    |
| , ,                   | CHG and DSG on                                                                                                                   | $V_{CHG(OFF)} = V_{CHG} - V_{BAT}$ , 10 M $\Omega$ between BAT and CHG                                                                                                            | -0.4  |       | 0.4   |      |
|                       | Diag time                                                                                                                        | $V_{DSG}$ from 0% to 35% $V_{DSG(ON)(TYP)}$ , $V_{BAT} \ge 2.2$ V, $C_L = 4.7$ nF between DSG and PACK, 5.1 k $\Omega$ between DSG and $C_L$ , 10 M $\Omega$ between PACK and DSG |       | 200   | 500   |      |
| чR                    | t <sub>R</sub> Rise time                                                                                                         | $V_{CHG}$ from 0% to 35% $V_{CHG(ON)(TYP)}$ , $V_{BAT}$ ≥ 2.2 V, $C_L$ = 4.7 nF between CHG and BAT, 5.1 kΩ between CHG and $C_L$ , 10 MΩ between BAT and CHG                     |       | 200   | 500   | μs   |

<sup>(1)</sup>  $1 LSB = V_{REF1}/(2^N) = 1.225/(2^{15}) = 37.4 \,\mu\text{V}$  (when  $t_{CONV} = 31.25 \,\text{ms}$ ) (2) For VC1–VSS, VC2–VC1, VC3–VC2, VC4–VC3, VC4–VSS, PACK–VSS, and  $V_{REF1}/2$ , the offset error is multiplied by (1/ADC multiplexer scaling factor (K)).



# Electrical Characteristics: CHG, DSG FET Drive (接下页)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                          | PARAMETER                                                                                                                                                 | TEST CONDITIONS                                                                                                                                                               | MIN | TYP    | MAX | UNIT |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
| t <sub>F</sub> Fall time |                                                                                                                                                           | $V_{DSG}$ from $V_{DSG(ON)(TYP)}$ to 1 V, $V_{BAT} \geq 2.2$ V, $C_L = 4.7$ nF between DSG and PACK, 5.1 k $\Omega$ between DSG and $C_L,$ 10 M $\Omega$ between PACK and DSG |     | 40 300 |     |      |
|                          | $V_{CHG}$ from $V_{CHG(ON)(TYP)}$ to 1 V, $V_{BAT}$ ≥ 2.2 V, $C_L$ = 4.7 nF between CHG and BAT, 5.1 kΩ between CHG and $C_L$ , 10 MΩ between BAT and CHG |                                                                                                                                                                               | 40  | 200    | μs  |      |

## 7.19 Electrical Characteristics: PCHG FET Drive

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| P.A                   | RAMETER                  | TEST CONDITIONS                                                                                                                                                             | MIN  | TYP | MAX | UNIT |
|-----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| V <sub>(FETON)</sub>  | Output voltage, PCHG on  | $V_{PCHG(ON)}$ = $VV_{CC} - V_{PCHG}$ , 10 MΩ between $V_{CC}$ and PCHG                                                                                                     | 6    | 7   | 8   | V    |
| V <sub>(FETOFF)</sub> | Output voltage, PCHG off | $V_{PCHG(OFF)}$ = $VV_{CC} - V_{PCHG}$ , 10 M $\Omega$ between $V_{CC}$ and PCHG                                                                                            | -0.4 |     | 0.4 | V    |
| t <sub>R</sub>        | Rise time                | $V_{PCHG}$ from 10% to 90% $V_{PCHG(ON)(TYP)}$ , $VV_{CC}$ ≥ 8 V, $C_L$ = 4.7 nF between PCHG and $V_{CC}$ , 5.1 kΩ between PCHG and $C_L$ , 10 MΩ between $V_{CC}$ and CHG |      | 40  | 200 | μs   |
| t <sub>F</sub>        | Fall time                | $V_{PCHG}$ from 90% to 10% $V_{PCHG(ON)(TYP)}$ , $V_{CC}$ ≥ 8 V, $C_L$ = 4.7 nF between PCHG and $V_{CC}$ , 5.1 kΩ between PCHG and $C_L$ , 10 MΩ between $V_{CC}$ and CHG  |      | 40  | 200 | μs   |

#### 7.20 Electrical Characteristics: FUSE Drive

Typical values stated where  $T_A = 25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}$ C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PA                                    | RAMETER                    | TEST CONDITIONS                                                               | MIN                    | TYP | MAX       | UNIT |
|---------------------------------------|----------------------------|-------------------------------------------------------------------------------|------------------------|-----|-----------|------|
| V <sub>OH</sub> Output voltaç<br>high | Output voltage             | $V_{BAT} \ge 8 \text{ V, } C_L = 1 \text{ nF, } I_{AFEFUSE} = 0  \mu\text{A}$ | 6                      | 7   | 8.65      | V    |
|                                       | high                       | $V_{BAT}$ < 8 V, $C_L$ = 1 nF, $I_{AFEFUSE}$ = 0 $\mu$ A                      | V <sub>BAT</sub> – 0.1 |     | $V_{BAT}$ | V    |
| V <sub>IH</sub>                       | High-level input           |                                                                               | 1.5                    | 2.0 | 2.5       | V    |
| I <sub>AFEFUSE(PU)</sub>              | Internal pullup<br>current | V <sub>BAT</sub> ≥ 8 V, V <sub>AFEFUSE</sub> = VSS                            |                        | 150 | 330       | nA   |
| R <sub>AFEFUSE</sub>                  | Output impedance           |                                                                               | 2                      | 2.6 | 3.2       | kΩ   |
| C <sub>IN</sub>                       | Input capacitance          |                                                                               |                        | 5   |           | pF   |
| t <sub>DELAY</sub>                    | Fuse trip detection delay  |                                                                               | 128                    |     | 256       | μs   |
| t <sub>RISE</sub>                     | Fuse output rise time      | V <sub>BAT</sub> ≥ 8 V, C <sub>L</sub> = 1 nF, V <sub>OH</sub> = 0 V to 5 V   |                        | 5   | 20        | μs   |

## 7.21 Electrical Characteristics: Internal Temperature Sensor

| PARAMETER                                                   |                | TEST CONDITIONS                                             | MIN   | TYP   | MAX   | UNIT  |
|-------------------------------------------------------------|----------------|-------------------------------------------------------------|-------|-------|-------|-------|
| V <sub>TEMP</sub> Internal temperature sensor voltage drift |                | $V_{TEMPP}$                                                 | -1.9  | -2.0  | -2.1  |       |
|                                                             | sensor voltage | V <sub>TEMPP</sub> – V <sub>TEMPN</sub> , assured by design | 0.177 | 0.178 | 0.179 | mV/°C |



# 7.22 Electrical Characteristics: TS1, TS2, TS3, TS4

Typical values stated where  $T_A = 25^{\circ}$ C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}$ C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PAR                     | AMETER                            | TEST CONDITIONS                                           | MIN  | TYP  | MAX                     | UNIT   |
|-------------------------|-----------------------------------|-----------------------------------------------------------|------|------|-------------------------|--------|
| VINI                    | Input voltage                     | TS1, TS2, TS3, TS4, V <sub>BIAS</sub> = V <sub>REF1</sub> | -0.2 |      | 0.8 x V <sub>REF1</sub> |        |
|                         | range                             | TS1, TS2, TS3, TS4, $V_{BIAS} = V_{REG}$                  | -0.2 |      | $0.8 \times V_{REG}$    | V      |
| R <sub>NTC(PU)</sub>    | Internal pullup resistance        | TS1, TS2, TS3, TS4                                        | 14.4 | 18   | 21.6                    | kΩ     |
| R <sub>NTC(DRIFT)</sub> | Resistance drift over temperature | TS1, TS2, TS3, TS4                                        | -360 | -280 | -200                    | PPM/°C |

# 7.23 Electrical Characteristics: PTC, PTCEN

Typical values stated where  $T_A = 25$ °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PA                      | RAMETER                   | TEST CONDITIONS                                     | MIN | TYP | MAX  | UNIT |
|-------------------------|---------------------------|-----------------------------------------------------|-----|-----|------|------|
| R <sub>PTC(TRIP)</sub>  | PTC trip resistance       |                                                     | 1.2 | 2.5 | 3.95 | ΜΩ   |
| V <sub>PTC(TRIP)</sub>  | PTC trip voltage          | $V_{PTC(TRIP)} = V_{PTCEN} - V_{PTC}$               | 200 | 500 | 890  | mV   |
| I <sub>PTC</sub>        | Internal PTC current bias | $T_A = -40^{\circ}\text{C to } 110^{\circ}\text{C}$ | 200 | 290 | 350  | nA   |
| t <sub>PTC(DELAY)</sub> | PTC delay time            | $T_A = -40$ °C to 110°C                             | 40  | 80  | 145  | ms   |

# 7.24 Electrical Characteristics: Internal 1.8-V LDO

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| P                    | ARAMETER                                      | TEST CONDITIONS                                                                                | MIN    | TYP    | MAX  | UNIT |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------|--------|--------|------|------|
| $V_{REG}$            | Regulator voltage                             |                                                                                                | 1.6    | 1.8    | 2.0  | V    |
| $\Delta V_{O(TEMP)}$ | Regulator output over temperature             | $\Delta V_{REG}/\Delta T_A$ , $I_{REG} = 10 \text{ mA}$                                        |        | ±0.25% |      |      |
| $\Delta V_{O(LINE)}$ | Line regulation                               | $\Delta V_{REG}/\Delta V_{BAT}$ , $V_{BAT} = 10 \text{ mA}$                                    | -0 .6% |        | 0.5% |      |
| $\Delta V_{O(LOAD)}$ | Load regulation                               | $\Delta V_{REG}/\Delta I_{REG}$ , $I_{REG} = 0$ mA to 10 mA                                    | -1.5%  |        | 1.5% |      |
| I <sub>REG</sub>     | Regulator output current limit                | $V_{REG} = 0.9 \text{ x } V_{REG(NOM)}, V_{IN} > 2.2 \text{ V}$                                | 20     |        |      | mA   |
| I <sub>SC</sub>      | Regulator short-<br>circuit current limit     | $V_{REG} = 0 \times V_{REG(NOM)}$                                                              | 25     | 40     | 55   | mA   |
| PSRR <sub>REG</sub>  | Power supply rejection ratio                  | $\Delta V_{BAT}/\Delta V_{REG}$ , I <sub>REG</sub> = 10 mA ,V <sub>IN</sub> > 2.5 V, f = 10 Hz |        | 40     |      | dB   |
| V <sub>SLEW</sub>    | Slew rate<br>enhancement<br>voltage threshold | V <sub>REG</sub>                                                                               | 1.58   | 1.65   |      | V    |

# 7.25 Electrical Characteristics: High-Frequency Oscillator

|                                       | PARAMETER           | TEST CONDITIONS                                                      | MIN   | TYP    | MAX  | UNIT |
|---------------------------------------|---------------------|----------------------------------------------------------------------|-------|--------|------|------|
| $f_{HFO}$                             | Operating frequency |                                                                      |       | 16.78  |      | MHz  |
| f <sub>HFO(ERR)</sub> Frequency error | Fragues av arrar    | $T_A = -20$ °C to 70°C, includes frequency drift                     | -2.5% | ±0.25% | 2.5% |      |
|                                       | Frequency error     | $T_A = -40$ °C to 85°C, includes frequency drift                     | -3.5% | ±0.25% | 3.5% |      |
| t <sub>HFO(SU)</sub>                  | Start-up time       | $T_A = -20$ °C to 85°C, oscillator frequency within +/-3% of nominal |       |        | 4    | ms   |
| = (==)                                | ·                   | oscillator frequency within +/-3% of nominal                         |       |        | 100  | μs   |



# 7.26 Electrical Characteristics: Low-Frequency Oscillator

Typical values stated where  $T_A = 25$ °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| Р                      | PARAMETER                   | TEST CONDITIONS                                  | MIN   | TYP     | MAX  | UNIT |
|------------------------|-----------------------------|--------------------------------------------------|-------|---------|------|------|
| $f_{LFO}$              | Operating frequency         |                                                  |       | 262.144 |      | kHz  |
| f <sub>LFO(ERR)</sub>  | F                           | $T_A = -20$ °C to 70°C, includes frequency drift | -1.5% | ±0.25%  | 1.5% |      |
|                        | Frequency error             | $T_A = -40$ °C to 85°C, includes frequency drift | -2.5  | ±0.25   | 2.5  |      |
| f <sub>LFO(FAIL)</sub> | Failure detection frequency |                                                  | 30    | 80      | 100  | kHz  |

# 7.27 Electrical Characteristics: Voltage Reference 1

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| F                         | PARAMETER                  | TEST CONDITIONS                          | MIN  | TYP   | MAX  | UNIT   |
|---------------------------|----------------------------|------------------------------------------|------|-------|------|--------|
| V <sub>REF1</sub>         | Internal reference voltage | T <sub>A</sub> = 25°C, after trim        | 1.21 | 1.215 | 1.22 | V      |
|                           | Internal reference         | T <sub>A</sub> = 0°C to 60°C, after trim |      | ±50   |      | DDM/0C |
| V <sub>REF1</sub> (DRIFT) | voltage drift              | $T_A = -40$ °C to 85°C, after trim       |      | ±80   |      | PPM/°C |

# 7.28 Electrical Characteristics: Voltage Reference 2

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| F                 | PARAMETER                  | TEST CONDITIONS                          | MIN  | TYP   | MAX  | UNIT     |
|-------------------|----------------------------|------------------------------------------|------|-------|------|----------|
| V <sub>REF2</sub> | Internal reference voltage | $T_A = 25$ °C, after trim                | 1.22 | 1.225 | 1.23 | V        |
| V                 | Internal reference         | T <sub>A</sub> = 0°C to 60°C, after trim |      | ±50   |      | PPM/°C   |
| VREF2(DRIFT)      | voltage drift              | $T_A = -40$ °C to 85°C, after trim       |      | ±80   |      | PPIVI/*C |

## 7.29 Electrical Characteristics: Instruction Flash

Typical values stated where  $T_A = 25$ °C and VCC = 14.4 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER               |                                | TEST CONDITIONS        | MIN  | TYP | MAX | UNIT   |
|-------------------------|--------------------------------|------------------------|------|-----|-----|--------|
|                         | Data retention                 |                        | 10   |     |     | Years  |
|                         | Flash programming write cycles |                        | 1000 |     |     | Cycles |
| t <sub>PROGWORD</sub>   | Word programming time          | $T_A = -40$ °C to 85°C |      |     | 40  | μs     |
| t <sub>MASSERASE</sub>  | Mass-erase time                | $T_A = -40$ °C to 85°C |      |     | 40  | ms     |
| t <sub>PAGEERASE</sub>  | Page-erase time                | $T_A = -40$ °C to 85°C |      |     | 40  | ms     |
| I <sub>FLASHREAD</sub>  | Flash-read current             | $T_A = -40$ °C to 85°C |      |     | 2   | mA     |
| I <sub>FLASHWRITE</sub> | Flash-write current            | $T_A = -40$ °C to 85°C |      |     | 5   | mA     |
| I <sub>FLASHERASE</sub> | Flash-erase current            | $T_A = -40$ °C to 85°C |      |     | 15  | mA     |

#### 7.30 Electrical Characteristics: Data Flash

| P                     | PARAMETER                      | TEST CONDITIONS                                    | MIN   | TYP | MAX | UNIT   |
|-----------------------|--------------------------------|----------------------------------------------------|-------|-----|-----|--------|
|                       | Data retention                 |                                                    | 10    |     |     | Years  |
|                       | Flash programming write cycles |                                                    | 20000 |     |     | Cycles |
| t <sub>PROGWORD</sub> | Word programming time          | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ |       |     | 40  | μs     |



# Electrical Characteristics: Data Flash (接下页)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| F                       | PARAMETER           | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
|-------------------------|---------------------|------------------------|-----|-----|-----|------|
| t <sub>MASSERASE</sub>  | Mass-erase time     | $T_A = -40$ °C to 85°C |     |     | 40  | ms   |
| t <sub>PAGEERASE</sub>  | Page-erase time     | $T_A = -40$ °C to 85°C |     |     | 40  | ms   |
| I <sub>FLASHREAD</sub>  | Flash-read current  | $T_A = -40$ °C to 85°C |     |     | 1   | mA   |
| I <sub>FLASHWRITE</sub> | Flash-write current | $T_A = -40$ °C to 85°C |     |     | 5   | mA   |
| I <sub>FLASHERASE</sub> | Flash-erase current | $T_A = -40$ °C to 85°C |     |     | 15  | mA   |

# 7.31 Electrical Characteristics: OCD, SCC, SCD1, SCD2 Current Protection Thresholds

|                                                        | PARAMETER                                                                                   | TEST CONDITIONS                                                                               | MIN   | TYP   | MAX  | UNIT |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|------|------|
| V <sub>OCD</sub> OCD detection threshold voltage range | OCD detection                                                                               | V <sub>OCD</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 1  | -16.6 |       | -100 | mV   |
|                                                        | $V_{OCD} = V_{SRP} - V_{SRN}$ , AFE PROTECTION CONTROL[RSNS] = 0                            | -8.3                                                                                          |       | -50   | IIIV |      |
| ۸۷/ ۵۵-                                                | OCD detection threshold voltage                                                             | $V_{OCD} = V_{SRP} - V_{SRN}$ , AFE PROTECTION CONTROL[RSNS] = 1                              |       | -5.56 |      | mV   |
| ΔV <sub>OCD</sub> threshold voltage program step       | $V_{OCD} = V_{SRP} - V_{SRN}$ , AFE PROTECTION CONTROL[RSNS] = 0                            |                                                                                               | -2.78 |       | IIIV |      |
| V                                                      | SCC detection                                                                               | $V_{SCC} = V_{SRP} - V_{SRN}$ , AFE PROTECTION CONTROL[RSNS] = 1                              | 44.4  |       | 200  | mV   |
| V <sub>SCC</sub>                                       | threshold voltage range                                                                     | $V_{SCC} = V_{SRP} - V_{SRN}$ , AFE PROTECTION CONTROL[RSNS] = 0                              | 22.2  |       | 100  | IIIV |
| <b>A</b> \/                                            | SCC detection                                                                               | V <sub>SCC</sub> = V <sub>SRP</sub> – V <sub>SRN,</sub> AFE PROTECTION<br>CONTROL[RSNS] = 1   |       | 22.2  |      | m)/  |
| ΔV <sub>SCC</sub> threshold voltage program step       | V <sub>SCC</sub> = V <sub>SRP</sub> - V <sub>SRN,</sub> AFE PROTECTION<br>CONTROL[RSNS] = 0 |                                                                                               | 11.1  |       | mV   |      |
| SC.                                                    | SCD1 detection                                                                              | V <sub>SCD1</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 1 | -44.4 |       | -200 |      |
| V <sub>SCD1</sub>                                      | threshold voltage range                                                                     | V <sub>SCD1</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 0 | -22.2 |       | -100 | mV   |
| <b>A</b> )/                                            | SCD1 detection                                                                              | V <sub>SCD1</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 1 |       | -22.2 |      | \/   |
| ΔV <sub>SCD1</sub>                                     | threshold voltage program step                                                              | V <sub>SCD1</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 0 |       | -11.1 |      | mV   |
|                                                        | SCD2 detection                                                                              | V <sub>SCD2</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 1 | -44.4 |       | -200 |      |
| V <sub>SCD2</sub>                                      | threshold voltage range                                                                     | V <sub>SCD2</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 0 | -22.2 |       | -100 | mV   |
| $\Delta V_{SCD2}$                                      | SCD2 detection                                                                              | V <sub>SCD2</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 1 |       | -22.2 |      |      |
|                                                        | threshold voltage<br>program step                                                           | V <sub>SCD2</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , AFE PROTECTION<br>CONTROL[RSNS] = 0 |       | -11.1 |      | mV   |
| V <sub>OFFSET</sub>                                    | OCD, SCC, and SCDx offset error                                                             | Post-trim                                                                                     | -2.5  |       | 2.5  | mV   |
| V                                                      | OCD, SCC, and SCDx                                                                          | No trim                                                                                       | -10%  |       | 10%  |      |
| V <sub>SCALE</sub>                                     | scale error                                                                                 | Post-trim                                                                                     | -5%   |       | 5%   |      |



# 7.32 Timing Requirements: OCD, SCC, SCD1, SCD2 Current Protection Timing

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                     |                                             |                                                                                                   | MIN  | NOM  | MAX  | UNIT |
|---------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>OCD</sub>    | OCD detection delay time                    |                                                                                                   | 1    |      | 31   | ms   |
| $\Delta t_{OCD}$    | OCD detection<br>delay time<br>program step |                                                                                                   |      | 2    |      | ms   |
| t <sub>SCC</sub>    | SCC detection delay time                    |                                                                                                   | 0    |      | 915  | μs   |
| $\Delta t_{SCC}$    | SCC detection<br>delay time<br>program step |                                                                                                   |      | 61   |      | μs   |
| . SCD               | SCD1 detection                              | AFE PROTECTION CONTROL[SCDDx2] = 0                                                                | 0    |      | 915  |      |
| t <sub>SCD1</sub>   | delay time                                  | AFE PROTECTION CONTROL[SCDDx2] = 1                                                                | 0    |      | 1850 | μs   |
|                     | SCD1 detection                              | AFE PROTECTION CONTROL[SCDDx2] = 0                                                                |      | 61   |      |      |
| ∆t <sub>SCD1</sub>  | delay time<br>program step                  | AFE PROTECTION CONTROL[SCDDx2] = 1                                                                |      | 121  |      | μs   |
|                     | SCD2 detection                              | AFE PROTECTION CONTROL[SCDDx2] = 0                                                                | 0    |      | 458  |      |
| t <sub>SCD2</sub>   | delay time                                  | AFE PROTECTION CONTROL[SCDDx2] = 1                                                                | 0    |      | 915  | μs   |
|                     | SCD2 detection                              | AFE PROTECTION CONTROL[SCDDx2] = 0                                                                |      | 30.5 |      |      |
| ∆t <sub>SCD2</sub>  | delay time<br>program step                  | AFE PROTECTION CONTROL[SCDDx2] = 1                                                                |      | 61   |      | μs   |
| t <sub>DETECT</sub> | Current fault detect time                   | $V_{SRP} - V_{SRN} = V_T - 3$ mV for OCD, SCD1, and SC2, $V_{SRP} - V_{SRN} = V_T + 3$ mV for SCC |      |      | 160  | μs   |
| t <sub>ACC</sub>    | Current fault delay time accuracy           | Max delay setting                                                                                 | -10% |      | 10%  |      |

# 7.33 Timing Requirements: SMBus

|                        |                                         |                                        | MIN | NOM  | MAX  | UNIT |
|------------------------|-----------------------------------------|----------------------------------------|-----|------|------|------|
| f <sub>SMB</sub>       | SMBus operating frequency               | SLAVE mode, SMBC 50% duty cycle        | 10  |      | 100  | kHz  |
| f <sub>MAS</sub>       | SMBus master clock frequency            | MASTER mode, no clock low slave extend |     | 51.2 |      | kHz  |
| t <sub>BUF</sub>       | Bus free time between start and stop    |                                        | 4.7 |      |      | μs   |
| t <sub>HD(START)</sub> | Hold time after (repeated) start        |                                        | 4.0 |      |      | μs   |
| t <sub>SU(START)</sub> | Repeated start setup time               |                                        | 4.7 |      |      | μs   |
| t <sub>SU(STOP)</sub>  | Stop setup time                         |                                        | 4.0 |      |      | μs   |
| t <sub>HD(DATA)</sub>  | Data hold time                          |                                        | 300 |      |      | ns   |
| t <sub>SU(DATA)</sub>  | Data setup time                         |                                        | 250 |      |      | ns   |
| t <sub>TIMEOUT</sub>   | Error signal detect time                |                                        | 25  |      | 35   | ms   |
| $t_{LOW}$              | Clock low period                        |                                        | 4.7 |      |      | μs   |
| t <sub>HIGH</sub>      | Clock high period                       |                                        | 4.0 |      | 50   | μs   |
| t <sub>R</sub>         | Clock rise time                         | 10% to 90%                             |     |      | 1000 | ns   |
| t <sub>F</sub>         | Clock fall time                         | 90% to 10%                             |     |      | 300  | ns   |
| t <sub>LOW(SEXT)</sub> | Cumulative clock low slave extend time  |                                        |     |      | 25   | ms   |
| t <sub>LOW(MEXT)</sub> | Cumulative clock low master extend time |                                        |     |      | 10   | ms   |



# 7.34 Timing Requirements: SMBus XL

|                        |                                      |            | MIN | NOM MAX | UNIT |
|------------------------|--------------------------------------|------------|-----|---------|------|
| f <sub>SMBXL</sub>     | SMBus XL operating frequency         | SLAVE mode | 40  | 400     | kHz  |
| t <sub>BUF</sub>       | Bus free time between start and stop |            | 4.7 |         | μs   |
| t <sub>HD(START)</sub> | Hold time after (repeated) start     |            | 4.0 |         | μs   |
| t <sub>SU(START)</sub> | Repeated start setup time            |            | 4.7 |         | μs   |
| t <sub>SU(STOP)</sub>  | Stop setup time                      |            | 4.0 |         | μs   |
| t <sub>TIMEOUT</sub>   | Error signal detect time             |            | 5   | 20      | ms   |
| t <sub>LOW</sub>       | Clock low period                     |            |     | 20      | μs   |
| t <sub>HIGH</sub>      | Clock high period                    |            |     | 20      | μs   |



图 4. SMBus Timing Diagram



# 7.35 Typical Characteristics



# TEXAS INSTRUMENTS

# Typical Characteristics (接下页)



图 11. Short Circuit Charge Protection Threshold vs.
Temperature



图 13. Short Circuit Discharge 2 Protection Threshold vs.
Temperature



图 15. Short Circuit Charge Current Delay Time vs. Temperature



Threshold setting is 11 ms.

图 12. Short Circuit Discharge 1 Protection Threshold vs. Temperature



图 14. Overcurrent Delay Time vs. Temperature



Threshold setting is 465 µs (including internal delay).

图 16. Short Circuit Discharge 1 Delay Time vs. Temperature



# Typical Characteristics (接下页)





# 8 Detailed Description

#### 8.1 Overview

The bq40z50 device, incorporating patented Impedance Track™ technology, provides cell balancing while charging or at rest. This fully integrated, single-chip, pack-based solution provides a rich array of features for gas gauging, protection, and authentication for 1-series, 2-series, 3-series, and 4-series cell Li-lon and Li-Polymer battery packs, including a diagnostic lifetime data monitor and black box recorder.

# 8.2 Functional Block Diagram





# 8.3 Feature Description

# 8.3.1 Primary (1st Level) Safety Features

The bq40z50 supports a wide range of battery and system protection features that can easily be configured. See the bq40z50 Technical Reference Manual (SLUUA43) for detailed descriptions of each protection function.

The primary safety features include:

- Cell Overvoltage Protection
- Cell Undervoltage Protection
- Cell Undervoltage Protection Compensated
- Overcurrent in Charge Protection
- Overcurrent in Discharge Protection
- Overload in Discharge Protection
- Short Circuit in Charge Protection
- · Short Circuit in Discharge Protection
- Overtemperature in Charge Protection
- · Overtemperature in Discharge Protection
- Undertemperature in Charge Protection
- Undertemperature in Discharge Protection
- Overtemperature FET protection
- Precharge Timeout Protection
- Host Watchdog Timeout Protection
- Fast Charge Timeout Protection
- Overcharge Protection
- Overcharging Voltage Protection
- Overcharging Current Protection
- Over Precharge Current Protection

#### 8.3.2 Secondary (2nd Level) Safety Features

The secondary safety features of the bq40z50 can be used to indicate more serious faults via the FUSE pin. This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging or discharging. See the bq40z50 Technical Reference Manual (SLUUA43) for detailed descriptions of each protection function.

The secondary safety features provide protection against:

- Safety Overvoltage Permanent Failure
- Safety Undervoltage Permanent Failure
- Safety Overtemperature Permanent Failure
- Safety FET Overtemperature Permanent Failure
- Qmax Imbalance Permanent Failure
- Impedance Imbalance Permanent Failure
- Capacity Degradation Permanent Failure
- Cell Balancing Permanent Failure
- Fuse Failure Permanent Failure
- PTC Permanent Failure
- Voltage Imbalance at Rest Permanent Failure
- Voltage Imbalance Active Permanent Failure
- Charge FET Permanent Failure
- Discharge FET Permanent Failure
- AFE Register Permanent Failure
- AFE Communication Permanent Failure
- Second Level Protector Permanent Failure



# Feature Description (接下页)

- Instruction Flash Checksum Permanent Failure
- Open Cell Connection Permanent Failure
- Data Flash Permanent Failure
- Open Thermistor Permanent Failure

# 8.3.3 Charge Control Features

The bg40z50 charge control features include:

- Supports JEITA temperature ranges. Reports charging voltage and charging current according to the active temperature range
- Handles more complex charging profiles. Allows for splitting the standard temperature range into two subranges and allows for varying the charging current according to the cell voltage
- Reports the appropriate charging current needed for constant current charging and the appropriate charging voltage needed for constant voltage charging to a smart charger using SMBus broadcasts
- Reduces the charge difference of the battery cells in fully charged state of the battery pack gradually using a
  voltage-based cell balancing algorithm during charging. A voltage threshold can be set up for cell balancing to
  be active. This prevents fully charged cells from overcharging and causing excessive degradation and also
  increases the usable pack energy by preventing premature charge termination.
- Supports pre-charging/zero-volt charging
- Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
- Reports charging fault and also indicates charge status via charge and discharge alarms

#### 8.3.4 Gas Gauging

The bq40z50 uses the Impedance Track algorithm to measure and calculate the available capacity in battery cells. The bq40z50 accumulates a measure of charge and discharge currents and compensates the charge current measurement for the temperature and state-of-charge of the battery. The bq40z50 estimates self-discharge of the battery and also adjusts the self-discharge estimation based on temperature. The device also has TURBO BOOST mode support, which enables the bq40z50 to provide the necessary data for the MCU to determine what level of peak power consumption can be applied without causing a system reset or transient battery voltage level spike to trigger termination flags. See the bq40z50 Technical Reference Manual (SLUUA43) for further details.

#### 8.3.5 Configuration

#### 8.3.5.1 Oscillator Function

The bq40z50 fully integrates the system oscillators and does not require any external components to support this feature.

#### 8.3.5.2 System Present Operation

The bq40z50 checks the  $\overline{\text{PRES}}$  pin periodically (1 s). If  $\overline{\text{PRES}}$  input is pulled to ground by the external system, the bq40z50 detects this as system present.

# 8.3.5.3 Emergency Shutdown

For battery maintenance, the emergency shutdown feature enables a push button action connecting the SHUTDN pin to shutdown an embedded battery pack system before removing the battery. A high-to-low transition of the SHUTDN pin signals the bq40z50 to turn off both CHG and DSG FETs, disconnecting the power from the system to safely remove the battery pack. The CHG and DSG FETs can be turned on again by another high-to-low transition detected by the SHUTDN pin or when a data flash configurable timeout is reached.

#### 8.3.5.4 1-Series, 2-Series, 3-Series, or 4-Series Cell Configuration

In a 1-series cell configuration, VC4 is shorted to VC, VC2 and VC1. In a 2-series cell configuration, VC4 is shorted to VC3 and VC2. In a 3-series cell configuration, VC4 is shorted to VC3.



# Feature Description (接下页)

#### 8.3.5.5 Cell Balancing

The device supports cell balancing by bypassing the current of each cell during charging or at rest. If the device's internal bypass is used, up to 10 mA can be bypassed and multiple cells can be bypassed at the same time. Higher cell balance current can be achieved by using an external cell balancing circuit. In external cell balancing mode, only one cell at a time can be balanced.

The cell balancing algorithm determines the amount of charge needed to be bypassed to balance the capacity of all cells.

#### 8.3.6 Battery Parameter Measurements

# 8.3.6.1 Charge and Discharge Counting

The bq40z50 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell and battery voltage and temperature measurement.

The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage drop across a small-value sense resistor between the SRP and SRN terminals. The integrating ADC measures bipolar signals from -0.1~V to 0.1~V. The bq40z50 detects charge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is positive, and discharge activity when  $V_{SR} = V_{(SRP)} - V_{(SRN)}$  is negative. The bq40z50 continuously integrates the signal over time, using an internal counter. The fundamental rate of the counter is 0.26~Nh.

#### 8.3.7 Battery Trip Point (BTP)

Required for WIN8 OS, the battery trip point (BTP) feature indicates when the RSOC of a battery pack has depleted to a certain value set in a DF register. This feature allows a host to program two capacity-based thresholds that govern the triggering of a BTP interrupt on the BTP\_INT pin and the setting or clearing of the OperationStatus[BTP\_INT] on the basis of RemainingCapacity().

An internal weak pull-up is applied when the BTP feature is active. Depending on the <u>system</u> design, an <u>external</u> pull-up may be required to put on the BTP\_INT pin. See <u>Electrical Characteristics</u>: <u>PRES</u>, <u>BTP\_INT</u>, <u>DISP</u> for details.

#### 8.3.8 Lifetime Data Logging Features

The bq40z50 offers lifetime data logging for several critical battery parameters. The following parameters are updated every 10 hours if a difference is detected between values in RAM and data flash:

- Maximum and Minimum Cell Voltages
- Maximum Delta Cell Voltage
- Maximum Charge Current
- Maximum Discharge Current
- Maximum Average Discharge Current
- Maximum Average Discharge Power
- Maximum and Minimum Cell Temperature
- Maximum Delta Cell Temperature
- Maximum and Minimum Internal Sensor Temperature
- Maximum FET Temperature
- Number of Safety Events Occurrences and the Last Cycle of the Occurrence
- Number of Valid Charge Termination and the Last Cycle of the Valid Charge Termination
- Number of Qmax and Ra Updates and the Last Cycle of the Qmax and Ra Updates
- Number of Shutdown Events
- · Cell Balancing Time for Each Cell
  - (This data is updated every 2 hours if a difference is detected.)
- Total FW Runtime and Time Spent in Each Temperature Range (This data is updated every 2 hours if a difference is detected.)



# Feature Description (接下页)

#### 8.3.9 Authentication

The bq40z50 supports authentication by the host using SHA-1.

#### 8.3.10 LED Display

The bq40z50 can drive a 3-, 4-, or 5- segment LED display for remaining capacity indication and/or a permanent fail (PF) error code indication.

#### 8.3.11 Voltage

The bq40z50 updates the individual series cell voltages at 0.25-second intervals. The internal ADC of the bq40z50 measures the voltage, and scales and calibrates it appropriately. This data is also used to calculate the impedance of the cell for the Impedance Track gas gauging.

#### 8.3.12 Current

The bq40z50 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 1-m $\Omega$  to 3-m $\Omega$  typ. sense resistor.

#### 8.3.13 Temperature

The bq40z50 has an internal temperature sensor and inputs for four external temperature sensors. All five temperature sensor options can be individually enabled and configured for cell or FET temperature usage. Two configurable thermistor models are provided to allow the monitoring of cell temperature in addition to FET temperature, which use a different thermistor profile.

#### 8.3.14 Communications

The bq40z50 uses SMBus v1.1 with MASTER mode and packet error checking (PEC) options per the SBS specification.

## 8.3.14.1 SMBus On and Off State

The bq40z50 detects an SMBus off state when SMBC and SMBD are low for two or more seconds. Clearing this state requires that either SMBC or SMBD transition high. The communication bus will resume activity within 1 ms.

## 8.3.14.2 SBS Commands

See the bg40z50 Technical Reference Manual (SLUUA43) for further details.

#### 8.4 Device Functional Modes

The ba40z50 supports three power modes to reduce power consumption:

- In NORMAL mode, the bq40z50 performs measurements, calculations, protection decisions, and data updates in 250-ms intervals. Between these intervals, the bq40z50 is in a reduced power stage.
- In SLEEP mode, the bq40z50 performs measurements, calculations, protection decisions, and data updates in adjustable time intervals. Between these intervals, the bq40z50 is in a reduced power stage. The bq40z50 has a wake function that enables exit from SLEEP mode when current flow or failure is detected.
- In SHUTDOWN mode, the bq40z50 is completely disabled.



# 9 Applications and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The bq40z50 is a gas gauge with primary protection support, and that can be used with a 1-series to 4-series Li-lon/Li Polymer battery pack. To implement and design a comprehensive set of parameters for a specific battery pack, users need the Battery Management Studio (bqSTUDIO) graphical user-interface tool installed on a PC during development. The firmware installed on the bqSTUDIO tool has default values for this product, which are summarized in the bq40z50 Technical Reference Manual (SLUUA43). Using the bqSTUDIO tool, these default values can be changed to cater to specific application requirements during development once the system parameters, such as fault trigger thresholds for protection, enable/disable of certain features for operation, configuration of cells, chemistry that best matches the cell used, and more are known. This data is referred to as the "golden image."



# 9.2 Typical Applications



图 21. Application Schematic



# Typical Applications (接下页)

#### 9.2.1 Design Requirements

表 1 shows the default settings for the main parameters. Use the bqSTUDIO tool to update the settings to meet the specific application or battery pack configuration requirements.

The device should be calibrated before any gauging test. Follow the bqSTUDIO **Calibration** page to calibrate the device, and use the bqSTUDIO **Chemistry** page to update the match chemistry profile to the device.

|  | 表 | 1. | Design | <b>Parameters</b> |
|--|---|----|--------|-------------------|
|--|---|----|--------|-------------------|

| DESIGN PARAMETER                                    | EXAMPLE                                        |
|-----------------------------------------------------|------------------------------------------------|
| Cell Configuration                                  | 3s1p (3-series with 1 Parallel) <sup>(1)</sup> |
| Design Capacity                                     | 4400 mAh                                       |
| Device Chemistry                                    | 1210 (LiCoO2/graphitized carbon)               |
| Cell Overvoltage at Standard Temperature            | 4300 mV                                        |
| Cell Undervoltage                                   | 2500 mV                                        |
| Shutdown Voltage                                    | 2300 mV                                        |
| Overcurrent in CHARGE Mode                          | 6000 mA                                        |
| Overcurrent in DISCHARGE Mode                       | -6000 mA                                       |
| Short Circuit in CHARGE Mode                        | 0.1 V/Rsense across SRP, SRN                   |
| Short Circuit in DISCHARGE Mode                     | 0.1 V/Rsense across SRP, SRN                   |
| Safety Overvoltage                                  | 4500 mV                                        |
| Cell Balancing                                      | Disabled                                       |
| Internal and External Temperature Sensor            | External Temperature Sensor is used.           |
| Undertemperature Charging                           | 0°C                                            |
| Undertemperature Discharging                        | 0°C                                            |
| BROADCAST Mode                                      | Disabled                                       |
| Battery Trip Point (BTP) with active high interrupt | Disabled                                       |

<sup>(1)</sup> When using the device the first time, if the a 1-s or 2-s battery pack is used, then a charger or power supply should be connected to the PACK+ terminal to prevent device shutdown. Then update the cell configuration (see the bq40z50 Technical Reference Manual (SLUUA43) for details) before removing the charger connection.

#### 9.2.2 Detailed Design Procedure

# 9.2.2.1 High-Current Path

The high-current path begins at the PACK+ terminal of the battery pack. As charge current travels through the pack, it finds its way through protection FETs, a chemical fuse, the lithium-ion cells and cell connections, and the sense resistor, and then returns to the PACK− terminal (see ₹ 22). In addition, some components are placed across the PACK+ and PACK− terminals to reduce effects from electrostatic discharge.

#### 9.2.2.1.1 Protection FETs

Select the N-channel charge and discharge FETs for a given application. Most portable battery applications are a good match for the CSD17308Q3. The TI CSD17308Q3 is a 47A, 30-V device with Rds(on) of 8.2 m $\Omega$  when the gate drive voltage is 8 V.

If a precharge FET is used, R1 is calculated to limit the precharge current to the desired rate. Be sure to account for the power dissipation of the series resistor. The precharge current is limited to  $(V_{CHARGER} - V_{BAT})/R1$  and maximum power dissipation is  $(V_{CHARGER} - V_{bat})^2/R1$ .

The gates of all protection FETs are pulled to the source with a high-value resistor between the gate and source to ensure they are turned off if the gate drive is open.

Capacitors C1 and C2 help protect the FETs during an ESD event. Using two devices ensures normal operation if one becomes shorted. To have good ESD protection, the copper trace inductance of the capacitor leads must be designed to be as short and wide as possible. Ensure that the voltage rating of both C1 and C2 are adequate to hold off the applied voltage if one of the capacitors becomes shorted.





图 22. bq40z50 Protection FETs

#### 9.2.2.1.2 Chemical Fuse

The chemical fuse (Dexerials, Uchihashi, and so forth) is ignited under command from either the bq294700 secondary voltage protection IC or from the FUSE pin of the gas gauge. Either of these events applies a positive voltage to the gate of Q5, shown in ₹ 23, which then sinks current from the third terminal of the fuse, causing it to ignite and open permanently.

It is important to carefully review the fuse specifications and match the required ignition current to that available from the N-channel FET. Ensure that the proper voltage, current, and Rds(on) ratings are used for this device. The fuse control circuit is discussed in detail in *FUSE Circuitry*.





图 23. FUSE Circuit

#### 9.2.2.1.3 Lithium-Ion Cell Connections

The important part to remember about the cell connections is that high current flows through the top and bottom connections; therefore, the voltage sense leads at these points must be made with a Kelvin connection to avoid any errors due to a drop in the high-current copper trace. The location marked 4P in 24 indicates the Kelvin connection of the most positive battery node. The connection marked 1N is equally important. The VC5 pin (a ground reference for cell voltage measurement), which is in the older generation devices, is not in the bq40z50 device. Therefore, the single-point connection at 1N to the low-current ground is needed to avoid an undesired voltage drop through long traces while the gas gauge is measuring the bottom cell voltage.



图 24. Lithium-Ion Cell Connections



#### 9.2.2.1.4 Sense Resistor

As with the cell connections, the quality of the Kelvin connections at the sense resistor is critical. The sense resistor must have a temperature coefficient no greater than 50 ppm in order to minimize current measurement drift with temperature. Choose the value of the sense resistor to correspond to the available overcurrent and short-circuit ranges of the bq40z50. Select the smallest value possible to minimize the negative voltage generated on the bq40z50  $V_{SS}$  node(s) during a short circuit. This pin has an absolute minimum of -0.3 V. Parallel resistors can be used as long as good Kelvin sensing is ensured. The device is designed to support a 1-m $\Omega$  to 3-m $\Omega$  sense resistor.

The ground scheme of bq40z50 is different from the older generation devices. In previous devices, the device ground (or low current ground) is connected to the SRN side of the Rsense resistor pad. The bq40z50, however, connects the low-current ground on the SRP side of the Rsense resistor pad, close to the battery 1N terminal (see *Lithium-lon Cell Connections*). This is because the bq40z50 has one less VC pin (a ground reference pin VC5) compared to the previous devices. The pin was removed and was internally combined to SRP.



图 25. Sense Resistor

#### 9.2.2.1.5 ESD Mitigation

A pair of series 0.1-µF ceramic capacitors is placed across the PACK+ and PACK- terminals to help in the mitigation of external electrostatic discharges. The two devices in series ensure continued operation of the pack if one of the capacitors becomes shorted.

Optionally, a tranzorb such as the SMBJ2A can be placed across the terminals to further improve ESD immunity.

#### 9.2.2.2 Gas Gauge Circuit

The Gas Gauge Circuit includes the bq40z50 and its peripheral components. These components are divided into the following groups: Differential Low-Pass Filter, PBI, System Present, SMBus Communication, FUSE circuit, and LED.

#### 9.2.2.2.1 Coulomb-Counting Interface

The bq40z50 uses an integrating delta-sigma ADC for current measurements. Add a  $100-\Omega$  resistor from the sense resistor to the SRP and SRN inputs of the device. Place a  $0.1-\mu F$  (C18) filter capacitor across the SRP and SRN inputs. Optional  $0.1-\mu F$  filter capacitors (C19 and C20) can be added for additional noise filtering, if required for your circuit.



图 26. Differential Filter



#### 9.2.2.2.2 Power Supply Decoupling and PBI

The bq40z50 has an internal LDO that is internally compensated and does not require an external decoupling capacitor.

The PBI pin is used as a power supply backup input pin providing power during brief transient power outages. A standard 2.2-µF ceramic capacitor is connected from the PBI pin to ground as shown in ₹ 27.



图 27. Power Supply Decoupling

## 9.2.2.2.3 System Present

The System Present signal is used to inform the gas gauge whether the pack is installed into or removed from the system. In the host system, this pin is grounded. The PRES pin of the bq40z50 is occasionally sampled to test for system present. To save power, an internal pullup is provided by the gas gauge during a brief 4- $\mu$ s sampling pulse once per second. A resistor can be used to pull the signal low and the resistance must be 20 k $\Omega$  or lower to insure that the test pulse is lower than the VIL limit. The pull-up current source is typically 10  $\mu$ A to 20  $\mu$ A.



图 28. System Present Pull-Down Resistor

Because the System Present signal is part of the pack connector interface to the outside world, it must be protected from external electrostatic discharge events. An integrated ESD protection on the PRES device pin reduces the external protection requirement to just R29 for an 8-kV ESD contact rating. However, if it is possible that the System Present signal may short to PACK+, then R28 and D4 must be included for high-voltage protection.



图 29. System Present ESD and Short Protection

#### 9.2.2.2.4 SMBus Communication

The SMBus clock and data pins have integrated high-voltage ESD protection circuits, however, adding a Zener diode (D2 and D3) and series resistor (R24 and R26) provides more robust ESD performance.

The SMBus clock and data lines have internal pulldown. When the gas gauge senses that both lines are low (such as during removal of the pack), the device performs auto-offset calibration and then goes into SLEEP mode to conserve power.





图 30. ESD Protection for SMB Communication

#### 9.2.2.2.5 FUSE Circuitry

The FUSE pin of the bq40z50 is designed to ignite the chemical fuse if one of the various safety criteria is violated. The FUSE pin also monitors the state of the secondary-voltage protection IC. Q5 ignites the chemical fuse when its gate is high. The 7-V output of the bq294700 is divided by R16 and R6, which provides adequate gate drive for Q5 while guarding against excessive back current into the bq294700 if the FUSE signal is high.

Using C3 is generally a good practice, especially for RFI immunity. C3 may be removed, if desired, because the chemical fuse is a comparatively slow device and is not affected by any sub-microsecond glitches that come from the FUSE output during the cell connection process.



图 31. FUSE Circuit



When the bq40z50 is commanded to ignite the chemical fuse, the FUSE pin activates to give a typical 8-V output. The new design makes it possible to use a higher Vgs FET for Q5. This improves the robustness of the system, as well as widens the choices for Q5.

#### 9.2.2.3 Secondary-Current Protection

The bq40z50 provides secondary overcurrent and short-circuit protection, cell balancing, cell voltage multiplexing, and voltage translation. The following discussion examines Cell and Battery Inputs, Pack and FET Control, Temperature Output, and Cell Balancing.

# 9.2.2.3.1 Cell and Battery Inputs

Each cell input is conditioned with a simple RC filter, which provides ESD protection during cell connect and acts to filter unwanted voltage transients. The resistor value allows some trade-off for cell balancing versus safety protection.

The integrated cell balancing FETs allow the AFE to bypass cell current around a given cell or numerous cells, effectively balancing the entire battery stack. External series resistors placed between the cell connections and the VCx I/O pins set the balancing current magnitude. The internal FETs provide a 200- $\Omega$  resistance (2 V < VDS < 4 V). Series input resistors between 100  $\Omega$  and 1 k $\Omega$  are recommended for effective cell balancing.

The BAT input uses a diode (D1) to isolate and decouple it from the cells in the event of a transient dip in voltage caused by a short-circuit event.

Also, as described in *High-Current Path*, the top and bottom nodes of the cells must be sensed at the battery connections with a Kelvin connection to prevent voltage sensing errors caused by a drop in the high-current PCB copper.



图 32. Cell and BAT Inputs

#### 9.2.2.3.2 External Cell Balancing

Internal cell balancing can only support up to 10 mA. External cell balancing provide as another option for faster cell balancing. For details, refer to the application note, *Fast Cell Balancing Using External MOSFET* (SLUA420).

37



#### 9.2.2.3.3 PACK and FET Control

The PACK and  $V_{CC}$  inputs provide power to the bq40z50 from the charger. The PACK input also provides a method to measure and detect the presence of a charger. The PACK input uses a 100- $\Omega$  resistor; whereas, the  $V_{CC}$  input uses a diode to guard against input transients and prevents mis-operation of the date driver during short-circuit events.



图 33. bq40z50 PACK and FET Control

The N-channel charge and discharge FETs are controlled with 5.1-k $\Omega$  series gate resistors, which provide a switching time constant of a few microseconds. The 10-M $\Omega$  resistors ensure that the FETs are off in the event of an open connection to the FET drivers. Q4 is provided to protect the discharge FET (Q3) in the event of a reverse-connected charger. Without Q4, Q3 can be driven into its linear region and suffer severe damage if the PACK+ input becomes slightly negative.

Q4 turns on in that case to protect Q3 by shorting its gate to source. To use the simple ground gate circuit, the FET must have a low gate turn-on threshold. If it is desired to use a more standard device, such as the 2N7002 as the reference schematic, the gate should be biased up to 3.3 V with a high-value resistor. The bq40z50 device has the capability to provide a current-limited charging path typically used for low battery voltage or low temperature charging. The bq40z50 device uses an external P-channel, pre-charge FET controlled by PCHG.

#### 9.2.2.3.4 Temperature Output

For the bq40z50 device, TS1, TS2, TS3, and TS4 provide thermistor drive-under program control. Each pin can be enabled with an integrated 18-k $\Omega$  (typical) linearization pullup resistor to support the use of a 10-k $\Omega$  at 25°C (103) NTC external thermistor such as a Mitsubishi BN35-3H103. The reference design includes four 10-k $\Omega$  thermistors: RT1, RT2, RT3, and RT4. The bq40z50 device supports up to four external thermistors. Connect unused thermistor pins to V<sub>SS</sub>.





图 34. Thermistor Drive

#### 9.2.2.3.5 LEDs

Three LED control outputs provide constant current sinks for the driving external LEDs. These outputs are configured to provide voltage and control for up to 5 LEDs. No external bias voltage is required. Unused LEDCNTL pins can remain open or they can be connected to  $V_{SS}$ . The DISP pin should be connected to  $V_{SS}$ , if the LED feature is not used.



图 35. LEDs

#### 9.2.2.3.6 Safety PTC Thermistor

The bq40z50 device provides support for a safety PTC thermistor. The PTC thermistor is connected between the PTC pin and  $V_{SS}$ . It can be placed close to the CHG/DSG FETs to monitor the temperature. The PTC pin outputs a very small current, typical ~370 nA, and the PTC fault will be triggered at ~0.7 V typical. A PTC fault is one of the permanent failure modes. It can only be cleared by a POR.

To disable this feature, connect a 10-k $\Omega$  resistor between PTC and V<sub>SS</sub>.





图 36. PTC Thermistor

# TEXAS INSTRUMENTS

#### 9.2.3 Application Curves





# 10 Power Supply Recommendations

The device manages its supply voltage dynamically according to the operation conditions. Normally, the BAT input is the primary power source to the device. The BAT pin should be connected to the positive termination of the battery stack. The input voltage for the BAT pin ranges from 2.2 V to 26 V.

The VCC pin is the secondary power input, which activates when the BAT voltage falls below minimum Vcc. This allows the device to source power from a charger (if present) connected to the PACK pin. The VCC pin should be connected to the common drain of the CHG and DSG FETs. The charger input should be connected to the PACK pin.



# 11 Layout

#### 11.1 Layout Guidelines

A battery fuel gauge circuit board is a challenging environment due to the fundamental incompatibility of high-current traces and ultra-low current semiconductor devices. The best way to protect against unwanted trace-to-trace coupling is with a component placement, such as that shown in \$\mathbb{Z}\$ 43, where the high-current section is on the opposite side of the board from the electronic devices. Clearly this is not possible in many situations due to mechanical constraints. Still, every attempt should be made to route high-current traces away from signal traces, which enter the bq40z50 directly. IC references and registers can be disturbed and in rare cases damaged due to magnetic and capacitive coupling from the high-current path. Note that during surge current and ESD events, the high-current traces appear inductive and can couple unwanted noise into sensitive nodes of the gas gauge electronics, as illustrated in \$\mathbb{Z}\$ 44.



图 43. Separating High- and Low-Current Sections Provides an Advantage in Noise Immunity



图 44. Avoid Close Spacing Between High-Current and Low-Level Signal Lines

Kelvin voltage sensing is extremely important in order to accurately measure current and top and bottom cell voltages. Place all filter components as close as possible to the device. Route the traces from the sense resistor in parallel to the filter circuit. Adding a ground plane around the filter network can add additional noise immunity. 图 45 and 图 46 demonstrates correct kelvin current sensing.



# Layout Guidelines (接下页)



To SRP - SRN pin or HSRP - HSRN pin

图 45. Sensing Resistor PCB Layout



图 46. Sense Resistor, Ground Shield, and Filter Circuit Layout

## 11.1.1 Protector FET Bypass and Pack Terminal Bypass Capacitors

The general principle is to use wide copper traces to lower the inductance of the bypass capacitor circuit. In 

47, an example layout demonstrates this technique.



图 47. Use Wide Copper Traces to Lower the Inductance of Bypass Capacitors C1, C2, and C3



# Layout Guidelines (接下页)

# 11.1.2 ESD Spark Gap

Protect SMBus Clock, Data, and other communication lines from ESD with a spark gap at the connector. The pattern in \( \begin{array}{c} 48 \) recommended, with 0.2-mm spacing between the points.



图 48. Recommended Spark-Gap Pattern Helps Protect Communication Lines from ESD

# 11.2 Layout Example



图 49. Top Layer



图 50. Internal Layer 1



# Layout Example (接下页)



图 51. Internal Layer 2



图 52. Bottom Layer



## 12 器件和文档支持

# 12.1 文档支持

#### 12.1.1 相关文档

如需相关文档,请参阅《bq40z50 技术参考手册》(文献编号: SLUUA43)。

#### 12.2 商标

Impedance Track is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.4 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、首字母缩略词和定义。

## 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| BQ40Z50RSMR           | Active | Production    | VQFN (RSM)   32 | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 85    | BQ40Z50      |
| BQ40Z50RSMR.A         | Active | Production    | VQFN (RSM)   32 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ40Z50      |
| BQ40Z50RSMR.B         | Active | Production    | VQFN (RSM)   32 | 3000   LARGE T&R      | -    | Call TI       | Call TI             | -40 to 85    |              |
| BQ40Z50RSMT           | Active | Production    | VQFN (RSM)   32 | 250   SMALL T&R       | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 85    | BQ40Z50      |
| BQ40Z50RSMT.A         | Active | Production    | VQFN (RSM)   32 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ40Z50      |
| BQ40Z50RSMT.B         | Active | Production    | VQFN (RSM)   32 | 250   SMALL T&R       | -    | Call TI       | Call TI             | -40 to 85    |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jul-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ40Z50RSMR | VQFN            | RSM                | 32 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ40Z50RSMT | VQFN            | RSM                | 32 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com 25-Sep-2024



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ40Z50RSMR | VQFN         | RSM             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ40Z50RSMT | VQFN         | RSM             | 32   | 250  | 210.0       | 185.0      | 35.0        |

4 x 4, 0.4 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司