









**BQ25606** ZHCSGR3C - MAY 2017 - REVISED SEPTEMBER 2021

# BQ25606 独立单节 3.0A 降压电池充电器

# 1 特性

- 高效 1.5MHz 同步开关模式降压充电器
  - 在 2A 电流 (5V 输入) 下具有 92% 的充电效率
  - 针对 USB 电压输入 (5V) 进行了优化
- 支持 USB On-The-Go (OTG)
  - 具有高达 1.2A 输出的升压转换器
  - 在 1A 输出下具有 92% 的升压效率
  - 精确的恒定电流 (CC) 限制
  - 高达 500µF 容性负载的软启动
  - 输出短路保护
- 单个输入,支持 USB 输入和高电压适配器
  - 支持 3.9V 至 13.5V 输入电压范围,绝对最大输 入电压额定值为 22V
  - 通过高达 4.6V 的输入电压限制 (VINDPM) 进行 最大功率跟踪
  - VINDPM 阈值自动跟踪电池电压
  - 自动检测 USB SDP、DCP 以及非标准适配器
- 高电池放电效率,电池放电 MOSFET 为 19.5m  $\Omega$
- 窄 VDC (NVDC) 电源路径管理
  - 无需电池或深度放电的电池即可瞬时启动
  - 电池充电模式下实现理想的二极管运行
- 高集成度,包括所有 MOSFET、电流感测和环路补
- 在系统待机电压下具有 58µA 的低电池泄漏电流
- 高精度
  - 充电电压调节范围为 ±0.5%
  - ±6% 1.2A 和 1.8A 充电电流调节

- ±5% 0.5A、1.2A 和 1.8A 输入电流调节
- 安全相关认证:
  - 经 IEC 62368-1 CB 认证

# 2 应用

- EPOS、便携式扬声器
- 手机附件
- 医疗设备

## 3 说明

BQ25606 是高度集成的独立 3.0A 开关模式电池充电 管理和系统电源路径管理器件,适用于单节锂离子和锂 聚合物电池。该解决方案在系统和电池之间高度集成输 入反向阻断 FET (RBFET, Q1)、高侧开关 FET (HSFET, Q2)、低侧开关 FET(LSFET, Q3)以 及电池 FET (BATFET, Q4)。其低阻抗电源路径对 开关模式运行效率进行了优化、缩短了电池充电时间并 延长了放电阶段的电池使用寿命。

## 器件信息(1)

| 器件型号    | 封装        | 封装尺寸(标称值)       |
|---------|-----------|-----------------|
| BQ25606 | VQFN (24) | 4.00mm × 4.00mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化版应用



# **Table of Contents**

| 1 特性                                 | 1 | 9.3 Feature Description                 | 19 |
|--------------------------------------|---|-----------------------------------------|----|
|                                      |   | 10 Application and Implementation       |    |
| - <i>二, 1</i>                        |   | 10.1 Application Information            | 26 |
| 4 Revision History                   |   | 10.2 Typical Application                |    |
| 5 说明(续)                              |   | 11 Power Supply Recommendations         | 34 |
| 6 Device Comparison Table            |   | 12 Layout                               | 35 |
| 7 Pin Configuration and Functions    |   | 12.1 Layout Guidelines                  | 35 |
| 8 Specifications                     |   | 12.2 Layout Example                     | 35 |
| 8.1 Absolute Maximum Ratings         |   | 13 Device and Documentation Support     |    |
| 8.2 ESD Ratings                      |   | 13.1 Device Support                     | 37 |
| 8.3 Recommended Operating Conditions |   | 13.2 接收文档更新通知                           |    |
| 8.4 Thermal Information              |   | 13.3 支持资源                               |    |
| 8.5 Electrical Characteristics       |   | 13.4 Trademarks                         |    |
| 8.6 Timing Requirements              |   | 13.5 Electrostatic Discharge Caution    | 37 |
| 8.7 Typical Characteristics          |   | 13.6 术语表                                |    |
| 9 Detailed Description               |   | 14 Mechanical, Packaging, and Orderable |    |
| 9.1 Overview                         |   | Information                             | 38 |
| 9.2 Functional Block Diagram         |   |                                         |    |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| C | nanges from Revision B (November 2019) to Revision C (September 2021) | Page |
|---|-----------------------------------------------------------------------|------|
| • | 添加了 IEC 62368-1 CB 特性                                                 | 1    |
| • | 删除了整个数据表中的 WEBENCH                                                    | 1    |
| • | 从节5中的第三段中删除了"为零"                                                      | 4    |
| • | Added 节 6                                                             | 5    |
| • | Added 节 9.3.4.1                                                       | 21   |
| • | Added 节 9.3.4.2                                                       | 21   |
| • | Added 节 9.3.4.3                                                       | 21   |
| • | Added sentence to third paragraph in 节 9.3.5.4                        | 22   |
| • | Changed "fault" to "the timer" in last paragraph of 节 9.3.5.6         | 24   |
| • | Added 节 9.3.6                                                         | 24   |
| • | Added 节 9.3.6.1                                                       | 24   |
| • | Added 节 9.3.6.2                                                       | 24   |
| • | Added 表 10-1                                                          |      |
| • | Changed > to ≤ in last paragraph in 节 10.2.2.3                        | 28   |
| С | hanges from Revision A (August 2017) to Revision B (November 2019)    | Page |
| • | 更改了"应用"部分                                                             | 1    |
| C | hanges from Revision * (May 2017) to Revision A (August 2017)         | Page |
| • | 更改了数据表标题                                                              |      |
| • | 从节 1 中删除了"200nS快速关闭"                                                  |      |
| • | 更改了简化应用原理图                                                            | 1    |
| • | Changed ACDRV pin references to "NC" in 节 7 section                   | 6    |
| • | Deleted ACDRV pin references from Pin Functions table                 | 6    |
| • | Changed VAC pin description in Pin Functions table                    | 6    |
| • | Deleted ACDRV pin references from # 8.1 table                         | 88   |
| • | Added 节 8.2 table                                                     | 8    |



### www.ti.com.cn

| • | Deleted VAC debounce time from Timing Requirements table | 13 |
|---|----------------------------------------------------------|----|
|   | Changed 节 9.2                                            |    |
| • | Changed Power Up from Input Source section               | 19 |
|   | Deleted Power Up OVPFET section                          |    |
|   | Deleted OVPFET Startup Control timing illustration       |    |
|   | Added subsection explaining D+/D - detection             |    |
|   | Changed Input Overvoltage (ACOV) section                 |    |
|   | Changed BQ25606 Application Diagram schematic            |    |
|   |                                                          |    |



# 5 说明(续)

BQ25606 可为 独立充电器和便携式设备提供快速充电功能和高输入电压支持。其输入电压和电流调节可以为电池提供最大的充电功率。它还集成了自举二极管以进行高侧栅极驱动,从而简化系统设计。

该器件支持多种输入源,包括标准 USB 主机端口、USB 充电端口以及兼容 USB 的高电压适配器。该器件根据内置 USB 接口设置默认输入电流限值。该器件符合 USB 2.0 和 USB 3.0 电源规范,具有输入电流和电压调节功能。当内置 USB 接口确定输入适配器未知时,该器件的输入电流限值由 ILIM 引脚设置电阻器值决定。该器件还具有高达 1.2A 的恒定电流限制能力,能够为 VBUS 提供 5.15V 的电压,符合 USB On-the-Go (OTG) 运行功率额定值规范。

电源路径管理将系统电压调节至稍高于电池电压的水平,但是不会下降至 3.5V 最小系统电压以下。借助于这个特性,即使在电池电量完全耗尽或者电池被拆除时,系统也能保持运行。当达到输入电流限值或电压限值时,电源路径管理自动将充电电流减少。随着系统负载持续增加,电源路径将使电池放电,直到满足系统电源需求。该补充模式可防止输入源过载。

此器件在无需软件控制情况下启动并完成一个充电周期。它检测电池电压并通过三个阶段为电池充电:预充电、恒定电流和恒定电压。在充电周期的末尾,当充电电流低于预设限值并且电池电压高于再充电阈值时,充电器自动终止。如果已完全充电的电池降至再充电阈值以下,则充电器自动启动另一个充电周期。

此充电器提供针对电池充电和系统运行的多种安全特性,其中包括电池负温度系数热敏电阻监视、充电安全性计时器和过压/过流保护。当结温超过 110°C 时,热调节会减小充电电流。STAT 输出报告充电状态和任何故障状况。其他安全特性包括针对充电和升压模式的电池温度感应、热调节和热关断以及输入 UVLO 和过压保护。

该器件采用 24 引脚 4mm x 4mm QFN 封装。

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# **6 Device Comparison Table**

|                                        | BQ25606            | BQ25616            | BQ25616J           |
|----------------------------------------|--------------------|--------------------|--------------------|
| Quiescent battery current (BAT,SYS,SW) | 58 μ <b>A</b>      | 9.5 μA             | 9.5 μA             |
| VBUS OVP reaction-time                 | 200 ns             | 130 ns             | 130 ns             |
| Input voltage regulation accuracy      | ±3%                | ±2%                | ±2%                |
| TS profile                             | JEITA              | Hot/Cold           | JEITA              |
| Charge safety timer accuracy           | 10 hr              | 20 hr              | 20 hr              |
| Charge voltage limit                   | 4.2 V/4.35 V/4.4 V | 4.1 V/4.2 V/4.35 V | 4.1 V/4.2 V/4.35 V |
| Battery voltage regulation             | ±0.5%              | ±0.4%              | ±0.4%              |
| ACDRV                                  | No                 | Yes                | Yes                |



# 7 Pin Configuration and Functions



图 7-1. BQ25606 RGE Package 24-Pin VQFN Top View

表 7-1. Pin Functions

| PIN      |          |                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NO. |          | I/O                                                                                                                                                                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| NC       | 2        |                                                                                                                                                                        | No connection. This pin must be floating.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| BAT      | 13<br>14 | Р                                                                                                                                                                      | Battery connection point to the positive terminal of the battery pack. The internal current sensing resistor is connected between SYS and BAT. Connect a 10-uF capacitor closely to the BAT pin.                                                                                                                                                                                                      |  |  |  |
|          | 14       |                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| BTST     | 21       | PWM high side driver positive supply. internally, the BTST is connected to the cathode of the boost-s diode. Connect a 0.047- μ F bootstrap capacitor from SW to BTST. |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| CE       | 9        | DI                                                                                                                                                                     | Charge enable pin. When this pin is driven low, battery charging is enabled.                                                                                                                                                                                                                                                                                                                          |  |  |  |
| D+       | 3        | AIO                                                                                                                                                                    | Positive line of the USB data line pair. D+/D - based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2 and nonstandard adaptors.                                                                                                                                                                                       |  |  |  |
| D -      | 4        | AIO                                                                                                                                                                    | Negative line of the USB data line pair. D+/D - based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2 and nonstandard adaptors.                                                                                                                                                                                       |  |  |  |
| GND      | 17       | Р                                                                                                                                                                      | Power ground and signal ground.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| OND      | 18       |                                                                                                                                                                        | Tower ground and signal ground.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| ICHG     | 10       | Al                                                                                                                                                                     | $I_{CHG}$ pin sets the charge current limit. A resistor is connected from $I_{CHG}$ pin to ground to set charge current limit as $I_{CHG} = K_{ICHG}/R_{ICHG}$ . The acceptable range for charge current is 300 mA to 3000 mA.                                                                                                                                                                        |  |  |  |
| ILIM     | 8        | Al                                                                                                                                                                     | ILIM sets the input current limit. A resistor is connected from ILIM pin to ground to set the input current limit as IINDPM = $K_{ILIM}/R_{ILIM}$ . The acceptable range for ILIM current is 500 mA to 3200 mA. The resistor based input current limit is effective only when the input adapter is detected as unknown. Otherwise, the input current limit is determined by D+/D - detection outcome. |  |  |  |
| OTG      | 6        | DI                                                                                                                                                                     | Boost mode enable pin. When this pin is pulled HIGH, OTG is enabled. OTG cannot be floating.                                                                                                                                                                                                                                                                                                          |  |  |  |
| PG       | 7        | DO                                                                                                                                                                     | Open drain active low power good indicator. Connect to the pull up rail through a 10-k $\Omega$ resistor. LOW indicates a good input if the input voltage is between UVLO and ACOV, above SLEEP mode threshold, and input current limit is above 30 mA.                                                                                                                                               |  |  |  |
| PMID     | 23       | Р                                                                                                                                                                      | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. Connect a 10- $\mu$ F ceramic capacitor between PMID and GND.                                                                                                                                                                                                                                                   |  |  |  |

# 表 7-1. Pin Functions (continued)

| PIN         |     | 1/0                                                                                                                                                                                                               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | NO. | I/O                                                                                                                                                                                                               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| REGN        | 22  | Р                                                                                                                                                                                                                 | PWM low side driver positive supply output. Internally, REGN is connected to the anode of the boost-strap diode. Connect a 4.7- μ F (10-V rating) ceramic capacitor from REGN to analog GND. The capacitor should be placed close to the IC.                                                                                                                                |  |  |  |
| STAT        | 5   | DO                                                                                                                                                                                                                | Open-drain interrupt output. Connect the STAT pin to a logic rail via 10-kΩ resistor. The STAT pin indicates charger status.  Charge in progress: LOW  Charge complete or charger in SLEEP mode: HIGH  Charge suspend (fault response): Blink at 1 Hz.                                                                                                                      |  |  |  |
|             |     | Switching node connecting to output inductor. Internally SW is connected to the source of the n-channel HSFET and the drain of the n-channel LSFET. Connect a 0.047- $\mu$ F bootstrap capacitor from SW to BTST. |                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| SYS 15 16   |     | Р                                                                                                                                                                                                                 | Converter output connection point. The internal current sensing resistor is connected between SYS and BAT. Connect a 20-µF capacitor close to the SYS pin.                                                                                                                                                                                                                  |  |  |  |
| TS          |     |                                                                                                                                                                                                                   | Temperature qualification voltage input to support JEITA profile. Connect a negative temperature coefficient thermistor. Program temperature window with a resistor divider from REGN to TS to GND. Charge suspends when TS pin voltage is out of range. Recommend 103AT-2 thermistor.                                                                                      |  |  |  |
| VAC         | 1   | Al                                                                                                                                                                                                                | Input voltage sensing. This pin must be shorted to the VBUS pin.                                                                                                                                                                                                                                                                                                            |  |  |  |
| VBUS        | 24  | Р                                                                                                                                                                                                                 | Charger input voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID with VBUS on source. Place a 1-uF ceramic capacitor from VBUS to GND and place it as close as possible to the IC.                                                                                                                                             |  |  |  |
| VSET 12     |     | Al                                                                                                                                                                                                                | VSET pin sets default battery charge voltage in the BQ25606. Program battery regulation voltage with a resistor pull-down from VSET to GND. $R_{PD} > 50 \text{ k}\Omega \text{ (float pin)} = 4.208 \text{ V} \\ R_{PD} < 500 \Omega \text{ (short to GND)} = 4.352 \text{ V} \\ 5 \text{ k}\Omega < R_{PD} < 25 \text{ k}\Omega = 4.400 \text{ V}$                        |  |  |  |
| Thermal Pad |     | Р                                                                                                                                                                                                                 | Ground reference for the device that is also the thermal pad used to conduct heat from the device. This connection serves two purposes. The first purpose is to provide an electrical ground connection for the device. The second purpose is to provide a low thermal-impedance path from the device die to the PCB. This pad should be tied externally to a ground plane. |  |  |  |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 8 Specifications

# 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                       |                                                      | MIN   | MAX | UNIT |
|---------------------------------------|------------------------------------------------------|-------|-----|------|
| Voltage Range (with respect to GND)   | VAC                                                  | - 2   | 22  | V    |
| Voltage Range (with respect to GND)   | VBUS (converter not switching) <sup>(2)</sup>        | - 2   | 22  | V    |
| Voltage Range (with respect to GND)   | BTST, PMID (converter not switching) <sup>(2)</sup>  | - 0.3 | 22  | V    |
| Voltage Range (with respect to GND)   | SW                                                   | - 2   | 16  | V    |
| Voltage Range (with respect to GND)   | BTST to SW                                           | - 0.3 | 7   | V    |
| Voltage Range (with respect to GND)   | D+, D -                                              | - 0.3 | 7   | V    |
| Voltage Range (with respect to GND)   | REGN, TS, CE, PG, BAT, SYS (converter not switching) | - 0.3 | 7   | V    |
| Output Sink Current                   | STAT                                                 |       | 6   | mA   |
| Voltage Range (with respect to GND)   | VSET, ILIM, ICHG, OTG                                | - 0.3 | 7   | V    |
| Voltage Range (with respect to GND)   | PGND to GND (QFN package only)                       | - 0.3 | 0.3 | V    |
| Operating junction temperature,       | TJ                                                   | - 40  | 150 | °C   |
| Storage temperature, T <sub>stg</sub> |                                                      | - 65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

(2) VBUS is specified up to 22 V for a maximum of one hour at room temperature

### 8.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 8.3 Recommended Operating Conditions

|                    | g                                | MIN | NOM | MAX                 | UNIT |
|--------------------|----------------------------------|-----|-----|---------------------|------|
| V <sub>BUS</sub>   | Input voltage                    | 3.9 |     | 13.5 <sup>(1)</sup> | V    |
| I <sub>in</sub>    | Input current (VBUS)             |     |     | 3.25                | Α    |
| I <sub>SYSOP</sub> | Output current (SW)              |     |     | 3.0                 | Α    |
| V <sub>BATOP</sub> | Battery voltage                  |     |     | 4.4                 | V    |
| I <sub>BATOP</sub> | Fast charging current            |     |     | 3.0                 | Α    |
| I <sub>BATOP</sub> | Discharging current (continuous) |     |     | 6                   | Α    |

Submit Document Feedback

Product Folder Links: BQ25606

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

8.3 Recommended Operating Conditions (continued)

|   |    |                               | MIN  | NOM | MAX | UNIT |
|---|----|-------------------------------|------|-----|-----|------|
| Т | ГА | Operating ambient temperature | - 40 |     | 85  | °C   |

<sup>(1)</sup> The inherent switching noise voltage spikes should not exceed the absolute maximum voltage rating on either the BTST or SW pins. A tight layout minimizes switching noise.

# 8.4 Thermal Information

|                        |                                              | BQ25606    |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC (1)                           | RGE (VQFN) | UNIT |
|                        |                                              | 24 PINS    |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 31.9       | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 27         | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 9.2        | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 0.4        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 9.2        | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.8        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics Application Report.

### 8.5 Electrical Characteristics

 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}\text{C}$  to 125°C and  $T_J = 25^{\circ}\text{C}$  for typical values (unless otherwise noted)

|                                  | PARAMETER                                                   | TEST CONDITIONS                                                                                                                                    | MIN  | TYP   | MAX   | UNIT |
|----------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|
| QUIESCENT CL                     | IRRENTS                                                     |                                                                                                                                                    |      |       |       |      |
| I <sub>BAT</sub>                 | Battery discharge current (BAT, SW, SYS) in buck mode       | $V_{\rm BAT}$ = 4.5 V, $V_{\rm BUS}$ < $V_{\rm AC\text{-}UVLOZ}$ , leakage between BAT and VBUS, $T_{\rm J}$ < 85°C                                |      |       | 5     | μА   |
| I <sub>BAT</sub>                 | Battery discharge current (BAT, SW, SYS)                    | V <sub>BAT</sub> = 4.5 V, No VBUS, T <sub>J</sub> < 85°C                                                                                           |      | 58    | 85    | μA   |
| I <sub>VBUS</sub>                | Input supply current (VBUS) in buck mode                    | V <sub>VBUS</sub> = 12 V, V <sub>VBUS</sub> > V <sub>VBAT</sub> ,<br>converter not switching                                                       |      | 1.5   | 3     | mA   |
| I <sub>VBUS</sub>                | Input supply current (VBUS) in buck mode                    | V <sub>VBUS</sub> > VUVLO, V <sub>VBUS</sub> > V <sub>VBAT</sub> , converter switching, VBAT = 3.8V, ISYS = 0A                                     |      | 3     |       | mA   |
| I <sub>BOOST</sub>               | Battery discharge current in boost mode                     | V <sub>BAT</sub> = 4.2 V, boost mode, I <sub>VBUS</sub> = 0 A, converter switching                                                                 |      | 3     |       | mA   |
| VBUS, VAC ANI                    | D BAT PIN POWER UP                                          |                                                                                                                                                    |      |       |       |      |
| V <sub>BUS_OP</sub>              | VBUS operating range                                        | V <sub>VBUS</sub> rising                                                                                                                           | 3.9  |       | 13.5  | V    |
| V <sub>VAC_PRESENT</sub>         | REGN turn-on threshold                                      | V <sub>VAC</sub> rising                                                                                                                            | 3.36 | 3.65  | 3.97  | V    |
| V <sub>VAC_PRESENT_H</sub><br>YS |                                                             | V <sub>VAC</sub> falling                                                                                                                           |      | 300   |       | mV   |
| V <sub>SLEEP</sub>               | Sleep mode falling threshold                                | $ \begin{aligned} & (V_{VAC} - V_{VBAT} \text{ ), } V_{BUSMIN\_FALL} \leqslant \\ & V_{BAT} \leqslant V_{REG}, \text{ VAC falling} \end{aligned} $ | 37   | 76    | 126   | mV   |
| V <sub>SLEEPZ</sub>              | Sleep mode rising threshold                                 | $ \begin{array}{c} (V_{VAC} - V_{VBAT} \ ), \ V_{BUSMIN\_FALL} \leqslant \\ V_{BAT} \leqslant V_{REG}, \ VAC \ rising \end{array} $                | 130  | 220   | 350   | mV   |
| V <sub>VAC_OV_RISE</sub>         | VAC Overvoltage rising threshold                            | VAC rising                                                                                                                                         | 13.5 | 14.28 | 14.91 | V    |
| V <sub>VAC_OV_HYS</sub>          | VAC Overvoltage hysteresis                                  | VAC falling                                                                                                                                        |      | 520   |       | mV   |
| V <sub>BAT_DPL_FALL</sub>        | Battery depletion falling threshold (Q4 turn-off threshold) | V <sub>BAT</sub> falling                                                                                                                           | 2.15 |       | 2.6   | V    |
| V <sub>BAT_DPL_RISE</sub>        | Battery Depletion rising threshold (Q4 turn-on threshold)   | V <sub>BAT</sub> rising                                                                                                                            | 2.35 |       | 2.82  | V    |



 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}\text{C}$  to 125°C and  $T_J = 25^{\circ}\text{C}$  for typical values (unless otherwise noted)

|                            | PARAMETER                                                                   | TEST CONDITIONS                                                                              | MIN    | TYP                         | MAX   | UNIT        |
|----------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------|-----------------------------|-------|-------------|
| V <sub>BAT_DPL_HYST</sub>  | Battery Depletion rising hysteresis                                         | V <sub>BAT</sub> rising                                                                      |        | 180                         |       | mV          |
| V <sub>BUSMIN_FALL</sub>   | Bad adapter detection falling threshold                                     | V <sub>BUS</sub> falling                                                                     | 3.65   | 3.8                         | 3.93  | V           |
| V <sub>BUSMIN_HYST</sub>   | Bad adapter detection hysteresis                                            |                                                                                              |        | 200                         |       | mV          |
| I <sub>BADSRC</sub>        | Bad adapter detection current source                                        | Sink current from VBUS to GND                                                                |        | 30                          |       | mA          |
| POWER PATH                 |                                                                             |                                                                                              |        |                             |       |             |
| V <sub>SYS_MIN</sub>       | System regulation voltage                                                   | V <sub>VBAT</sub> < V <sub>SYS_MIN = 3.5V</sub> , charge enabled or disabled                 | 3.5    | 3.68                        |       | V           |
| V <sub>SYS</sub>           | System regulation voltage                                                   | I <sub>SYS</sub> = 0 A, V <sub>VBAT</sub> > V <sub>SYSMIN</sub> ,<br>charge disabled         | V      | ′ <sub>BAT</sub> + 50<br>mV |       | V           |
| R <sub>ON(RBFET)</sub>     | Top reverse blocking MOSFET on-<br>resistance between VBUS and PMID -<br>Q1 | -40°C≤ T <sub>A</sub> ≤ 125°C                                                                |        | 45                          |       | m Ω         |
| R <sub>ON(HSFET)</sub>     | Top switching MOSFET on-resistance between PMID and SW - Q2                 | $V_{REGN}$ = 5 V , -40°C $\leqslant$ T <sub>A</sub> $\leqslant$ 125°C                        |        | 62                          |       | m Ω         |
| R <sub>ON(LSFET)</sub>     | Bottom switching MOSFET on-<br>resistance between SW and GND - Q3           | $V_{REGN}$ = 5 V , -40°C $\leqslant$ T <sub>A</sub> $\leqslant$ 125°C                        |        | 70                          |       | mΩ          |
| V <sub>FWD</sub>           | BATFET forward voltage in supplement mode                                   |                                                                                              |        | 30                          |       | mV          |
| R <sub>ON(BAT-SYS)</sub>   | SYS-BAT MOSFET on-resistance                                                | QFN package, Measured from BAT to SYS, V <sub>BAT</sub> = 4.2V, T <sub>J</sub> = 25°C        |        | 19.5                        | 24    | m Ω         |
| R <sub>ON(BAT-SYS)</sub>   | SYS-BAT MOSFET on-resistance                                                | QFN package, Measured from BAT to SYS, V <sub>BAT</sub> = 4.2V, T <sub>J</sub> = -40 - 125°C |        | 19.5                        | 30    | m Ω         |
| BATTERY CHAF               | RGER                                                                        |                                                                                              |        |                             |       |             |
|                            |                                                                             | $R_{VSET}$ > 50 k $\Omega$ , $-40 \leqslant T_{J} \leqslant$ 85°C                            | 4.187  | 4.208                       | 4.229 | V           |
| $V_{BATREG}$               | Charge voltage                                                              | $R_{VSET}$ < 500 $\Omega$ , -40 $\leqslant$ $T_{J}$ $\leqslant$ 85°C                         | 4.330  | 4.352                       | 4.374 | V           |
|                            |                                                                             | $R_{VSET}$ = 10 k $\Omega$ , $-40 \leqslant T_{J} \leqslant$ 85°C                            | 4.378  | 4.4                         | 4.422 | V           |
| V <sub>BATREG_ACC</sub>    | Charge voltage setting accuracy                                             | $V_{BAT}$ = 4.208 V or $V_{BAT}$ = 4.352 V,<br>- 40 $\leq$ T <sub>J</sub> $\leq$ 85°C        | - 0.5% |                             | 0.5%  |             |
| I <sub>CHG_REG_RANGE</sub> | Charge current regulation range                                             |                                                                                              | 0      |                             | 3000  | mA          |
| I <sub>CHG_REG</sub>       | Charge current regulation                                                   | $R_{ICHG}$ = 1100 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                        | 516    | 615                         | 715   | mA          |
| I <sub>CHG_REG_ACC</sub>   | Charge current regulation accuracy                                          | $R_{ICHG}$ = 1100 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                        | -16%   |                             | 16%   |             |
| I <sub>CHG_REG</sub>       | Charge current regulation                                                   | $R_{ICHG}$ = 562 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                         | 1.14   | 1.218                       | 1.28  | Α           |
| I <sub>CHG_REG</sub>       | Charge current regulation accuracy                                          | $R_{ICHG}$ = 562 $\Omega$ , $V_{BAT}$ = 3.1 V or $V_{BAT}$ = 3.8 V                           | -6%    |                             | 6%    |             |
| I <sub>CHG_REG</sub>       | Charge current regulation                                                   | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                         | 1.715  | 1.813                       | 1.89  | Α           |
| I <sub>CHG_REG_ACC</sub>   | Charge current regulation accuracy                                          | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                         | -5%    |                             | 5%    |             |
| K <sub>ICHG</sub>          | Charge current regulation setting ratio                                     | $R_{ICHG}$ = 372 Ω, 562 Ω $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V                           | 639    | 677                         | 715   | <b>Α×</b> Ω |
| K <sub>ICHG_ACC</sub>      | Charge current regulation setting ratio accuracy                            | $R_{ICHG}$ = 372 $\Omega$ , 562 $\Omega$ $V_{VBAT}$ = 3.1 V or $V_{VBAT}$ = 3.8 V            | -6%    |                             | 6%    |             |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}\text{C}$  to 125°C and  $T_J = 25^{\circ}\text{C}$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                             | TEST CONDITIONS                                                                                                            | MIN   | TYP  | MAX   | UNIT |
|---------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| V <sub>BATLOWV</sub> FALL | Battery LOWV falling threshold                                                        | Fast charge to precharge                                                                                                   | 2.67  | 2.8  | 2.87  | V    |
| V <sub>BATLOWV_RISE</sub> | Battery LOWV rising threshold                                                         | Pre-charge to fast charge                                                                                                  | 3.0   | 3.1  | 3.24  | V    |
| I <sub>PRECHG</sub>       | Precharge current regulation                                                          | R <sub>ICHG</sub> = 1100 Ω, V <sub>VBAT</sub> = 2.6 V,<br>I <sub>PRECHG</sub> = 5% of I <sub>CHG</sub> = 615mA             | 21    |      | 38    | mA   |
| I <sub>PRECHG_ACC</sub>   | Precharge current regulation accuracy                                                 | Percentage of $I_{CHG}$ , $R_{ICHG}$ = 1100 $\Omega$ , $V_{VBAT}$ = 2.6 V, $I_{CHG}$ = 615mA                               | 3.4%  |      | 6.2%  |      |
| I <sub>PRECHG</sub>       | Precharge current regulation                                                          | R <sub>ICHG</sub> = 562 Ω, V <sub>VBAT</sub> = 2.6 V,<br>I <sub>PRECHG</sub> = 5% of I <sub>CHG</sub> = 1.218A             | 48    |      | 67    | mA   |
| PRECHG_ACC                | Precharge current regulation accuracy                                                 | Percentage of I <sub>CHG</sub> ,R <sub>ICHG</sub> = 562<br>Ω, V1330 = 2.6 V, I <sub>CHG</sub> = 1.218A                     | 3.9%  |      | 5.5%  |      |
| I <sub>PRECHG</sub>       | Precharge current regulation                                                          | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 2.6 V, $I_{PRECHG}$ = 5% of $I_{CHG}$ = 1.813A                                    | 76    |      | 97    | mA   |
| I <sub>PRECHG_ACC</sub>   | Precharge current regulation accuracy                                                 | Percentage of $I_{CHG}$ , $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 2.6 V, $I_{CHG}$ = 1.813A                               | 4.1%  |      | 5.4%  |      |
| I <sub>TERM</sub>         | Termination current regulation                                                        | R <sub>ICHG</sub> = 562 Ω, V <sub>VBAT</sub> = 4.35V, <sub>CHG</sub> = 1.218A                                              | 26    |      | 100   | mA   |
| I <sub>TERM_ACC</sub>     | Termination current regulation accuracy                                               | Percentage of $I_{CHG}$ , $R_{ICHG}$ = 562 $\Omega$ , $V_{VBAT}$ = 4.35 V, $I_{CHG}$ = 1.218 A                             | 2.1%  |      | 8.3%  |      |
| I <sub>TERM</sub>         | Termination current regulation                                                        | $R_{ICHG}$ = 372 $\Omega$ , $V_{VBAT}$ = 4.35 V, $I_{CHG}$ = 1.813 A                                                       | 56    | 100  | 126   | mA   |
| I <sub>TERM_ACC</sub>     | Termination current regulation accuracy                                               | Percentage of I <sub>CHG</sub> , R <sub>ICHG</sub> = 372 $\Omega$ , V <sub>VBAT</sub> = 4.35 V, I <sub>CHG</sub> = 1.813 A | 3.0%  |      | 7.0%  |      |
| $V_{SHORT}$               | Battery short voltage                                                                 | V <sub>VBAT</sub> falling                                                                                                  | 1.85  | 2    | 2.15  | V    |
| $V_{SHORTZ}$              | Battery short voltage                                                                 | V <sub>VBAT</sub> rising                                                                                                   | 2.05  | 2.25 | 2.35  | V    |
| I <sub>SHORT</sub>        | Battery short current                                                                 | V <sub>VBAT</sub> < V <sub>SHORTZ</sub>                                                                                    | 70    | 90   | 110   | mA   |
| V <sub>RECHG</sub>        | Recharge Threshold below V <sub>BAT_REG</sub>                                         | V <sub>BAT</sub> falling                                                                                                   | 87    | 121  | 156   | mV   |
| I <sub>SYSLOAD</sub>      | System discharge load current                                                         | V <sub>SYS</sub> = 4.2 V                                                                                                   |       | 30   |       | mA   |
| INPUT VOLTAG              | E AND CURRENT REGULATION                                                              |                                                                                                                            |       |      | •     |      |
| V <sub>DPM_VBAT</sub>     | Input voltage regulation limit                                                        | V <sub>VBAT</sub> < 4.1 V (V <sub>VBAT</sub> = 3.6 V)                                                                      | 4.171 | 4.3  | 4.429 | V    |
| V <sub>DPM_VBAT_ACC</sub> | Input voltage regulation accuracy                                                     | V <sub>VBAT</sub> < 4.1 V (V <sub>VBAT</sub> = 3.6 V)                                                                      | - 3%  |      | 3%    |      |
| I <sub>INDPM</sub>        | USB input current regulation limit                                                    | $V_{VBUS}$ = 5 V, USB500 charge port detected by DPDM , $-40 \leqslant T_J \leqslant 85^{\circ}\text{C}$                   | 448   |      | 500   | mA   |
| I <sub>INDPM</sub>        | Input current regulation limit                                                        | $R_{ILIM}$ = 910 Ω , unknown adaptor detected by DPDM , $-40 \leqslant T_{J} \leqslant 85^{\circ}C$                        | 505   | 526  | 550   | mA   |
| INDPM                     | Input current regulation limit accuracy                                               | $R_{ILIM}$ = 374 $^{\Omega}$ , unknown adaptor detected by DPDM , $^{-}$ 40 $^{\leq}$ T $_{J} ^{\leq}$ 85°C                | 1220  | 1276 | 1330  | mA   |
| INDPM                     | Input current regulation limit                                                        | $R_{ILIM}$ = 265 $^{\Omega}$ , unknown adaptor detected by DPDM , $^{-}$ 40 $^{\leq}$ $^{-}$ $^{-}$ 85°C                   | 1.73  | 1.8  | 1.871 | А    |
| INDPM_ACC                 | Input current regulation limit accuracy                                               | $R_{ILIM}$ = 265 Ω, 374 Ω, 910 Ω, unknown adaptor detected by DPDM, $-40 \le T_J \le 85$ °C                                | - 5%  |      | 5%    |      |
| K <sub>ILIM</sub>         | Input current setting ratio, I <sub>LIM</sub> = K <sub>ILIM</sub> / R <sub>ILIM</sub> | $R_{ILIM}$ = 910 Ω, 374 Ω, 265 Ω, unknown adaptor detected by DPDM, $-40 \le T_J \le 85$ °C                                | 459   | 478  | 500   | Α× Ω |



 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                                | TEST CONDITIONS                                                                                            | MIN   | TYP   | MAX   | UNIT |
|---------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| K <sub>ILIM_ACC</sub>     | Input current setting ratio, I <sub>LIM</sub> = K <sub>ILIM</sub> / R <sub>ILIM</sub>    | $R_{ILIM}$ = 910 Ω, 374 Ω, 265 Ω, unknown adaptor detected by DPDM, $-40 \leqslant T_J \leqslant 85$ °C    | - 5%  |       | 5%    |      |
| I <sub>IN_START</sub>     | Input current limit during system start-up sequence                                      |                                                                                                            |       | 200   |       | mA   |
| BAT PIN OVER              | VOLTAGE PROTECTION                                                                       |                                                                                                            |       |       | -     |      |
| V <sub>BATOVP_RISE</sub>  | Battery overvoltage threshold                                                            | V <sub>BAT</sub> rising, as percentage of V <sub>BAT_REG</sub>                                             | 103%  | 104%  | 105%  |      |
| V <sub>BATOVP_FALL</sub>  | Battery overvoltage threshold                                                            | V <sub>BAT</sub> falling, as percentage of V <sub>BAT_REG</sub>                                            | 101%  | 102%  | 103%  |      |
| THERMAL REC               | BULATION AND THERMAL SHUTDOWN                                                            |                                                                                                            |       |       |       |      |
| T <sub>JUNCTION_REG</sub> | Junction Temperature Regulation<br>Threshold                                             |                                                                                                            |       | 110   |       | °C   |
| T <sub>SHUT</sub>         | Thermal Shutdown Rising Temperature                                                      | Temperature Increasing                                                                                     |       | 160   |       | °C   |
| T <sub>SHUT_HYST</sub>    | Thermal Shutdown Hysteresis                                                              |                                                                                                            |       | 30    |       | °C   |
| JEITA THERMI              | STOR COMPARATOR (BUCK MODE)                                                              |                                                                                                            |       |       |       |      |
| V <sub>T1</sub>           | T1 (0°C) threshold, Charge suspended T1 below this temperature.                          | Charger suspends charge. As Percentage to V <sub>REGN</sub>                                                | 72.4% | 73.3% | 74.2% |      |
| V <sub>T1</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                         | 69%   | 71.5% | 74%   |      |
| V <sub>T2</sub>           | T2 (10°C) threshold, Charge back to I <sub>CHG</sub> /2 and 4.2 V below this temperature | As percentage of V <sub>REGN</sub>                                                                         | 67.2% | 68%   | 69%   |      |
| V <sub>T2</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                         | 66%   | 66.8% | 67.7% |      |
| V <sub>T3</sub>           | T3 (45°C) threshold, charge back to ICHG and 4.05V above this temperature.               | Charger suspends charge. As Percentage to V <sub>REGN</sub>                                                | 43.8% | 44.7% | 45.8% |      |
| V <sub>T3</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                         | 45.1% | 45.7% | 46.2% |      |
| V <sub>T5</sub>           | T5 (60°C) threshold, charge suspended above this temperature.                            | As Percentage to V <sub>REGN</sub>                                                                         | 33.7% | 34.2% | 35.1% |      |
| V <sub>T5</sub>           | Falling                                                                                  | As Percentage to V <sub>REGN</sub>                                                                         | 34.5% | 35.3% | 36.2% |      |
| COLD OR HOT               | THERMISTER COMPARATOR (BOOST N                                                           | MODE)                                                                                                      |       |       | -     |      |
| V <sub>BCOLD</sub>        | Cold Temperature Threshold, TS pin<br>Voltage Rising Threshold                           | As Percentage to $V_{REGN}$ (Approx. – 20°C w/ 103AT), – 20°C $\leqslant$ T <sub>J</sub> $\leqslant$ 125°C | 79.5% | 80%   | 80.5% |      |
| V <sub>BCOLD</sub>        | Falling                                                                                  | - 20°C ≤ T <sub>J</sub> ≤ 125°C                                                                            | 78.5% | 79%   | 79.5% |      |
| V <sub>внот</sub>         | Hot Temperature Threshold, TS pin<br>Voltage falling Threshold                           | As Percentage to $V_{REGN}$ (Approx. 60°C w/ 103AT), $-20^{\circ}C \leqslant T_{J} \leqslant$ 125°C        | 30.2% | 31.2% | 32.2% |      |
| V <sub>BHOT</sub>         | Rising                                                                                   | - 20°C ≤ T <sub>J</sub> ≤ 125°C                                                                            | 33.8% | 34.4% | 34.9% |      |
|                           | RCURRENT COMPARATOR (CYCLE-BY-0                                                          | CYCLE)                                                                                                     |       |       |       |      |
| HSFET_OCP                 | HSFET cycle-by-cycle over-current threshold                                              |                                                                                                            | 5.2   |       | 8.0   | Α    |
| I <sub>BATFET_OCP</sub>   | System over load threshold                                                               |                                                                                                            | 6.0   |       |       | Α    |
| PWM                       | -1                                                                                       |                                                                                                            |       |       |       |      |
| <u> </u>                  | DIAMA switching for                                                                      | Oscillator frequency, buck mode                                                                            | 1320  | 1500  | 1680  | kHz  |
| f <sub>sw</sub>           | PWM switching frequency                                                                  | Oscillator frequency, boost mode                                                                           | 1170  | 1412  | 1500  | kHz  |
| D <sub>MAX</sub>          | Maximum PWM duty cycle <sup>(1)</sup>                                                    |                                                                                                            |       | 97%   |       |      |
| BOOST MODE                | OPERATION                                                                                |                                                                                                            |       |       |       |      |
| V <sub>OTG_REG</sub>      | Boost mode regulation voltage                                                            | V <sub>VBAT</sub> = 3.8 V, I <sub>(PMID)</sub> = 0 A                                                       | 4.972 | 5.126 | 5.280 | V    |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

 $V_{VAC\_PRESENT} < V_{VAC\_OV}$  and  $V_{VAC\_OV}$  and  $V_{VAC} > V_{BAT} + V_{SLEEP}$ ,  $T_J = -40^{\circ}C$  to 125°C and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                          | PARAMETER                                                                                     | TEST CONDITIONS                                      | MIN   | TYP | MAX  | UNIT |
|--------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------|-------|-----|------|------|
| V <sub>OTG_REG_ACC</sub> | Boost mode regulation voltage accuracy                                                        | V <sub>VBAT</sub> = 3.8 V, I <sub>(PMID)</sub> = 0 A | -3    |     | 3    | %    |
|                          | Battery voltage exiting boost mode                                                            | V <sub>VBAT</sub> falling                            | 2.6   | 2.8 | 2.9  | V    |
| $V_{BATLOWV\_OTG}$       | Battery voltage entering boost mode                                                           | V <sub>VBAT</sub> rising                             | 2.9   | 3.0 | 3.15 | V    |
| I <sub>OTG</sub>         | OTG mode output current limit                                                                 |                                                      | 1.2   | 1.4 | 1.6  | Α    |
| V <sub>OTG_OVP</sub>     | OTG overvoltage threshold                                                                     | Rising threshold                                     | 5.55  | 5.8 | 6.15 | V    |
| REGN LDO                 |                                                                                               |                                                      |       |     | '    |      |
| $V_{REGN}$               | REGN LDO output voltage                                                                       | V <sub>VBUS</sub> = 9 V, I <sub>REGN</sub> = 40 mA   | 5.6   | 6   | 6.65 | V    |
| V <sub>REGN</sub>        | REGN LDO output voltage                                                                       | V <sub>VBUS</sub> = 5 V, I <sub>REGN</sub> = 20 mA   | 4.6   | 4.7 | 4.9  | V    |
| LOGIC I/O PIN            | CHARACTERISTICS (CE, PSEL, SCL, SD                                                            | OA, INT)                                             |       |     |      |      |
| V <sub>ILO</sub>         | Input low threshold CE                                                                        |                                                      |       |     | 0.4  | V    |
| V <sub>IH</sub>          | Input high threshold CE                                                                       |                                                      | 1.3   |     |      | V    |
| I <sub>BIAS</sub>        | High-level leakage current CE                                                                 | Pull up rail 1.8 V                                   |       |     | 1    | μA   |
| V <sub>ILO</sub>         | Input low threshold OTG                                                                       |                                                      |       |     | 0.4  | V    |
| V <sub>IH</sub>          | Input high threshold OTG                                                                      |                                                      | 1.3   |     |      | V    |
| I <sub>BIAS</sub>        | High-level leakage current OTG                                                                | Pull up rail 1.8 V                                   |       |     | 1    | μA   |
| LOGIC I/O PIN            | CHARACTERISTICS (PG, STAT)                                                                    |                                                      |       |     |      |      |
| V <sub>OL</sub>          | Low-level output voltage                                                                      |                                                      |       |     | 0.4  | V    |
| D+/D - DETEC             | TION                                                                                          |                                                      |       |     |      |      |
| V <sub>D+_1P2</sub>      | D+ Threshold for Non-standard adapter (combined V1P2_VTH_LO and V1P2_VTH_HI)                  |                                                      | 1.05  |     | 1.35 | V    |
| I <sub>D+_LKG</sub>      | Leakage current into D+                                                                       | HiZ                                                  | -1    |     | 1    | μA   |
| V <sub>D</sub> 600MVSRC  | Voltage source (600 mV)                                                                       |                                                      | 500   | 600 | 700  | mV   |
| I <sub>D100UAISNK</sub>  | D - current sink (100 μA)                                                                     | V <sub>D</sub> = 500 mV,                             | 50    | 100 | 150  | μA   |
| R <sub>D19K</sub>        | D - resistor to ground (19 k Ω)                                                               | V <sub>D</sub> = 500 mV,                             | 14.25 |     | 24.8 | kΩ   |
| V <sub>D</sub> 0P325     | D - comparator threshold for primary detection                                                | D - pin Rising                                       | 250   |     | 400  | mV   |
| V <sub>D2P8</sub>        | D - Threshold for non-standard adapter (combined V2P8_VTH_LO and V2P8_VTH_HI)                 |                                                      | 2.55  |     | 2.85 | V    |
| V <sub>D</sub> 2P0       | D - Comparator threshold for non-<br>standard adapter (For non-standard -<br>same as BQ2589x) |                                                      | 1.85  |     | 2.15 | V    |
| V <sub>D1P2</sub>        | D - Threshold for non-standard adapter (combined V1P2_VTH_LO and V1P2_VTH_HI)                 |                                                      | 1.05  |     | 1.35 | V    |
| I <sub>D - LKG</sub>     | Leakage current into D -                                                                      | HiZ                                                  | -1    |     | 1    | μA   |

<sup>(1)</sup> Specified by design. Not production tested.

# 8.6 Timing Requirements

| o.o mining Kequirements |                                      |                                                |     |     |     |      |
|-------------------------|--------------------------------------|------------------------------------------------|-----|-----|-----|------|
|                         | PARAMETER                            |                                                | MIN | NOM | MAX | UNIT |
| VBUS/BAT POWER UP       |                                      |                                                |     |     |     |      |
| t <sub>ACOV</sub>       | VBUS OVP reaction time               | VAC rising above ACOV threshold to turn off Q2 |     | 200 |     | ns   |
| t <sub>BADSRC</sub>     | Bad adapter detection duration       |                                                |     | 30  |     | ms   |
| t <sub>TERM_DGL</sub>   | Deglitch time for charge termination |                                                |     | 250 |     | ms   |



# 8.6 Timing Requirements (continued)

|                        | PARAMETER                                           | MIN | NOM | MAX | UNIT |
|------------------------|-----------------------------------------------------|-----|-----|-----|------|
| t <sub>RECHG_DGL</sub> | Deglitch time for recharge                          |     | 250 |     | ms   |
| tsysovld_dgl           | System over-current deglitch time to turn off Q4    |     | 100 |     | μs   |
| t <sub>BATOVP</sub>    | Battery overvoltage deglitch time to disable charge |     | 1   |     | μs   |
| t <sub>SAFETY</sub>    | Typical Charge Safety Timer Range                   | 8   | 10  | 12  | hr   |

# 8.7 Typical Characteristics





# 8.7 Typical Characteristics (continued)



Temperature



# 9 Detailed Description

# 9.1 Overview

The BQ25606 is a highly integrated 3.0-A switch-mode battery charger for single cell Li-ion and Li-polymer batteries. It includes an input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET, Q4), and bootstrap diode for the high-side gate drive.



# 9.2 Functional Block Diagram



# 9.3 Feature Description

#### 9.3.1 Device Power Up from Battery without Input Source

If only battery is present and the voltage is above depletion threshold (V<sub>BAT\_DPL\_RISE)</sub>, the BATFET turns on and connects battery to system. The REGN stays off to minimize the quiescent current. The low RDSON of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time.

The device always monitors the discharge current through BATFET (Supplement Mode). When the system is overloaded or shorted ( $I_{BAT} > I_{BATFET\_OCP}$ ), the device turns off BATFET immediately until the input source plugs in again.

### 9.3.2 Power Up from Input Source

When an input source is plugged in, the device checks the input source voltage to turn on REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started. The power-up sequence from input source is as listed:

- 1. Power up REGN LDO
- 2. Poor source qualification
- 3. Input source type detection is based on D+/D to set input current limit (IINDPM).
- 4. Input voltage limit threshold setting (VINDPM threshold)
- 5. Converter power up

# 9.3.2.1 Power Up REGN Regulation

The REGN LDO supplies internal bias circuits as well as the HSFET and LSFET gate drive. The REGN also provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN is enabled when all the below conditions are valid:

- V<sub>VAC</sub> above V<sub>VAC\_PRESENT</sub>
- V<sub>VAC</sub> above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> in buck mode or VBUS below V<sub>BAT</sub> + V<sub>SLEEP</sub> in boost mode
- · After 220-ms delay is completed

If any one of the above conditions is not valid, the device is in high impedance mode (HIZ) with REGN LDO off. The device draws less than IVBUS\_HIZ from VBUS during HIZ state. The battery powers up the system when the device is in HIZ.

### 9.3.2.2 Poor Source Qualification

After REGN LDO powers up, the device confirms the current capability of the input source. The input source must meet both of the following requirements in order to start the buck converter.

- VAC voltage below V<sub>VAC OV</sub>
- VBUS voltage above V<sub>VBUSMIN</sub> when pulling I<sub>BADSRC</sub> (typical 30 mA)

If the device fails the poor source detection, it repeats poor source qualification every 2 seconds.

# 9.3.2.3 Input Source Type Detection

After the REGN LDO is powered, the device runs input source detection through D+/D - lines. The BQ25606 follows the USB Battery Charging Specification 1.2 (BC1.2) to detect input source (SDP/ DCP) and nonstandard adapter through USB D+/D - lines. The BQ25606 sets input current limit through D+/D- detection and ILIM pins.

#### 9.3.2.3.1 D+/D - Detection Sets Input Current Limit in BQ25606

The BQ25606 contains a D+/D - based input source detection to set the input current limit at VBUS plug-in. The D+/D - detection includes standard USB BC1.2 and nonstandard adapter. When input source is plugged in, the device starts standard USB BC1.2 detections. The USB BC1.2 is capable to identify Standard Downstream Port (SDP) and Dedicated Charging Port (DCP). When the Data Contact Detection (DCD) timer expires, the nonstandard adapter detection is applied to set the input current limit. The nonstandard detection is used to distinguish vendor specific adapters (Apple and Samsung) based on their unique dividers on the D+/D - pins. If

Copyright © 2021 Texas Instruments Incorporated

an adapter is detected as DCP, the input current limit is set at 2.4 A. If an adapter is detected as unknown, the input current limit is set at 500 mA by ILIM pin.

表 9-1. Nonstandard Adapter Detection

| NONSTANDARD<br>ADAPTER | D+ THRESHOLD                                | D - THRESHOLD                              | INPUT CURRENT LIMIT (A) |
|------------------------|---------------------------------------------|--------------------------------------------|-------------------------|
| Divider 1              | V <sub>D+</sub> within V <sub>D+ _2p8</sub> | $V_{D-}$ within $V_{D-2p0}$                | 2.1                     |
| Divider 2              | V <sub>D+</sub> within V <sub>D+ _1p2</sub> | $V_{D-}$ within $V_{D-\_1p2}$              | 2                       |
| Divider 3              | V <sub>D+</sub> within V <sub>D+ _2p0</sub> | $V_{D-}$ within $V_{D-2p8}$                | 1                       |
| Divider 4              | V <sub>D+</sub> within V <sub>D+ _2p8</sub> | V <sub>D</sub> - within V <sub>D</sub> 2p8 | 2.4                     |

### 表 9-2. Input Current Limit Setting from D+/D - Detection

| D+/D - DETECTION    | INPUT CURRENT LIMIT (IINLIM) |
|---------------------|------------------------------|
| USB SDP (USB500)    | 500 mA                       |
| USB DCP             | 2.4 A                        |
| Divider 3           | 1 A                          |
| Divider 1           | 2.1 A                        |
| Divider 4           | 2.4 A                        |
| Divider 2           | 2 A                          |
| Unknown 5-V adapter | Set by ILIM pin              |

# 9.3.2.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)

The device VINDPM is set at 4.3 V. The device supports dynamic VINDPM tracking which tracks the battery voltage. The device VINDPM tracks battery voltage with 200 mV offset such that when VBAT + 200 mV is greater than 4.3 V, the VINDPM value is automatically adjusted to VBAT + 200 mV.

### 9.3.2.5 Converter Power Up

After the input current limit is set, the converter is enabled and the HSFET and LSFET start switching. If battery charging is disabled, BATFET turns off. Otherwise, BATFET stays on to charge the battery.

The device provides soft start when system rail is ramped up. When the system rail is below 2.2 V, the input current is limited to is to 200 mA . After the system rises above 2.2 V, the device limits input current to the value set by ILIM pin.

As a battery charger, the device deploys a highly efficient 1.5 MHz step-down switching regulator. The fixed frequency oscillator keeps tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design.

The device switches to PFM control at light load or when battery is below minimum system voltage setting or charging is disabled.

### 9.3.3 Boost Mode Operation From Battery

The device supports boost converter operation to deliver power from the battery to other portable devices through USB port. The maximum output current is up to 1.2 A. The boost operation can be enabled if the conditions are valid:

- 1. BAT above V<sub>OTG BAT</sub>
- 2. VBUS less than BAT+V<sub>SLEEP</sub> (in sleep mode)
- 3. Boost mode operation is enabled (OTG pin HIGH)
- 4. Voltage at TS (thermistor) pin as a percentage of  $V_{REGN}$  is within acceptable range ( $V_{BHOT} < V_{TS} < V_{BCOLD}$ )
- 5. After 30-ms delay from boost mode enable

During boost mode, the VBUS output is 5.15 V and the output current can reach up to 1.2 A. The boost output is maintained when BAT is above  $V_{OTG\ BAT}$  threshold.

When OTG is enabled, the device starts up with PFM and later transits to PWM to minimize the overshoot.

Product Folder Links: BQ25606

### 9.3.4 Power Path Management

The device accommodates a wide range of input sources from USB, wall adapter, to car charger. The device provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT), or both.

#### 9.3.4.1 Narrow VDC Architecture

When the battery is below the minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is typically 180 mV above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, the BATFET is fully on and the voltage difference between the system and battery is the  $V_{DS}$  of the BATFET.

When battery charging is disabled and above the minimum system voltage setting or charging is terminated, the system is always regulated at typically 50 mV above the battery voltage.



图 9-1. System Voltage vs Battery Voltage

## 9.3.4.2 Dynamic Power Management

To meet maximum current limit in the USB specification and avoid over loading the adapter, the device features Dynamic Power management (DPM), which continuously monitors the input current and input voltage. When input source is overloaded, either the current exceeds the input current limit (IINDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit or the input voltage rises above the input voltage limit.

When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage, the device automatically enters the supplement mode where the BATFET turns on and the battery starts discharging so that the system is supported from both the input source and battery.

#### 9.3.4.3 Supplement Mode

When the system voltage falls below the battery voltage, the BATFET turns on and the BATFET gate is regulated the so that the minimum BATFET  $V_{DS}$  stays at 30 mV when the current is low. This prevents oscillation from entering and exiting the supplement mode.

As the discharge current increases, the BATFET gate is regulated with a higher voltage to reduce  $R_{DSON}$  until the BATFET is in full conduction. At this point onwards, the BATFET  $V_{DS}$  linearly increases with discharge current. shows the V-I curve of the BATFET gate regulation operation. The BATFET turns off to exit supplement mode when the battery is below battery depletion threshold.

#### 9.3.5 Battery Charging Management

The device charges 1-cell Li-lon battery with up to 3.0-A charge current for high capacity tablet battery. The 19.5- $m \Omega$  BATFET improves charging efficiency and minimize the voltage drop during discharging.

Copyright © 2021 Texas Instruments Incorporated

### 9.3.5.1 Autonomous Charging Cycle

With battery charging enabled ( $\overline{\text{CE}}$  pin is LOW), the device autonomously completes a charging cycle. The device default charging parameters are listed in  $\frac{1}{2}$  9-3.

表 9-3. Charging Parameter Default Setting

| DEFAULT MODE        | BQ25606                     |
|---------------------|-----------------------------|
| Charging voltage    | VSET controlled             |
| Charging current    | I <sub>CHG</sub> controlled |
| Precharge current   | 5% of ICHG                  |
| Termination current | 5% of ICHG                  |
| Temperature profile | JEITA                       |
| Safety timer        | 10 hours                    |

A new charge cycle starts when the following conditions are valid:

- · Converter starts
- Battery charging is enabled (CE is low)
- · No thermistor fault on TS
- · No safety timer fault

The charger device automatically terminates the charging cycle when the charging current is below termination threshold, battery voltage is above recharge threshold, and device not is in DPM mode or thermal regulation. When a fully charged battery is discharged below recharge threshold, the device automatically starts a new charging cycle. After the charge is done, toggle  $\overline{\text{CE}}$  pin can initiate a new charging cycle.

The STAT output indicates the charging status: charging (LOW), charging complete or charge disable (HIGH) or charging fault (blinking).

#### 9.3.5.2 Charging Termination

The device terminates a charge cycle when the battery voltage is above recharge threshold, and the current is below termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system, and BATFET can turn on again to engage Supplement Mode.

#### 9.3.5.3 Thermistor Qualification

The charger device provides a single thermistor input for battery temperature monitor.

### 9.3.5.4 JEITA Guideline Compliance During Charging Mode

To improve the safety of charging Li-ion batteries, JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges.

To initiate a charge cycle, the voltage on TS pin must be within the VT1 to VT5 thresholds. If TS voltage exceeds the T1-T5 range, the controller suspends charging and waits until the battery temperature is within the T1 to T5 range.

At cool temperature (T1-T2), the charge current is reduced to 20% of programmed fast charge current. At warm temperature (T3-T5), the charge voltage is reduced to 4.1 V. Charge termination is disabled for cool and warm conditions.

Product Folder Links: BQ25606





图 9-2. JEITA Profile: Charging Current

图 9-3. JEITA Profile: Charging Voltage

方程式 1 through 方程式 2 describe updates to the resistor bias network.



图 9-4. TS Pin Resistor Network

$$RT2 = \frac{R_{NTC,T1} \times R_{NTC,T5} \times \left(\frac{1}{V_{T5}\%} - \frac{1}{V_{T1}\%}\right)}{R_{NTC,T1} \times \left(\frac{1}{V_{T1}\%} - 1\right) - R_{NTC,T5} \times \left(\frac{1}{V_{T5}\%} - 1\right)}$$
(1)

$$RT1 = \frac{\frac{1}{V_{T1}\%} - 1}{\frac{1}{R_{T2}} + \frac{1}{R_{NTC,T1}}} \tag{2}$$

Select 0°C to 60°C range for Li-ion or Li-polymer battery:

- RTH<sub>COLD</sub> = 27.28 k  $\Omega$
- RTH<sub>HOT</sub> = 3.02 k Ω
- RT1 = 5.23 k Ω
- RT2 = 30.9 k Ω

#### 9.3.5.5 Boost Mode Thermistor Monitor during Battery Discharge Mode

For battery protection during boost mode, the device monitors the battery temperature to be within the  $V_{BCOLD}$  to  $V_{BHOT}$  thresholds. When temperature is outside of the temperature thresholds, the boost mode is suspended.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback





图 9-5. TS Pin Thermistor Sense Threshold in Boost Mode

## 9.3.5.6 Charging Safety Timer

The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The safety timer is two hours when the battery is below  $V_{BATLOWV}$  threshold and 10 hours when the battery is higher than  $V_{BATLOWV}$  threshold.

During input voltage, current, JEITA cool or thermal regulation, the safety timer counts at half clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation throughout the whole charging cycle, the safety timer will expire in 20 hours.

During the fault, timer is suspended. Once the fault goes away, the timer resumes. If user stops the current charging cycle, and start again, timer gets reset.

### 9.3.6 Status Outputs ( PG, STAT)

### 9.3.6.1 Power Good Indicator (PG Pin)

The PG pin goes LOW to indicate a good input source when:

- V<sub>BUS</sub> above V<sub>VBUS</sub> UVLO
- V<sub>BUS</sub> above battery (not in sleep)
- V<sub>BUS</sub> below V<sub>ACOV</sub> threshold
- V<sub>BUS</sub> above V<sub>POOSRC</sub> (typical 3.8 V) when I<sub>BADSRC</sub> (typical 30 mA) current is applied (not a poor source)
- Completed 节 9.3.2.3

### 9.3.6.2 Charging Status Indicator (STAT)

The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED.

#### 表 9-4. STAT Pin State

| CHARGING STATE                                                                         | STAT INDICATOR   |
|----------------------------------------------------------------------------------------|------------------|
| Charging in progress (including recharge)                                              | LOW              |
| Charging termination (top off timer may be running)                                    | HIGH             |
| Sleep mode, charge disable, boost mode                                                 | HIGH             |
| Charge suspend (input overvoltage, TS fault, safety timer fault or system overvoltage) | Blinking at 1 Hz |

Product Folder Links: BQ25606

### 9.3.7 Protections

#### 9.3.7.1 Input Current Limit

The device's ILIM pin is to program maximum input current when D+/D- detection identifies an unknown adaptor plugged in. The maximum input current is set by a resistor from ILIM pin to ground as:

$$I_{\text{INMAX}} = \frac{K_{\text{ILIM}}}{R_{\text{ILIM}}} \tag{3}$$

## 9.3.7.2 Voltage and Current Monitoring in Converter Operation

The device closely monitors the input and system voltage, as well as internal FET currents for safe buck and boost mode operation.

### 9.3.7.2.1 Voltage and Current Monitoring in Buck Mode

#### 9.3.7.2.1.1 Input Overvoltage (ACOV)

If VAC exceeds V<sub>VAC OV</sub>, HSFET stops switching immediately.

### 9.3.7.2.1.2 System Overvoltage Protection (SYSOVP)

The charger device clamps the system voltage during load transient so that the components connect to system would not be damaged due to high voltage. SYSOVP threshold is 350 mV above minimum system regulation voltage when the system is regulate at  $V_{SYS\_MIN}$ . Upon SYSOVP, converter stops switching immediately to clamp the overshoot. The charger provides  $\bar{3}0$ -mA discharge current ( $I_{SYSLOAD}$ ) to bring down the system voltage.

## 9.3.7.3 Voltage and Current Monitoring in Boost Mode

The device closely monitors the VBUS voltage, as well as RBFET and LSFET current to ensure safe boost mode operation.

### 9.3.7.3.1 VBUS Soft Start

When the boost function is enabled, the device soft-starts boost mode to avoid inrush current.

#### 9.3.7.3.2 VBUS Output Protection

The device monitors boost output voltage and other conditions to provide output short circuit and overvoltage protection. The boost build in accurate constant current regulation to allow OTG to adapt to various types of load. If a short circuit is detected on VBUS, boost turns off and retries 7 times. If retries are not successful, OTG is disabled.

#### 9.3.7.3.3 Boost Mode Overvoltage Protection

When the VBUS voltage rises above regulation target and exceeds VOTG\_OVP, the device stop switching.

### 9.3.7.4 Thermal Regulation and Thermal Shutdown

#### 9.3.7.4.1 Thermal Protection in Buck Mode

The BQ25606 monitors the internal junction temperature  $T_J$  to avoid overheat of the chip and limits the IC surface temperature in buck mode. When the internal junction temperature exceeds thermal regulation limit (110°C), the device lowers down the charge current. During thermal regulation, the actual charging current is usually below the programmed battery charging current. Therefore, termination is disabled, the safety timer runs at half the clock rate.

### 9.3.7.4.2 Thermal Protection in Boost Mode

The device monitors the internal junction temperature to provide thermal shutdown during boost mode. When IC junction temperature exceeds  $T_{SHUT}$  (160°C), the boost mode is disabled and BATFET is turned off. When IC junction temperature is below  $T_{SHUT}$ (160°C) -  $T_{SHUT\_HYS}$  (30°C), the BATFET is enabled automatically to allow system to restore.

Copyright © 2021 Texas Instruments Incorporated



### 9.3.7.5 Battery Protection

#### 9.3.7.5.1 Battery Overvoltage Protection (BATOVP)

The battery overvoltage limit is clamped at 4% above the battery regulation voltage. When battery over voltage occurs, the charger device immediately disables charging.

#### 9.3.7.5.2 Battery Overdischarge Protection

When battery is discharged below  $V_{BAT\_DPL\_FALL}$ , the BATFET is turned off to protect battery from overdischarge. To recover from overdischarge latch-off, an input source plug-in is required at VBUS. The battery is charged with  $I_{SHORT}$  (typically 100 mA) current when the  $V_{BAT} < V_{SHORT}$ , or precharge current as set by 5% of ICHG when the battery voltage is between  $V_{SHORTZ}$  and  $V_{BAT\_LOWV}$ .

### 9.3.7.5.3 System Overcurrent Protection

When the system is shorted or significantly overloaded ( $I_{BAT} > I_{BATOP}$ ) and the current exceeds BATFET overcurrent limit, the BATFET latches off. The BATFET latch can be reset with VBUS plug-in.

# 10 Application and Implementation

#### Note

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

# 10.1 Application Information

A typical application consists of the device configured as a stand-alone power path management device and a single cell battery charger for Li-Ion and Li-polymer batteries used in a wide range of Smartphone and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive.

Product Folder Links: BQ25606

# **10.2 Typical Application**



图 10-1. BQ25606 Application Diagram

# 10.2.1 Design Requirements

表 10-1. Design Parameters

| PARAMETER                              | VALUE         |
|----------------------------------------|---------------|
| V <sub>BUS</sub> voltage range         | 4 V to 13.5 V |
| Input current limit (D+/D - detection) | 2.4 A         |
| Fast charge current limit (ICHG pin)   | ICHG pin      |
| Minimum system voltage                 | 3.5 V         |
| Battery regulation voltage (VSET pin)  | 4.2 V         |

# 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Inductor Selection

The 1.5-MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ):

$$I_{SAT} \geqslant I_{CHG} + (1/2) I_{RIPPLE} \tag{4}$$

The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D =  $V_{BAT}/V_{VBUS}$ ), the switching frequency ( $f_S$ ) and the inductance (L).

$$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$
(5)

The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off between inductor size and efficiency for a practical design.

### 10.2.2.2 Input Capacitor

Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current  $I_{Cin}$  occurs where the duty cycle is closest to 50% and can be estimated using 方程式 6.

$$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(6)

Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. Voltage rating of the capacitor must be higher than normal input voltage level. A rating of 25 V or higher capacitor is preferred for 15-V input voltage. Capacitance of 22  $\mu$  F is suggested for typical of 3-A charging current.

### 10.2.2.3 Output Capacitor

Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. 方程式 7 shows the output capacitor RMS current I<sub>COUT</sub> calculation.

$$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$
(7)

The output capacitor voltage ripple can be calculated as follows:

$$\Delta V_{O} = \frac{V_{OUT}}{8LCfs^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
(8)

At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC.

The charger device has internal loop compensation optimized for  $\leq$ 20-  $\mu$  F ceramic output capacitance. The preferred ceramic capacitor is 10-V rating, X7R or X5R.

# 10.2.3 Application Curves













www.ti.com.cn





# 11 Power Supply Recommendations

In order to provide an output voltage on SYS, the BQ25606 device requires a power supply between 3.9-V and 13.5-V input with at least 100-mA current rating connected to VBUS and a single-cell Li-lon battery with voltage  $> V_{BATUVLO}$  connected to BAT. The source current rating needs to be at least 3 A in order for the buck converter of the charger to provide maximum output power to SYS.

## 12 Layout

# 12.1 Layout Guidelines

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see 2 12-1) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the proper layout.

- 1. Place input capacitor as close as possible to PMID pin and GND pin connections and use shortest copper trace connection or GND plane.
- 2. Place inductor input pin to SW pin as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 3. Put output capacitor near to the inductor and the device. Ground connections need to be tied to the IC ground with a short copper trace connection or GND plane.
- 4. Route analog ground separately from power ground. Connect analog ground and connect power ground separately. Connect analog ground and power ground together using thermal pad as the single ground connection point. Or using a  $0-\Omega$  resistor to tie analog ground to power ground.
- 5. Use single ground connection to tie charger power ground to charger analog ground. Just beneath the device. Use ground copper pour but avoid power pins to reduce inductive and capacitive noise coupling.
- 6. Place decoupling capacitors next to the IC pins and make trace connection as short as possible.
- 7. It is critical that the exposed thermal pad on the backside of the device package be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers.
- 8. Ensure that the number and sizes of vias allow enough copper for a given current path.

Refer to the BQ25601 and BQ25601D (PWR877) Evaluation Module User's Guide for the recommended component placement with trace and via locations. For the VQFN information, refer to the Quad Flatpack No-Lead Logic Packages Application Report and QFN and SON PCB Attachment Application Report.

## 12.2 Layout Example



图 12-1. High Frequency Current Path





图 12-2. Layout Example

# 13 Device and Documentation Support

# 13.1 Device Support

### 13.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 13.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 13.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

# 13.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 13.6 术语表

#### TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。



# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com

17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| BQ25606RGER           | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGER.A         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGER.B         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGERG4         | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGERG4.A       | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGERG4.B       | Active | Production    | VQFN (RGE)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGET           | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGET.A         | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |
| BQ25606RGET.B         | Active | Production    | VQFN (RGE)   24 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ25606      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ25606RGER   | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ25606RGERG4 | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ25606RGET   | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 18-Jun-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ25606RGER   | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ25606RGERG4 | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ25606RGET   | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4204104/H



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司