











BQ24392-Q1

ZHCSD08D - AUGUST 2014-REVISED MARCH 2017

## BQ24392-Q1 支持 USB 电池充电规范版本 1.2 检测功能的双路 SPST USB 2.0 高速开关

#### 特性

- 汽车电子 应用认证
- 具有符合 AEC-Q100 的下列结果:
  - 器件温度 1 级: -40°C 至 125°C 的环境运行温 度范围
  - 器件人体模型 (HBM) 静电放电 (ESD) 分类等级
  - 器件组件充电模式 (CDM) ESD 分类等级 C4B
- USB 2.0 高速开关
- 检测符合 USB 电池充电规范版本 1.2 (BCv1.2) 的 充电器
- 兼容附件
  - 专用充电端口
  - 标准下行端口
  - 充电下行端口
- 非标准充电器
  - Apple™充电器
  - TomTom™充电器
  - 不符合电池充电规范版本 1.2 (BCv1.2) 的 USB 充电器
- -2V 至 28V VBUS 电压范围
- 静电放电 (ESD) 性能经测试符合 JESD 22 规范
  - 4000V 人体放电模式
  - 1500V 组件充电模式 (C101)
- 至接地 (GND) 的 ESD 性能 DP\_CON/DM\_CON
  - ±8kV 接触放电 (IEC 61000-4-2)

#### 2 应用

- 后座娱乐系统
- GPS 系统

#### 3 说明

BQ24392-Q1 是一款具有充电器检测功能的双路单刀 单掷 (SPST) USB 2.0 高速隔离开关,可与 micro-USB 和 mini-USB 端口搭配使用。凭借这款 USB 开 关,移动电话、平板电脑和其它电池供电型电子设备可 通过不同适配器充电,并且系统软件需求最低。该器件 的充电器检测电路可支持符合 USB 电池充电规范版本 1.2 (BCv1.2) 的 Apple™、TomTom™ 以及其它非标 准充电器。

当 micro-USB 或 mini-USB 端口连接充电器 时, BQ24392-Q1 器件由 VBUS 供电, 可承受 28V 电 压, 无需外部保护。

#### 器件信息<sup>(1)</sup>

| 器件型号       | 封装        | 封装尺寸 (标称值)      |
|------------|-----------|-----------------|
| BQ24392-Q1 | UQFN (10) | 2.05mm x 1.55mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

## USB 开关的 480Mbps USB 2.0 眼图



7.2 Functional Block Diagram ...... 7



|   | Į.                                   | 目录 |                                |    |
|---|--------------------------------------|----|--------------------------------|----|
| 1 | 特性1                                  |    | 7.3 Feature Description        | 8  |
| 2 | 应用 1                                 |    | 7.4 Device Functional Modes    | 9  |
| 3 | 说明1                                  | 8  | Application and Implementation | 10 |
| 4 | 修订历史记录 2                             |    | 8.1 Application Information    | 10 |
| 5 | Pin Configuration and Functions      |    | 8.2 Typical Application        | 11 |
| 6 | Specifications4                      | 9  | Power Supply Recommendations   | 12 |
| • | 6.1 Absolute Maximum Ratings         | 10 | 0 Layout                       | 13 |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines         | 13 |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Example            | 14 |
|   | 6.4 Thermal Information              | 1  | - HA                           |    |
|   | 6.5 Electrical Characteristics       |    | 11.1 社区资源                      |    |
|   | 6.6 Typical Characteristics          |    | 11.2 商标                        | 15 |
| 7 | Detailed Description 7               |    | 11.3 静电放电警告                    | 15 |
|   | 7.1 Overview 7                       |    | 11.4 Glossary                  |    |
|   | 7.2 Functional Block Diagram         | 1: | 2 机械、封装和可订购信息                  | 15 |

## 4 修订历史记录

| Changes from Revision C (January 2016) to Revision D                              | Page |
|-----------------------------------------------------------------------------------|------|
| ◆ 从 BQ24932-Q1 更改为 BQ24392-Q1 <i>说明</i>                                           | 1    |
| Moved the Storage temperature range to the Absolute Maximum Ratings table         | 4    |
| Changed Handling Ratings To: ESD Ratings                                          | 4    |
| Changed From: BQ24932-Q1 To: BQ24392-Q1 in the Overview                           | 7    |
| Changed title From: Using the BQ24932 GPIOs To: Using the BQ24392-Q1 GPIOs        | 10   |
| Changes from Revision B (January 2015) to Revision C                              | Page |
| Changed diode direction from left facing to right facing in Application Schematic | 11   |
| Changes from Revision A (September 2014) to Revision B                            | Page |
| • 更新了"特性"中的"安全及管理批准"列表                                                            | 1    |
| Changes from Original (August 2014) to Revision A                                 | Page |
| <ul><li>最初发布的完整版文档</li></ul>                                                      | 1    |



# 5 Pin Configuration and Functions



## **Pin Functions**

|     | PIN      | 1/0 | DECORIDEION                                                                                                                                                                                              |  |  |  |  |  |
|-----|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NO. | NAME     | 1/0 | DESCRIPTION                                                                                                                                                                                              |  |  |  |  |  |
| 1   | SW_OPEN  | 0   | USB switch status indicator Open-drain output. 10 k $\Omega$ external pull-up resistor required SW_OPEN = LOW indicates when switch is connected SW_OPEN = HIGH-Z indicates when switch is not connected |  |  |  |  |  |
| 2   | DM_HOST  | I/O | D– signal to transceiver                                                                                                                                                                                 |  |  |  |  |  |
| 3   | DP_HOST  | I/O | D+ signal to transceiver                                                                                                                                                                                 |  |  |  |  |  |
| 4   | CHG_AL_N | 0   | Charging status indicator Open-drain output. 10 k $\Omega$ external pull-up resistor required. CHG_AL_N = LOW indicates when charging allowed CHG_AL_N = HIGH-Z indicates when charging is not allowed   |  |  |  |  |  |
| 5   | GOOD_BAT | I   | Battery status indication from system This pin indicates the status of the battery GOOD_BAT = LOW indicates a dead battery GOOD_BAT = HIGH indicates a good battery                                      |  |  |  |  |  |
| 6   | GND      | _   | Not internally connected                                                                                                                                                                                 |  |  |  |  |  |
| 7   | DP_CON   | I/O | D+ signal from USB connector                                                                                                                                                                             |  |  |  |  |  |
| 8   | DM_CON   | I/O | D– signal from USB connector                                                                                                                                                                             |  |  |  |  |  |
| 9   | VBUS     | I   | Supply pin from USB connector                                                                                                                                                                            |  |  |  |  |  |
| 10  | CHG_DET  | 0   | Charger detection indicator Push-pull output to the system CHG_DET = LOW indicates when a charger is not detected CHG_DET = HIGH indicates when a charger detected                                       |  |  |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over -40°C to 125°C temperature range (unless otherwise noted)

|                  |                           | MIN  | MAX | UNIT |
|------------------|---------------------------|------|-----|------|
|                  | VBUS                      | -2   | 28  |      |
|                  | CHG_AL_N                  | -2   | 28  |      |
|                  | DM_HOST                   | -0.3 | 7   |      |
| Input Voltage    | DP_HOST                   | -0.3 | 7   | V    |
|                  | GOOD_BAT                  | -0.3 | 7   | V    |
|                  | DP_CON                    | -0.3 | 7   |      |
|                  | DM_CON                    | -0.3 | 7   |      |
|                  | CHG_DET                   | -0.3 | 7   |      |
| T <sub>stg</sub> | Storage temperature range | -65  | 150 | °C   |

## 6.2 ESD Ratings

|                    |                                            | Human body model (HBM), per AEC Q10          | ±4000                                  |       |   |  |
|--------------------|--------------------------------------------|----------------------------------------------|----------------------------------------|-------|---|--|
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins (DP_CON and DM_CON to GND) | ±8000 | V |  |
|                    |                                            | Q100-011                                     | Other pins                             | ±1500 |   |  |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

**6.3 Recommended Operating Conditions** 

| ·        | MIN  | MAX  | UNIT |
|----------|------|------|------|
| VBUS     | 4.75 | 5.25 | V    |
| GOOD_BAT | 0    | VBUS |      |
| DM_HOST  | 0    | 3.6  |      |
| DP_HOST  | 0    | 3.6  |      |
| DM_CON   | 0    | 3.6  |      |
| DP_CON   | 0    | 3.6  |      |

#### 6.4 Thermal Information

|                      |                                              | BQ24392-Q1 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RSE        | UNIT |
|                      |                                              | 10 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 167.7      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 78.8       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 95.8       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 4.7        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 95.9       | V    |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics

 $V_{BUS} = 4.5 \text{ V}$  to 5.5 V,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted)

|                              | PARAMETER                                   |                                  | TEST CONDITIONS                                                                            | MIN | TYP   | MAX                | UNIT |
|------------------------------|---------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------|-----|-------|--------------------|------|
| V <sub>BUS_VALI</sub><br>D   | VBUS Valid threshold                        |                                  | Rising VBUS threshold                                                                      |     | 3.5   |                    | V    |
| V <sub>OH</sub>              | CHG_DET                                     | CHG_DET                          | $I_{OH} = -2 \text{ mA}$                                                                   | 3.5 |       | VBUS <sup>(1</sup> | V    |
| V <sub>OL</sub>              | CHG_DET, SW_OPEN,<br>CHG_AL_N               | CHG_DET,<br>SW_OPEN,<br>CHG_AL_N | I <sub>OL</sub> = 2 mA                                                                     |     |       | 0.4                | V    |
| $V_{IH}$                     | High-level input voltage                    |                                  |                                                                                            | 1.1 |       |                    | V    |
| $V_{IL}$                     | Low-level input voltage                     | GOOD_BAT                         |                                                                                            |     |       | 0.5                | V    |
| R <sub>PD</sub>              | Internal pull-down resistance               | 000D_B/(1                        |                                                                                            |     | 950   |                    | kΩ   |
| t <sub>DBP</sub>             | Dead battery provision ti                   | mer                              |                                                                                            |     | 32    | 45                 | Mins |
| V <sub>USBIO</sub>           | Analog signal range                         |                                  |                                                                                            | 0   |       | 3.6                | V    |
| R <sub>ON</sub>              | ON-state resistance                         | DM CON                           | $V_{DM HOST}$ and $V_{DP HOST} = 0$ to 3.6 V, $I_{DP CON}$                                 |     | 6     | 8                  | Ω    |
| R <sub>ON</sub> (flat)       | ON-state resistance flatness                | DM_CON, DP_CON, DM_HOST,         | $V_{DM\_HOST}$ and $V_{DP\_HOST} = 0$ to 3.6 V, $I_{DP\_CON}$<br>and $I_{DM\_CON} = -2$ mA |     | 1.1   | 2.4                | Ω    |
| $\Delta R_{ON}$              | ON- state resistance match between channels | DP_HOST                          | $V_{DM\_HOST}$ and $V_{DP\_HOS}T$ = 0.4 V, $I_{DP\_CON}$ and $I_{DM\_CON}$ = -2 mA         |     | 0.5   |                    | Ω    |
| I <sub>cc-sw</sub>           | Current consumption                         |                                  | V <sub>VBUS</sub> = 5 V, USB Switch ON;<br>V <sub>IH</sub> (GOOD_BAT)= 1.1 V               |     | 250   | 350                | μΑ   |
| (ON)                         | Current consumption                         |                                  | $V_{VBUS} = 5 \text{ V}$ , USB Switch ON;<br>$V_{IH(GOOD\_BAT)} = 2.5 \text{ V}$           |     | 80    | 115                | μΑ   |
| I <sub>CC-SW</sub><br>(OFF)  | Current consumption wit                     | h USB switch off                 | V <sub>VBUS</sub> = 5 V; USB Switch OFF                                                    |     | 45    | 75                 | μΑ   |
| I <sub>USBI/O</sub><br>(ON)  | Output port leakage curr switch on          | ent with USB                     | $V_I = OPEN$ , $V_O = 0.3 V or 2.7 V$ , Switch ON                                          |     | 50    | 90                 | nA   |
| I <sub>USBI/O</sub><br>(OFF) | Leakage current with US                     | B switch off                     | $V_{l}$ = 0.3 V, $V_{O}$ = 2.7 V or $V_{l}$ = 2.7 V, $V_{O}$ = 0.3 V, Switch OFF           |     | 45    | 75                 | nA   |
| $C_{I(OFF)}$                 | Capacitance with USB switch off             | DP_HOST,<br>DM_HOST              | DO high O V and C V & 40 MUIn Country OFF                                                  |     | 2     |                    | pF   |
| C <sub>O(OFF)</sub>          | Capacitance with USB switch off             | DP_CON,<br>DM_CON                | DC bias = 0 V or 3.6 V, f = 10 MHz, Switch OFF                                             |     | 10    |                    | pF   |
| C <sub>I(ON)</sub>           | Capacitance with USB switch on              | DP_HOST,<br>DM_HOST              | DO bigg O V or 2 G V 4 40 MHz Critical CAN                                                 |     | 11    |                    | pF   |
| C <sub>O(ON)</sub>           | Capacitance with USB switch on              | DP_CON,<br>DM_CON                | DC bias = 0 V or 3.6 V, f = 10 MHz, Switch ON                                              |     | 11    |                    | pF   |
| BW                           | Bandwidth                                   |                                  | $R_L = 50 \Omega$ , Switch ON                                                              |     | 1     |                    | GHz  |
| O <sub>ISO</sub>             | Isolation with USB switch                   | n off                            | $f = 240 \text{ MHz}, R_L = 50 \Omega, \text{ Switch OFF}$                                 |     | -26   |                    | dB   |
| X <sub>TALK</sub>            | Crosstalk                                   |                                  | $f = 240 \text{ MHz}, R_1 = 50 \Omega$                                                     |     | -30.5 |                    | dB   |

<sup>(1)</sup> CHG\_DET max value will be clamped at 7 V when  $V_{VBUS} > 7 V$ 

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics





## 7 Detailed Description

#### 7.1 Overview

The BQ24392-Q1 is a USB 2.0 high-speed isolation switch with charger detection capabilities for use with micro and mini-USB ports. Upon plugin of a Battery Charging Specification 1.2 (BCv1.2) compliant, Apple™, TomTom™, or other USB charger into a micro or mini-USB connector, the device will automatically detect the charger and operate the USB 2.0 high-speed isolation switch.

The BQ24392-Q1 device is powered through VBUS when a charger is attached to the micro or mini-USB port and has a 28-V tolerance to avoid the need for external protection.

#### 7.2 Functional Block Diagram



Copyright @ 2017, Texas Instruments Incorporated



#### 7.3 Feature Description

#### 7.3.1 Charger Detection



Figure 3. Logic Tree



#### **Feature Description (continued)**

When a micro or mini-USB accessory is inserted into the connector and once VVBUS is greater than  $V_{VBUS\_VALID}$  threshold, the BQ24392-Q1 will enter into the Data Contact Detection (DCD) state which includes a 600-ms timeout feature that is prescribed in the USB Battery Charging Specification version 1.2 (BCv1.2). If the micro or mini-USB accessory is determined to be USB BCv1.2 compliant, a 130-ms debounce period will initiate and the BQ24392-Q1 will proceed to its primary detection and then secondary detection states to determine if a Dedicated Charging Port (DCP), Standard Downstream Port (SDP), or Charging Downstream Port (CDP) is attached to the USB-port. The minimum detection time for a DCP, SDP, and CDP is 130 ms, but can be as long as 600 ms due to the slow plug in effect.

If the GOOD\_BAT pin is high, the USB 2.0 switches are automatically closed to enable data transfer after the device detects a Standard Downstream Port (SDP) or Charging Downstream Port (CDP) was connected.

If Data Contact Detection (DCD) fails, the BQ24392-Q1 proceeds to detect whether an Apple or TomTom charger was inserted by checking the voltage level on DP\_CON and DM\_CON. Thus, for Apple and TomTom chargers, detection time typically takes ~600 ms.

The 3 output pins CHG\_AL\_N, CHG\_DET, and SW\_OPEN change their status at the end of detection. Table 1 is the detection table with the GPIO status for each type of supported charger. More information on how to use the GPIOs is available in *Using the BQ24392-Q1 GPIOs*.

| Device Type                        | VBUS    | DP_CON<br>(D+)                         | DM_CON<br>(D-)                                              | GOOD_BAT<br>(Input) | CHG_AL_N<br>(Output) | CHG_DET<br>(Output) | SW_OPEN<br>(Output) | Switch Status | Charge Current                                                               |      |        |               |                    |
|------------------------------------|---------|----------------------------------------|-------------------------------------------------------------|---------------------|----------------------|---------------------|---------------------|---------------|------------------------------------------------------------------------------|------|--------|---------------|--------------------|
| Standard<br>Downstream<br>Port     | > 3.5 V | Pull-down R to GND                     | Pull-down R to<br>GND                                       | HIGH                | LOW                  | LOW                 | LOW                 | Connected     | Charge with<br>100mA/ Change<br>the input current<br>based on<br>enumeration |      |        |               |                    |
|                                    |         |                                        |                                                             | LOW                 | LOW                  | LOW                 | High-Z              | Not Connected | Charge with 100 mA                                                           |      |        |               |                    |
| Charging                           | > 3.5 V | Pull-down R to GND                     | V                                                           | HIGH                | LOW                  | HIGH                | LOW                 | Connected     | Charge with full current                                                     |      |        |               |                    |
| Downstream<br>Port                 | > 3.5 V | Pull-down R to GND                     | Pull-down R to GND                                          | Pull-down R to GND  | Pull-down R to GND   | Pull-down R to GND  | V <sub>DM_SRC</sub> | LOW           | LOW                                                                          | HIGH | High-Z | Not Connected | Charge with 100 mA |
| Dedicated<br>Charging Port         | > 3.5 V | Short to D-                            | Short to D+                                                 | x                   | LOW                  | HIGH                | High-Z              | Not Connected | Charge with full current                                                     |      |        |               |                    |
| Apple Charger                      | > 3.5 V | 2.0 V < V <sub>DP_CON</sub> < 2.8<br>V | 2.0 V < V <sub>DM_CON</sub> < 2.8 V                         | х                   | LOW                  | HIGH                | High-Z              | Not Connected | Charge with full current                                                     |      |        |               |                    |
| TomTom<br>Charger                  | > 3.5 V | 2.0 V < V <sub>DP_CON</sub> < 3.1 V    | $2.0 \text{ V} < \text{V}_{\text{DM\_CON}} < 3.1 \text{ V}$ | X                   | LOW                  | HIGH                | High-Z              | Not Connected | Charge with full current                                                     |      |        |               |                    |
| PS/2 Charger                       | > 3.5 V | Pull-up R to V <sub>VBUS</sub>         | Pull-up R to V <sub>VBUS</sub>                              | x                   | LOW                  | LOW                 | High-Z              | Not Connected | Charge with 100 mA                                                           |      |        |               |                    |
| Non-compliant<br>USB Charger       | > 3.5 V | Open                                   | Open                                                        | x                   | LOW                  | LOW                 | High-Z              | Not Connected | Charge with 100 mA                                                           |      |        |               |                    |
| Any Device                         | < 3.5 V | Open                                   | Open                                                        | X                   | High-Z               | LOW                 | High-Z              | Not Connected | No Charge                                                                    |      |        |               |                    |
| Any Device<br>DBP<br>Timer Expired | > 3.5 V | х                                      | Х                                                           | LOW                 | High-Z               | LOW                 | High-Z              | Not Connected | No Charge                                                                    |      |        |               |                    |

**Table 1. Detection Table** 

If a charger has been detected and the GOOD\_BAT pin is low, a Dead Battery Provision (DBP) timer is initiated. If the GOOD\_BAT continues to be low for 30 minutes (maximum of 45 minutes), charging is disabled and CHG\_AL\_N goes into the High-Z state to indicate this. Toggling GOOD\_BAT high after the DBP timer expires restarts detection and the DBP timer.

#### 7.4 Device Functional Modes

The BQ24392-Q1 has three functional modes:

- 1. Nothing inserted
- 2. Accessory inserted and detection running
- Accessory inserted and detected



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Using the BQ24392-Q1 GPIOs

#### 8.1.1.1 CHG\_AL and CHG\_DET

The BQ24392-Q1 has 2 charger indicators, CHG\_AL\_N and CHG\_DET, that the host can use to determine whether it can charge and if it can charge at a low or high current. Table 2 demonstrates how these outputs should be interpreted. CHG\_AL\_N is an open drain output and is active when the output of the pin is low. CHG\_DET is a push-pull output and is high in the active state.

Table 2. BQ24392-Q1 Outputs

| CHG_AL_N | CHG_DET |                                  |
|----------|---------|----------------------------------|
| High-Z   | X       | Charging is not allowed          |
| Low      | Low     | Low-current charging is allowed  |
| Low      | High    | High-current charging is allowed |

The system must define what is meant by low-current and high-current charging. If CHG\_DET is high, a system could try to draw 2 A, 1.5 A, or 1.0 A. If the system is trying to support greater than 1.5-A chargers, then the system has to use a charger IC that is capable of monitoring the VBUS voltage as it tries to pull the higher current values. If the voltage on VBUS starts to drop because that high of a current is supported then the system has to reduce the amount of current it is trying to draw until it finds a stable state with VBUS not dropping.

#### 8.1.1.2 SW OPEN

SW\_OPEN is an open drain output that indicates whether the USB switches are opened or closed. In the High-Z state the switches are open and in the active, or low state, the switches are closed. The host should monitor this pin to know when the switches are closed or open.

#### 8.1.1.3 GOOD BAT

GOOD\_BAT is used by the host controller to indicate the status of the battery to the BQ24392-Q1. This pin affects the switch status for a SDP or CDP, and it also affects the Dead Battery Provision (DBP) timer as discussed in the *Charger Detection* section.

#### 8.1.1.4 Slow Plug-in Event

As you insert a charger into the USB receptacle, the pins are configured so that the VBUS and GND pins make contact first. This presents a problem as the BQ24392-Q1 (or any other charger detection IC) requires access to the D+ and D- lines to run detection. This is why the BQ24392-Q1 has a standard 130-ms debounce time after VBUS valid to run the detection algorithm. This delay helps minimize the effects of the D+ and D- lines making contact after VBUS and GND.

Figure 4 is from the datasheet of a standard male micro-USB connector and shows how the data connections (red line) are slightly recessed from the power connections (blue line).





Figure 4. Data Connections Recessed from Power Connections

However, in some cases the charger is inserted very slowly, causing the VBUS and GND to make contact long before D+ and D-. Due to this effect, there is no guaranteed detection time as the detection time can vary based on how long it takes the user to insert the charger. If insertion takes longer than 600 ms, the detection algorithm of the BQ24392-Q1 will timeout and detect the charger as a non-standard charger.

#### 8.2 Typical Application

The BQ24392-Q1 device is used between the micro or mini-USB connector port and USB host to enable and disable the USB data path and detect chargers that are inserted into the micro or mini-USB connector.



Copyright © 2017, Texas Instruments Incorporated

Figure 5. Application Schematic



#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

VBUS requires  $1-\mu F - 10-\mu F$  and  $0.1-\mu F$  bypass capacitors to reduce noise from circuit elements by providing a low impedance path to ground for the unwanted high frequency content. The  $0.1-\mu F$  capacitor filters out higher frequencies and has a lower series inductance while the  $1~\mu F \sim 10~\mu F$  capacitor filters out the lower frequencies and has a much higher series inductance. Using both capacitors will provide better load regulation across the frequency spectrum.

SW\_OPEN and CHG\_AL\_N are open-drain outputs that require a 10-kΩ pull-up resistor to VDDIO and VBUS.

VBUS, DM\_CON, and DP\_CON are recommended to have an external resistor of 2.2  $\Omega$  to provide extra ballasting to protect the chip and internal circuitry.

DM\_CON and DP\_CON are recommended to have a 1-pF external ESD protection diode rated for 8-kV IEC protection to prevent failure in case of an 8-kV IEC contact discharge.

VBUS is recommended to have a 1-pF ~ 10-pF external ESD Protection Diode rated for 8-kV IEC protection to prevent failure in case of an 8-kV IEC contact discharge

CHG\_DET is a push-pull output pin. An external pull-up and diode are shown to depict a typical 3.3-V system. The pull-up resistor and diode are optional. The pull-up range on the CHG\_DET pin is from 3.5 V to  $V_{VBUS}$ . When  $V_{VBUS} > 7$  V, CHG\_DET will be clamped to 7 V.

#### 8.2.2 Detailed Design Procedure

The minimum pull-up resistance for the open-drain data lines is a function of the pull-up voltage  $V_{PU}$ , output logic LOW voltage  $V_{OL(max)}$ , and Output logic LOW current  $I_{OL}$ .

$$R_{\text{PI}/(\text{MIN})} = (V_{\text{PI}} - V_{\text{OI}/\text{MAX}}) / I_{\text{OI}}$$

$$\tag{1}$$

The maximum pull-up resistance for the open-drain data lines is a function of the maximum rise time of the desired signal,  $t_r$ , and the bus capacitance,  $C_b$ .

$$R_{PU(MAX)} = t_r / (0.8473 \times C_b) \tag{2}$$

#### 8.2.3 Application Curves



#### 9 Power Supply Recommendations

Power to the device is supplied through the VBUS pin from the device that is inserted into the mini or micro-USB port. The power from the inserted devices should follow BCv1.2 specification.



#### 10 Layout

#### 10.1 Layout Guidelines

Place VBUS bypass capacitors as close to VBUS pin as possible and avoid placing the bypass caps near the DP/DM traces.

The high speed DP/DM traces should always be matched lengths and must be no more than 4 inches; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance of 90  $\Omega$  ±15%. In layout, the impedance of DP and DM traces should match the cable characteristic differential 90- $\Omega$  impedance.

Route the high-speed USB signals using a minimum of vias and corners. This reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or IC's that use or duplicate clock signals.

Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub should be less than 200 mm.

Route all high-speed USB signal traces over continuous planes (VCC or GND), with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 8.



Copyright © 2017, Texas Instruments Incorporated

Figure 8. Four-Layer Board Stack-Up

The majority of signal traces should run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.



#### 10.2 Layout Example



Figure 9. Package Layout



#### 11 器件和文档支持

#### 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 商标

E2E is a trademark of Texas Instruments.

Apple is a trademark of Apple.

TomTom is a trademark of TomTom International.

All other trademarks are the property of their respective owners.

#### 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| BQ24392QRSERQ1        | Active     | Production    | UQFN (RSE)   10 | 3000   LARGE T&R      | Yes  | NIPDAUAG                      | Level-3-260C-168 HR        | -40 to 125   | EXH              |
| BQ24392QRSERQ1.B      | Active     | Production    | UQFN (RSE)   10 | 3000   LARGE T&R      | Yes  | NIPDAUAG                      | Level-3-260C-168 HR        | -40 to 125   | EXH              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF BQ24392-Q1:

Catalog: BQ24392

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ24392QRSERQ1 | UQFN            | RSE                | 10 | 3000 | 180.0                    | 8.4                      | 1.68       | 2.13       | 0.76       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| BQ24392QRSERQ1 | UQFN         | RSE             | 10   | 3000 | 223.0       | 270.0      | 35.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月