# AM26C32-EP QUADRUPLE DIFFERENTIAL LINE RECEIVER

SLLS870-NOVEMBER 2007

### **FEATURES**

- Controlled Baseline
  - One Assembly
  - One Test Site
  - One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- Meets or Exceeds the Requirements of ANSI TIA/EIA-422-B, TIA/EIA-423-B, and ITU Recommendation V.10 and V.11
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Low Power, I<sub>CC</sub> = 10 mA Typ
- ±7 V Common-Mode Range With ±200 mV Sensitivity
- Input Hysteresis . . . 60 mV Typ
- t<sub>pd</sub> = 17 ns Typ
- Operates From a Single 5 V Supply
- 3-State Outputs
- Input Fail-Safe Circuitry
- Improved Replacements for AM26LS32



### **DESCRIPTION/ORDERING INFORMATION**

The AM26C32 is a quadruple differential line receiver for balanced or unbalanced digital data transmission. The enable function is common to all four receivers and offers a choice of active-high or active-low input. The 3-state outputs permit connection directly to a bus-organized system. Fail-safe design specifies that if the inputs are open, the outputs always are high.

The AM26C32 devices are manufactured using a BiCMOS process, which is a combination of bipolar and CMOS transistors. This process provides the high voltage and current of bipolar with the low power of CMOS to reduce the power consumption to about one-fifth that of the standard AM26LS32, while maintaining ac and dc performance.

The AM26C32 is characterized for operation over the extended temperature range of -55°C to 125°C.

## ORDERING INFORMATION(1)

| T <sub>A</sub> | PACK     | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------|--------------------|-----------------------|------------------|
| –55°C to 125°C | SOIC - D | Reel of 2500       | AM26C32MDREP          | 26C32EP          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLLS870-NOVEMBER 2007



# FUNCTION TABLE (each receiver)

| DIFFERENTIAL                      | ENA | BLES | OUTPUT |
|-----------------------------------|-----|------|--------|
| INPUT                             | G   | G    | Υ      |
| V >V                              | Н   | Х    | Н      |
| $V_{ID} \ge V_{IT+}$              | Х   | L    | Н      |
| \/ .\/ .\/                        | Н   | Х    | ?      |
| $V_{IT-} < V_{ID} < V_{IT+}$      | Х   | L    | ?      |
| \\                                | Н   | Х    | L      |
| V <sub>ID</sub> ≤ V <sub>IT</sub> | Х   | L    | L      |
| X                                 | L   | Н    | Z      |



## **LOGIC DIAGRAM (POSITIVE LOGIC)**



## **SCHEMATICS**



# AM26C32-EP QUADRUPLE DIFFERENTIAL LINE RECEIVER

SLLS870-NOVEMBER 2007



## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                                                                                                          |                    | MIN  | MAX                   | UNIT   |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|-----------------------|--------|
| $V_{CC}$         | Supply voltage <sup>(2)</sup>                                                                                                                                            |                    |      | 7                     | V      |
| \/               | Input voltage range  Differential input voltage range  Output voltage range Output current  DA Package thermal impedance (3) (4)  Operating virtual junction temperature | A or B inputs      | -11  | 14                    | V      |
| VI               | input voltage range                                                                                                                                                      | G or G inputs      | -0.5 | V <sub>CC</sub> + 0.5 | V      |
| $V_{\text{ID}}$  | Differential input voltage range                                                                                                                                         |                    | -14  | 14                    | V      |
| Vo               | Output voltage range                                                                                                                                                     |                    | -0.5 | V <sub>CC</sub> + 0.5 | V      |
| Io               | Output current                                                                                                                                                           |                    |      | ±25                   | mA     |
| 0                | O Output current                                                                                                                                                         | D package          |      | 73                    | °C /// |
| $\theta_{JA}$    | Package thermal impedance (**/**)                                                                                                                                        | PW package         |      | 108                   | °C/W   |
| TJ               | Operating virtual junction temperature                                                                                                                                   |                    |      | 150                   | °C     |
|                  | Lead temperature 1,6 mm (1/16 inch) from ca                                                                                                                              | ase for 10 seconds |      | 260                   | °C     |
| T <sub>stg</sub> | Storage temperature range                                                                                                                                                |                    | -65  | 150                   | °C     |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

## RECOMMENDED OPERATING CONDITIONS

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| $V_{CC}$        | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| $V_{IH}$        | High-level input voltage       | 2   |     |     | V    |
| $V_{IL}$        | Low-level input voltage        |     |     | 0.8 | V    |
| $V_{IC}$        | Common-mode input voltage      |     |     | ±7  | V    |
| I <sub>OH</sub> | High-level output current      |     |     | -6  | mA   |
| I <sub>OL</sub> | Low-level output current       |     |     | 6   | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55 |     | 125 | °C   |

<sup>(2)</sup> All voltage values, except differential output voltage, V<sub>OD</sub>, are with respect to network GND. Currents into the device are positive and currents out of the device are negative.

<sup>(3)</sup> Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

SLLS870-NOVEMBER 2007

## **ELECTRICAL CHARACTERISTICS**

over recommended ranges of  $V_{CC}$ ,  $V_{IC}$ , and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                 | TEST C                                     | CONDITIONS                              | MIN                 | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|-----------------------------------------------------------|--------------------------------------------|-----------------------------------------|---------------------|--------------------|------|------|
| V                | Differential input high threshold voltege                 | $V_O = V_{OH}$ (min),                      | $V_{IC} = -7 \text{ V to } 7 \text{ V}$ |                     |                    | 0.2  | V    |
| V <sub>IT+</sub> | Differential input high-threshold voltage                 | $I_{OH} = -440 \mu A$                      | $V_{IC} = 0 \text{ to } 5.5 \text{ V}$  |                     |                    | 0.1  | V    |
| V                | Differential input low threehold voltage                  | $V_O = 0.45 \text{ V},$                    | $V_{IC} = -7 \text{ V to } 7 \text{ V}$ | -0.2 <sup>(2)</sup> |                    |      | V    |
| V <sub>IT</sub>  | Differential input low-threshold voltage                  | I <sub>OL</sub> = 8 mA                     | V <sub>IC</sub> = 0 to 5.5 V            | -0.1 <sup>(2)</sup> |                    |      | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                            | ·                                       |                     | 60                 |      | mV   |
| $V_{IK}$         | Enable input clamp voltage                                | V <sub>CC</sub> = 4.5 V,                   | I <sub>I</sub> = -18 mA                 |                     |                    | -1.5 | V    |
| $V_{OH}$         | High-level output voltage                                 | V <sub>ID</sub> = 200 mV,                  | $I_{OH} = -6 \text{ mA}$                | 3.8                 |                    |      | V    |
| V <sub>OL</sub>  | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV},$                | I <sub>OL</sub> = 6 mA                  |                     | 0.2                | 0.3  | V    |
| I <sub>OZ</sub>  | Off-state (high-impedance state) output current           | V <sub>O</sub> = V <sub>CC</sub> or GND    |                                         |                     | ±0.5               | ±5   | μΑ   |
|                  | Line input ourrent                                        | V <sub>I</sub> = 10 V,                     | Other input at 0 V                      |                     |                    | 1.5  | A    |
| I <sub>I</sub>   | Line input current                                        | $V_I = -10 \text{ V}$ , Other input at 0 V |                                         |                     |                    | -2.5 | mA   |
| I <sub>IH</sub>  | High-level enable current                                 | V <sub>I</sub> = 2.7 V                     |                                         |                     |                    | 20   | μΑ   |
| I <sub>IL</sub>  | Low-level enable current                                  | V <sub>I</sub> = 0.4 V                     |                                         |                     |                    | -100 | μΑ   |
| rı               | Input resistance One input to ground                      |                                            | nd                                      | 12                  | 17                 |      | kΩ   |
| I <sub>CC</sub>  | Supply current                                            | V <sub>CC</sub> = 5.5 V                    |                                         | 10                  | 15                 | mA   |      |

## **SWITCHING CHARACTERISTICS**

over recommended ranges of operation conditions,  $C_L = 50 \text{ pF}$  (unless otherwise noted)

|                  | PARAMETER                                         | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------------------|---------------------------------------------------|-----------------|-----|--------------------|-----|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output | See Figure 1    | 9   | 17                 | 27  | ns   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | See Figure 1    | 9   | 17                 | 27  | ns   |
| t <sub>TLH</sub> | Output transition time, low- to high-level output | See Figure 1    |     | 4                  | 10  | ns   |
| t <sub>THL</sub> | Output transition time, high- to low-level output | See Figure 1    |     | 4                  | 9   | ns   |
| t <sub>PZH</sub> | Output enable time to high level                  | See Figure 2    |     | 13                 | 22  | ns   |
| $t_{PZL}$        | Output enable time to low level                   | See Figure 2    |     | 13                 | 22  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level               | See Figure 2    |     | 13                 | 26  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level                | See Figure 2    |     | 13                 | 25  | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

All typical values are at  $V_{CC}$  = 5 V,  $V_{IC}$  = 0, and  $T_A$  = 25°C. The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage.



## PARAMETER MEASUREMENT INFORMATION



A. C<sub>L</sub> includes probe and jig capacitance.

Figure 1. Switching Test Circuit and Voltage Waveforms



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle  $\leq$  50%,  $t_r = t_f = 6$  ns.

Figure 2. Enable/Disable Time Test Circuit and Output Voltage Waveforms

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| AM26C32MDREP          | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 26C32EP          |
| AM26C32MDREP.A        | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 26C32EP          |
| V62/07648-01XE        | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | 26C32EP          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AM26C32-EP:

Catalog: AM26C32

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

Military : AM26C32M

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AM26C32MDREP | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 25-Sep-2024



## \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| AM26C32MDREP | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |  |

## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated